asc_vsbus.c revision 1.10 1 1.10 matt /* $NetBSD: asc_vsbus.c,v 1.10 2000/04/18 21:25:31 matt Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Charles M. Hannum.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt * 3. All advertising materials mentioning features or use of this software
19 1.1 matt * must display the following acknowledgement:
20 1.1 matt * This product includes software developed by the NetBSD
21 1.1 matt * Foundation, Inc. and its contributors.
22 1.1 matt * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 matt * contributors may be used to endorse or promote products derived
24 1.1 matt * from this software without specific prior written permission.
25 1.1 matt *
26 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
37 1.1 matt */
38 1.1 matt
39 1.9 ragge #include "opt_vax46.h"
40 1.9 ragge
41 1.1 matt #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
42 1.1 matt
43 1.10 matt __KERNEL_RCSID(0, "$NetBSD: asc_vsbus.c,v 1.10 2000/04/18 21:25:31 matt Exp $");
44 1.1 matt
45 1.1 matt #include <sys/types.h>
46 1.1 matt #include <sys/param.h>
47 1.1 matt #include <sys/systm.h>
48 1.1 matt #include <sys/kernel.h>
49 1.1 matt #include <sys/errno.h>
50 1.1 matt #include <sys/ioctl.h>
51 1.1 matt #include <sys/device.h>
52 1.1 matt #include <sys/buf.h>
53 1.1 matt #include <sys/proc.h>
54 1.1 matt #include <sys/user.h>
55 1.1 matt #include <sys/reboot.h>
56 1.1 matt #include <sys/queue.h>
57 1.1 matt
58 1.1 matt #include <dev/scsipi/scsi_all.h>
59 1.1 matt #include <dev/scsipi/scsipi_all.h>
60 1.1 matt #include <dev/scsipi/scsiconf.h>
61 1.1 matt #include <dev/scsipi/scsi_message.h>
62 1.1 matt
63 1.1 matt #include <machine/bus.h>
64 1.5 matt #include <machine/vmparam.h>
65 1.1 matt
66 1.1 matt #include <dev/ic/ncr53c9xreg.h>
67 1.1 matt #include <dev/ic/ncr53c9xvar.h>
68 1.1 matt
69 1.1 matt #include <machine/cpu.h>
70 1.1 matt #include <machine/sid.h>
71 1.1 matt #include <machine/scb.h>
72 1.1 matt #include <machine/vsbus.h>
73 1.9 ragge #include <machine/clock.h> /* for SCSI ctlr ID# XXX */
74 1.1 matt
75 1.1 matt struct asc_vsbus_softc {
76 1.1 matt struct ncr53c9x_softc sc_ncr53c9x; /* Must be first */
77 1.1 matt bus_space_tag_t sc_bst; /* bus space tag */
78 1.1 matt bus_space_handle_t sc_bsh; /* bus space handle */
79 1.4 matt bus_space_handle_t sc_ncrh; /* ncr bus space handle */
80 1.1 matt bus_dma_tag_t sc_dmat; /* bus dma tag */
81 1.1 matt bus_dmamap_t sc_dmamap;
82 1.1 matt caddr_t *sc_dmaaddr;
83 1.1 matt size_t *sc_dmalen;
84 1.1 matt size_t sc_dmasize;
85 1.1 matt unsigned int sc_flags;
86 1.6 matt #define ASC_FROMMEMORY 0x0001 /* Must be 1 */
87 1.6 matt #define ASC_DMAACTIVE 0x0002
88 1.4 matt #define ASC_MAPLOADED 0x0004
89 1.6 matt unsigned long sc_xfers;
90 1.1 matt };
91 1.1 matt
92 1.1 matt #define ASC_REG_ADR 0x0000
93 1.1 matt #define ASC_REG_DIR 0x000C
94 1.1 matt #define ASC_REG_NCR 0x0080
95 1.1 matt #define ASC_REG_END 0x00B0
96 1.1 matt
97 1.1 matt #define ASC_MAXXFERSIZE 65536
98 1.5 matt #define ASC_FREQUENCY 25000000
99 1.1 matt
100 1.1 matt static int asc_vsbus_match __P((struct device *, struct cfdata *, void *));
101 1.1 matt static void asc_vsbus_attach __P((struct device *, struct device *, void *));
102 1.1 matt
103 1.1 matt struct cfattach asc_vsbus_ca = {
104 1.1 matt sizeof(struct asc_vsbus_softc), asc_vsbus_match, asc_vsbus_attach
105 1.1 matt };
106 1.1 matt
107 1.1 matt static struct scsipi_device asc_vsbus_dev = {
108 1.1 matt NULL, /* Use the default error handler */
109 1.1 matt NULL, /* have a queue, served by this */
110 1.1 matt NULL, /* have no async handler */
111 1.1 matt NULL, /* use the default done handler */
112 1.1 matt };
113 1.1 matt
114 1.1 matt /*
115 1.1 matt * Functions and the switch for the MI code
116 1.1 matt */
117 1.1 matt static u_char asc_vsbus_read_reg __P((struct ncr53c9x_softc *, int));
118 1.1 matt static void asc_vsbus_write_reg __P((struct ncr53c9x_softc *, int, u_char));
119 1.1 matt static int asc_vsbus_dma_isintr __P((struct ncr53c9x_softc *));
120 1.1 matt static void asc_vsbus_dma_reset __P((struct ncr53c9x_softc *));
121 1.1 matt static int asc_vsbus_dma_intr __P((struct ncr53c9x_softc *));
122 1.1 matt static int asc_vsbus_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
123 1.1 matt size_t *, int, size_t *));
124 1.1 matt static void asc_vsbus_dma_go __P((struct ncr53c9x_softc *));
125 1.1 matt static void asc_vsbus_dma_stop __P((struct ncr53c9x_softc *));
126 1.1 matt static int asc_vsbus_dma_isactive __P((struct ncr53c9x_softc *));
127 1.1 matt
128 1.1 matt static struct ncr53c9x_glue asc_vsbus_glue = {
129 1.1 matt asc_vsbus_read_reg,
130 1.1 matt asc_vsbus_write_reg,
131 1.1 matt asc_vsbus_dma_isintr,
132 1.1 matt asc_vsbus_dma_reset,
133 1.1 matt asc_vsbus_dma_intr,
134 1.1 matt asc_vsbus_dma_setup,
135 1.1 matt asc_vsbus_dma_go,
136 1.1 matt asc_vsbus_dma_stop,
137 1.1 matt asc_vsbus_dma_isactive,
138 1.4 matt NULL,
139 1.1 matt };
140 1.1 matt
141 1.1 matt static int
142 1.1 matt asc_vsbus_match( struct device *parent, struct cfdata *cf, void *aux)
143 1.1 matt {
144 1.1 matt struct vsbus_attach_args *va = aux;
145 1.1 matt int dummy;
146 1.3 matt volatile u_int8_t *ncr_regs;
147 1.1 matt
148 1.1 matt if (vax_boardtype != VAX_BTYP_46
149 1.1 matt && vax_boardtype != VAX_BTYP_48
150 1.6 matt /* && vax_boardtype != VAX_BTYP_49 */)
151 1.1 matt return 0;
152 1.1 matt
153 1.3 matt ncr_regs = (volatile u_int8_t *) va->va_addr;
154 1.1 matt
155 1.1 matt /* *** need to generate an interrupt here
156 1.1 matt * From trial and error, I've determined that an INT is generated
157 1.1 matt * only when the following sequence of events occurs:
158 1.1 matt * 1) The interrupt status register (0x05) must be read.
159 1.1 matt * 2) SCSI bus reset interrupt must be enabled
160 1.1 matt * 3) SCSI bus reset command must be sent
161 1.1 matt * 4) NOP command must be sent
162 1.1 matt */
163 1.1 matt
164 1.3 matt dummy = ncr_regs[NCR_INTR << 2] & 0xFF;
165 1.8 ragge ncr_regs[NCR_CFG1 << 2] = 0x06; /* we're ID 6, turn on INT for SCSI reset */
166 1.3 matt ncr_regs[NCR_CMD << 2] = NCRCMD_RSTSCSI; /* send the reset */
167 1.3 matt ncr_regs[NCR_CMD << 2] = NCRCMD_NOP; /* send a NOP */
168 1.1 matt DELAY(10000);
169 1.1 matt
170 1.3 matt dummy = ncr_regs[NCR_INTR << 2] & 0xFF;
171 1.3 matt return (dummy & NCRINTR_SBR) != 0;
172 1.1 matt }
173 1.1 matt
174 1.1 matt
175 1.1 matt /*
176 1.1 matt * Attach this instance, and then all the sub-devices
177 1.1 matt */
178 1.1 matt static void
179 1.1 matt asc_vsbus_attach(struct device *parent, struct device *self, void *aux)
180 1.1 matt {
181 1.1 matt struct vsbus_attach_args *va = aux;
182 1.1 matt struct asc_vsbus_softc *asc = (void *)self;
183 1.1 matt struct ncr53c9x_softc *sc = &asc->sc_ncr53c9x;
184 1.1 matt int error;
185 1.1 matt
186 1.1 matt /*
187 1.1 matt * Set up glue for MI code early; we use some of it here.
188 1.1 matt */
189 1.1 matt sc->sc_glue = &asc_vsbus_glue;
190 1.1 matt
191 1.1 matt asc->sc_bst = va->va_iot;
192 1.1 matt asc->sc_dmat = va->va_dmat;
193 1.1 matt
194 1.1 matt error = bus_space_map(asc->sc_bst, va->va_paddr - ASC_REG_NCR,
195 1.1 matt ASC_REG_END, 0, &asc->sc_bsh);
196 1.1 matt if (error) {
197 1.1 matt printf(": failed to map registers: error=%d\n", error);
198 1.1 matt return;
199 1.1 matt }
200 1.4 matt error = bus_space_subregion(asc->sc_bst, asc->sc_bsh, ASC_REG_NCR,
201 1.4 matt ASC_REG_END - ASC_REG_NCR, &asc->sc_ncrh);
202 1.4 matt if (error) {
203 1.4 matt printf(": failed to map ncr registers: error=%d\n", error);
204 1.4 matt return;
205 1.4 matt }
206 1.4 matt error = bus_dmamap_create(asc->sc_dmat, ASC_MAXXFERSIZE, 1,
207 1.4 matt ASC_MAXXFERSIZE, 0, BUS_DMA_NOWAIT, &asc->sc_dmamap);
208 1.1 matt
209 1.9 ragge switch (vax_boardtype) {
210 1.9 ragge #if defined(VAX46)
211 1.9 ragge case VAX_BTYP_46:
212 1.9 ragge sc->sc_id = (clk_page[0xbc/2] >> clk_tweak) & 7;
213 1.9 ragge break;
214 1.9 ragge #endif
215 1.9 ragge default:
216 1.9 ragge sc->sc_id = 6; /* XXX need to get this from VMB */
217 1.9 ragge break;
218 1.9 ragge }
219 1.10 matt
220 1.1 matt sc->sc_freq = ASC_FREQUENCY;
221 1.1 matt
222 1.1 matt /* gimme Mhz */
223 1.1 matt sc->sc_freq /= 1000000;
224 1.1 matt
225 1.4 matt scb_vecalloc(va->va_cvec, (void (*)(void *)) ncr53c9x_intr,
226 1.4 matt &asc->sc_ncr53c9x, SCB_ISTACK);
227 1.1 matt
228 1.1 matt /*
229 1.1 matt * XXX More of this should be in ncr53c9x_attach(), but
230 1.1 matt * XXX should we really poke around the chip that much in
231 1.1 matt * XXX the MI code? Think about this more...
232 1.1 matt */
233 1.1 matt
234 1.1 matt /*
235 1.1 matt * Set up static configuration info.
236 1.1 matt */
237 1.1 matt sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
238 1.1 matt sc->sc_cfg2 = NCRCFG2_SCSI2;
239 1.4 matt sc->sc_cfg3 = 0;
240 1.1 matt sc->sc_rev = NCR_VARIANT_NCR53C94;
241 1.1 matt
242 1.1 matt /*
243 1.1 matt * XXX minsync and maxxfer _should_ be set up in MI code,
244 1.1 matt * XXX but it appears to have some dependency on what sort
245 1.1 matt * XXX of DMA we're hooked up to, etc.
246 1.1 matt */
247 1.1 matt
248 1.1 matt /*
249 1.1 matt * This is the value used to start sync negotiations
250 1.1 matt * Note that the NCR register "SYNCTP" is programmed
251 1.1 matt * in "clocks per byte", and has a minimum value of 4.
252 1.1 matt * The SCSI period used in negotiation is one-fourth
253 1.1 matt * of the time (in nanoseconds) needed to transfer one byte.
254 1.1 matt * Since the chip's clock is given in MHz, we have the following
255 1.1 matt * formula: 4 * period = (1000 / freq) * 4
256 1.1 matt */
257 1.1 matt sc->sc_minsync = (1000 / sc->sc_freq);
258 1.5 matt sc->sc_maxxfer = 63 * 1024;
259 1.1 matt
260 1.3 matt printf("\n%s", self->dv_xname); /* Pretty print */
261 1.3 matt
262 1.1 matt /* Do the common parts of attachment. */
263 1.1 matt sc->sc_adapter.scsipi_cmd = ncr53c9x_scsi_cmd;
264 1.1 matt sc->sc_adapter.scsipi_minphys = minphys;
265 1.1 matt ncr53c9x_attach(sc, &asc_vsbus_dev);
266 1.1 matt }
267 1.1 matt
268 1.1 matt /*
269 1.1 matt * Glue functions.
270 1.1 matt */
271 1.1 matt
272 1.1 matt static u_char
273 1.1 matt asc_vsbus_read_reg(struct ncr53c9x_softc *sc, int reg)
274 1.1 matt {
275 1.1 matt struct asc_vsbus_softc *asc = (struct asc_vsbus_softc *)sc;
276 1.1 matt
277 1.4 matt return bus_space_read_1(asc->sc_bst, asc->sc_ncrh,
278 1.4 matt reg * sizeof(u_int32_t));
279 1.1 matt }
280 1.1 matt
281 1.1 matt static void
282 1.1 matt asc_vsbus_write_reg(sc, reg, val)
283 1.1 matt struct ncr53c9x_softc *sc;
284 1.1 matt int reg;
285 1.1 matt u_char val;
286 1.1 matt {
287 1.1 matt struct asc_vsbus_softc *asc = (struct asc_vsbus_softc *)sc;
288 1.1 matt
289 1.4 matt bus_space_write_1(asc->sc_bst, asc->sc_ncrh,
290 1.4 matt reg * sizeof(u_int32_t), val);
291 1.1 matt }
292 1.1 matt
293 1.1 matt static int
294 1.1 matt asc_vsbus_dma_isintr(sc)
295 1.1 matt struct ncr53c9x_softc *sc;
296 1.1 matt {
297 1.1 matt struct asc_vsbus_softc *asc = (struct asc_vsbus_softc *)sc;
298 1.4 matt return bus_space_read_1(asc->sc_bst, asc->sc_ncrh,
299 1.4 matt NCR_STAT * sizeof(u_int32_t)) & NCRSTAT_INT;
300 1.1 matt }
301 1.1 matt
302 1.1 matt static void
303 1.1 matt asc_vsbus_dma_reset(sc)
304 1.1 matt struct ncr53c9x_softc *sc;
305 1.1 matt {
306 1.1 matt struct asc_vsbus_softc *asc = (struct asc_vsbus_softc *)sc;
307 1.1 matt
308 1.4 matt if (asc->sc_flags & ASC_MAPLOADED)
309 1.4 matt bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
310 1.4 matt asc->sc_flags &= ~(ASC_DMAACTIVE|ASC_MAPLOADED);
311 1.1 matt }
312 1.1 matt
313 1.1 matt static int
314 1.1 matt asc_vsbus_dma_intr(sc)
315 1.1 matt struct ncr53c9x_softc *sc;
316 1.1 matt {
317 1.1 matt struct asc_vsbus_softc *asc = (struct asc_vsbus_softc *)sc;
318 1.4 matt u_int tcl, tcm;
319 1.4 matt int trans, resid;
320 1.4 matt
321 1.4 matt if ((asc->sc_flags & ASC_DMAACTIVE) == 0)
322 1.4 matt panic("asc_vsbus_dma_intr: DMA wasn't active");
323 1.4 matt
324 1.4 matt asc->sc_flags &= ~ASC_DMAACTIVE;
325 1.4 matt
326 1.4 matt if (asc->sc_dmasize == 0) {
327 1.4 matt /* A "Transfer Pad" operation completed */
328 1.4 matt tcl = NCR_READ_REG(sc, NCR_TCL);
329 1.4 matt tcm = NCR_READ_REG(sc, NCR_TCM);
330 1.4 matt NCR_DMA(("asc_vsbus_intr: discarded %d bytes (tcl=%d, tcm=%d)\n",
331 1.4 matt tcl | (tcm << 8), tcl, tcm));
332 1.4 matt return 0;
333 1.4 matt }
334 1.4 matt
335 1.4 matt resid = 0;
336 1.4 matt if ((resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
337 1.4 matt NCR_DMA(("asc_vsbus_intr: empty FIFO of %d ", resid));
338 1.4 matt DELAY(1);
339 1.4 matt }
340 1.6 matt if (asc->sc_flags & ASC_MAPLOADED) {
341 1.6 matt bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
342 1.6 matt 0, asc->sc_dmasize,
343 1.6 matt asc->sc_flags & ASC_FROMMEMORY
344 1.6 matt ? BUS_DMASYNC_POSTWRITE
345 1.6 matt : BUS_DMASYNC_POSTREAD);
346 1.4 matt bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
347 1.6 matt }
348 1.4 matt asc->sc_flags &= ~ASC_MAPLOADED;
349 1.4 matt
350 1.4 matt resid += (tcl = NCR_READ_REG(sc, NCR_TCL));
351 1.4 matt resid += (tcm = NCR_READ_REG(sc, NCR_TCM)) << 8;
352 1.4 matt
353 1.4 matt trans = asc->sc_dmasize - resid;
354 1.4 matt if (trans < 0) { /* transferred < 0 ? */
355 1.5 matt printf("asc_vsbus_intr: xfer (%d) > req (%d)\n",
356 1.4 matt trans, asc->sc_dmasize);
357 1.4 matt trans = asc->sc_dmasize;
358 1.4 matt }
359 1.4 matt NCR_DMA(("asc_vsbus_intr: tcl=%d, tcm=%d; trans=%d, resid=%d\n",
360 1.4 matt tcl, tcm, trans, resid));
361 1.1 matt
362 1.4 matt *asc->sc_dmalen -= trans;
363 1.4 matt *asc->sc_dmaaddr += trans;
364 1.4 matt
365 1.6 matt asc->sc_xfers++;
366 1.1 matt return 0;
367 1.1 matt }
368 1.1 matt
369 1.1 matt static int
370 1.1 matt asc_vsbus_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
371 1.1 matt int datain, size_t *dmasize)
372 1.1 matt {
373 1.1 matt struct asc_vsbus_softc *asc = (struct asc_vsbus_softc *)sc;
374 1.1 matt
375 1.1 matt asc->sc_dmaaddr = addr;
376 1.1 matt asc->sc_dmalen = len;
377 1.1 matt if (datain) {
378 1.6 matt asc->sc_flags &= ~ASC_FROMMEMORY;
379 1.1 matt } else {
380 1.6 matt asc->sc_flags |= ASC_FROMMEMORY;
381 1.1 matt }
382 1.5 matt if ((vaddr_t) *asc->sc_dmaaddr < VM_MIN_KERNEL_ADDRESS)
383 1.5 matt panic("asc_vsbus_dma_setup: dma address (%p) outside of kernel",
384 1.5 matt *asc->sc_dmaaddr);
385 1.1 matt
386 1.1 matt NCR_DMA(("%s: start %d@%p,%d\n", sc->sc_dev.dv_xname,
387 1.6 matt (int)*asc->sc_dmalen, *asc->sc_dmaaddr, (asc->sc_flags & ASC_FROMMEMORY)));
388 1.1 matt *dmasize = asc->sc_dmasize = min(*dmasize, ASC_MAXXFERSIZE);
389 1.1 matt
390 1.1 matt if (asc->sc_dmasize) {
391 1.1 matt if (bus_dmamap_load(asc->sc_dmat, asc->sc_dmamap,
392 1.1 matt *asc->sc_dmaaddr, asc->sc_dmasize,
393 1.1 matt NULL /* kernel address */,
394 1.7 matt BUS_DMA_NOWAIT|VAX_BUS_DMA_SPILLPAGE))
395 1.1 matt panic("%s: cannot load dma map", sc->sc_dev.dv_xname);
396 1.1 matt bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
397 1.6 matt 0, asc->sc_dmasize,
398 1.6 matt asc->sc_flags & ASC_FROMMEMORY
399 1.6 matt ? BUS_DMASYNC_PREWRITE
400 1.6 matt : BUS_DMASYNC_PREREAD);
401 1.1 matt bus_space_write_4(asc->sc_bst, asc->sc_bsh, ASC_REG_ADR,
402 1.1 matt asc->sc_dmamap->dm_segs[0].ds_addr);
403 1.1 matt bus_space_write_4(asc->sc_bst, asc->sc_bsh, ASC_REG_DIR,
404 1.6 matt asc->sc_flags & ASC_FROMMEMORY);
405 1.4 matt asc->sc_flags |= ASC_MAPLOADED;
406 1.1 matt }
407 1.1 matt
408 1.1 matt return 0;
409 1.1 matt }
410 1.1 matt
411 1.1 matt static void
412 1.1 matt asc_vsbus_dma_go(struct ncr53c9x_softc *sc)
413 1.1 matt {
414 1.1 matt struct asc_vsbus_softc *asc = (struct asc_vsbus_softc *)sc;
415 1.1 matt
416 1.4 matt asc->sc_flags |= ASC_DMAACTIVE;
417 1.1 matt }
418 1.1 matt
419 1.1 matt static void
420 1.1 matt asc_vsbus_dma_stop(struct ncr53c9x_softc *sc)
421 1.1 matt {
422 1.1 matt struct asc_vsbus_softc *asc = (struct asc_vsbus_softc *)sc;
423 1.1 matt
424 1.6 matt if (asc->sc_flags & ASC_MAPLOADED) {
425 1.6 matt bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
426 1.6 matt 0, asc->sc_dmasize,
427 1.6 matt asc->sc_flags & ASC_FROMMEMORY
428 1.6 matt ? BUS_DMASYNC_POSTWRITE
429 1.6 matt : BUS_DMASYNC_POSTREAD);
430 1.4 matt bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
431 1.6 matt }
432 1.4 matt
433 1.4 matt asc->sc_flags &= ~(ASC_DMAACTIVE|ASC_MAPLOADED);
434 1.1 matt }
435 1.1 matt
436 1.1 matt static int
437 1.1 matt asc_vsbus_dma_isactive(struct ncr53c9x_softc *sc)
438 1.1 matt {
439 1.1 matt struct asc_vsbus_softc *asc = (struct asc_vsbus_softc *)sc;
440 1.1 matt
441 1.1 matt return (asc->sc_flags & ASC_DMAACTIVE) != 0;
442 1.1 matt }
443