Home | History | Annotate | Line # | Download | only in vsa
asc_vsbus.c revision 1.36.6.2
      1  1.36.6.1      mjf /*	$NetBSD: asc_vsbus.c,v 1.36.6.2 2008/06/02 13:22:48 mjf Exp $	*/
      2       1.1     matt 
      3       1.1     matt /*-
      4       1.1     matt  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5       1.1     matt  * All rights reserved.
      6       1.1     matt  *
      7       1.1     matt  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1     matt  * by Charles M. Hannum.
      9       1.1     matt  *
     10       1.1     matt  * Redistribution and use in source and binary forms, with or without
     11       1.1     matt  * modification, are permitted provided that the following conditions
     12       1.1     matt  * are met:
     13       1.1     matt  * 1. Redistributions of source code must retain the above copyright
     14       1.1     matt  *    notice, this list of conditions and the following disclaimer.
     15       1.1     matt  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1     matt  *    notice, this list of conditions and the following disclaimer in the
     17       1.1     matt  *    documentation and/or other materials provided with the distribution.
     18       1.1     matt  *
     19       1.1     matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20       1.1     matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21       1.1     matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22       1.1     matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23       1.1     matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24       1.1     matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25       1.1     matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26       1.1     matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27       1.1     matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28       1.1     matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29       1.1     matt  * POSSIBILITY OF SUCH DAMAGE.
     30       1.1     matt  */
     31       1.1     matt 
     32      1.31      chs #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     33       1.9    ragge 
     34  1.36.6.1      mjf __KERNEL_RCSID(0, "$NetBSD: asc_vsbus.c,v 1.36.6.2 2008/06/02 13:22:48 mjf Exp $");
     35       1.1     matt 
     36      1.31      chs #include "locators.h"
     37      1.31      chs #include "opt_cputype.h"
     38       1.1     matt 
     39       1.1     matt #include <sys/types.h>
     40       1.1     matt #include <sys/param.h>
     41       1.1     matt #include <sys/systm.h>
     42       1.1     matt #include <sys/kernel.h>
     43       1.1     matt #include <sys/errno.h>
     44       1.1     matt #include <sys/ioctl.h>
     45       1.1     matt #include <sys/device.h>
     46       1.1     matt #include <sys/buf.h>
     47       1.1     matt #include <sys/proc.h>
     48       1.1     matt #include <sys/user.h>
     49       1.1     matt #include <sys/reboot.h>
     50       1.1     matt #include <sys/queue.h>
     51       1.1     matt 
     52       1.1     matt #include <dev/scsipi/scsi_all.h>
     53       1.1     matt #include <dev/scsipi/scsipi_all.h>
     54       1.1     matt #include <dev/scsipi/scsiconf.h>
     55       1.1     matt #include <dev/scsipi/scsi_message.h>
     56       1.1     matt 
     57       1.1     matt #include <machine/bus.h>
     58       1.5     matt #include <machine/vmparam.h>
     59       1.1     matt 
     60       1.1     matt #include <dev/ic/ncr53c9xreg.h>
     61       1.1     matt #include <dev/ic/ncr53c9xvar.h>
     62       1.1     matt 
     63       1.1     matt #include <machine/cpu.h>
     64       1.1     matt #include <machine/sid.h>
     65       1.1     matt #include <machine/scb.h>
     66       1.1     matt #include <machine/vsbus.h>
     67       1.9    ragge #include <machine/clock.h>	/* for SCSI ctlr ID# XXX */
     68       1.1     matt 
     69       1.1     matt struct asc_vsbus_softc {
     70       1.1     matt 	struct ncr53c9x_softc sc_ncr53c9x;	/* Must be first */
     71      1.15     matt 	struct evcnt sc_intrcnt;		/* count interrupts */
     72       1.1     matt 	bus_space_tag_t sc_bst;			/* bus space tag */
     73       1.1     matt 	bus_space_handle_t sc_bsh;		/* bus space handle */
     74      1.11     matt 	bus_space_handle_t sc_dirh;		/* scsi direction handle */
     75      1.11     matt 	bus_space_handle_t sc_adrh;		/* scsi address handle */
     76       1.4     matt 	bus_space_handle_t sc_ncrh;		/* ncr bus space handle */
     77      1.29      wiz 	bus_dma_tag_t sc_dmat;			/* bus DMA tag */
     78       1.1     matt 	bus_dmamap_t sc_dmamap;
     79  1.36.6.2      mjf 	uint8_t **sc_dmaaddr;
     80       1.1     matt 	size_t *sc_dmalen;
     81       1.1     matt 	size_t sc_dmasize;
     82       1.1     matt 	unsigned int sc_flags;
     83       1.6     matt #define	ASC_FROMMEMORY		0x0001		/* Must be 1 */
     84       1.6     matt #define	ASC_DMAACTIVE		0x0002
     85       1.4     matt #define	ASC_MAPLOADED		0x0004
     86       1.6     matt 	unsigned long sc_xfers;
     87       1.1     matt };
     88       1.1     matt 
     89      1.11     matt #define	ASC_REG_KA46_ADR	0x0000
     90      1.11     matt #define	ASC_REG_KA46_DIR	0x000C
     91      1.13     matt #define	ASC_REG_KA49_ADR	0x0000
     92      1.13     matt #define	ASC_REG_KA49_DIR	0x0004
     93       1.1     matt #define	ASC_REG_NCR		0x0080
     94       1.1     matt #define	ASC_REG_END		0x00B0
     95       1.1     matt 
     96       1.1     matt #define	ASC_MAXXFERSIZE		65536
     97       1.5     matt #define	ASC_FREQUENCY		25000000
     98       1.1     matt 
     99  1.36.6.1      mjf static int asc_vsbus_match(device_t, cfdata_t, void *);
    100  1.36.6.1      mjf static void asc_vsbus_attach(device_t, device_t, void *);
    101       1.1     matt 
    102  1.36.6.2      mjf CFATTACH_DECL_NEW(asc_vsbus, sizeof(struct asc_vsbus_softc),
    103      1.28  thorpej     asc_vsbus_match, asc_vsbus_attach, NULL, NULL);
    104       1.1     matt 
    105       1.1     matt /*
    106       1.1     matt  * Functions and the switch for the MI code
    107       1.1     matt  */
    108  1.36.6.2      mjf static uint8_t	asc_vsbus_read_reg(struct ncr53c9x_softc *, int);
    109  1.36.6.2      mjf static void	asc_vsbus_write_reg(struct ncr53c9x_softc *, int, uint8_t);
    110      1.20     matt static int	asc_vsbus_dma_isintr(struct ncr53c9x_softc *);
    111      1.20     matt static void	asc_vsbus_dma_reset(struct ncr53c9x_softc *);
    112      1.20     matt static int	asc_vsbus_dma_intr(struct ncr53c9x_softc *);
    113  1.36.6.2      mjf static int	asc_vsbus_dma_setup(struct ncr53c9x_softc *, uint8_t **,
    114      1.20     matt 		    size_t *, int, size_t *);
    115      1.20     matt static void	asc_vsbus_dma_go(struct ncr53c9x_softc *);
    116      1.20     matt static void	asc_vsbus_dma_stop(struct ncr53c9x_softc *);
    117      1.20     matt static int	asc_vsbus_dma_isactive(struct ncr53c9x_softc *);
    118       1.1     matt 
    119  1.36.6.1      mjf static const struct ncr53c9x_glue asc_vsbus_glue = {
    120  1.36.6.1      mjf 	.gl_read_reg	= asc_vsbus_read_reg,
    121  1.36.6.1      mjf 	.gl_write_reg	= asc_vsbus_write_reg,
    122  1.36.6.1      mjf 	.gl_dma_isintr	= asc_vsbus_dma_isintr,
    123  1.36.6.1      mjf 	.gl_dma_reset	= asc_vsbus_dma_reset,
    124  1.36.6.1      mjf 	.gl_dma_intr	= asc_vsbus_dma_intr,
    125  1.36.6.1      mjf 	.gl_dma_setup	= asc_vsbus_dma_setup,
    126  1.36.6.1      mjf 	.gl_dma_go	= asc_vsbus_dma_go,
    127  1.36.6.1      mjf 	.gl_dma_stop	= asc_vsbus_dma_stop,
    128  1.36.6.1      mjf 	.gl_dma_isactive = asc_vsbus_dma_isactive,
    129       1.1     matt };
    130       1.1     matt 
    131  1.36.6.1      mjf static uint8_t asc_attached;		/* can't have more than one asc */
    132      1.12     matt 
    133       1.1     matt static int
    134  1.36.6.2      mjf asc_vsbus_match(device_t parent, cfdata_t cf, void *aux)
    135       1.1     matt {
    136  1.36.6.1      mjf 	struct vsbus_attach_args * const va = aux;
    137  1.36.6.1      mjf 	volatile uint8_t *ncr_regs;
    138       1.1     matt 	int dummy;
    139      1.12     matt 
    140      1.12     matt 	if (asc_attached)
    141      1.12     matt 		return 0;
    142       1.1     matt 
    143      1.14     matt 	if (vax_boardtype == VAX_BTYP_46 || vax_boardtype == VAX_BTYP_48) {
    144      1.31      chs 		if (cf->cf_loc[VSBUSCF_CSR] != 0x200c0080)
    145      1.14     matt 			return 0;
    146      1.22    ragge 	} else if (vax_boardtype == VAX_BTYP_49 ||
    147      1.22    ragge 	    vax_boardtype == VAX_BTYP_53) {
    148      1.31      chs 		if (cf->cf_loc[VSBUSCF_CSR] != 0x26000080)
    149      1.14     matt 			return 0;
    150      1.14     matt 	} else {
    151      1.12     matt 		return 0;
    152      1.14     matt 	}
    153      1.12     matt 
    154  1.36.6.1      mjf 	ncr_regs = (volatile uint8_t *) va->va_addr;
    155       1.1     matt 
    156       1.1     matt 	/*  *** need to generate an interrupt here
    157       1.1     matt 	 * From trial and error, I've determined that an INT is generated
    158       1.1     matt 	 * only when the following sequence of events occurs:
    159       1.1     matt 	 *   1) The interrupt status register (0x05) must be read.
    160       1.1     matt 	 *   2) SCSI bus reset interrupt must be enabled
    161       1.1     matt 	 *   3) SCSI bus reset command must be sent
    162       1.1     matt 	 *   4) NOP command must be sent
    163       1.1     matt 	 */
    164       1.1     matt 
    165       1.3     matt 	dummy = ncr_regs[NCR_INTR << 2] & 0xFF;
    166       1.8    ragge         ncr_regs[NCR_CFG1 << 2] = 0x06; /* we're ID 6, turn on INT for SCSI reset */
    167       1.3     matt         ncr_regs[NCR_CMD << 2] = NCRCMD_RSTSCSI; /* send the reset */
    168       1.3     matt         ncr_regs[NCR_CMD << 2] = NCRCMD_NOP; /* send a NOP */
    169       1.1     matt 	DELAY(10000);
    170       1.1     matt 
    171       1.3     matt 	dummy = ncr_regs[NCR_INTR << 2] & 0xFF;
    172       1.3     matt 	return (dummy & NCRINTR_SBR) != 0;
    173       1.1     matt }
    174       1.1     matt 
    175       1.1     matt 
    176       1.1     matt /*
    177       1.1     matt  * Attach this instance, and then all the sub-devices
    178       1.1     matt  */
    179       1.1     matt static void
    180  1.36.6.1      mjf asc_vsbus_attach(device_t parent, device_t self, void *aux)
    181       1.1     matt {
    182  1.36.6.1      mjf 	struct vsbus_attach_args * const va = aux;
    183  1.36.6.1      mjf 	struct asc_vsbus_softc * const asc = device_private(self);
    184  1.36.6.1      mjf 	struct ncr53c9x_softc * const sc = &asc->sc_ncr53c9x;
    185       1.1     matt 	int error;
    186       1.1     matt 
    187      1.12     matt 	asc_attached = 1;
    188       1.1     matt 	/*
    189       1.1     matt 	 * Set up glue for MI code early; we use some of it here.
    190       1.1     matt 	 */
    191  1.36.6.2      mjf 	sc->sc_dev = self;
    192       1.1     matt 	sc->sc_glue = &asc_vsbus_glue;
    193       1.1     matt 
    194      1.36     matt 	asc->sc_bst = va->va_memt;
    195       1.1     matt 	asc->sc_dmat = va->va_dmat;
    196       1.1     matt 
    197       1.1     matt 	error = bus_space_map(asc->sc_bst, va->va_paddr - ASC_REG_NCR,
    198       1.1     matt 	    ASC_REG_END, 0, &asc->sc_bsh);
    199       1.1     matt 	if (error) {
    200  1.36.6.1      mjf 		aprint_error(": failed to map registers: error=%d\n", error);
    201       1.1     matt 		return;
    202       1.1     matt 	}
    203       1.4     matt 	error = bus_space_subregion(asc->sc_bst, asc->sc_bsh, ASC_REG_NCR,
    204       1.4     matt 	    ASC_REG_END - ASC_REG_NCR, &asc->sc_ncrh);
    205       1.4     matt 	if (error) {
    206  1.36.6.2      mjf 		aprint_error(": failed to map ncr registers: error=%d\n",
    207  1.36.6.2      mjf 		    error);
    208       1.4     matt 		return;
    209       1.4     matt 	}
    210      1.11     matt 	if (vax_boardtype == VAX_BTYP_46 || vax_boardtype == VAX_BTYP_48) {
    211      1.11     matt 		error = bus_space_subregion(asc->sc_bst, asc->sc_bsh,
    212  1.36.6.1      mjf 		    ASC_REG_KA46_ADR, sizeof(uint32_t), &asc->sc_adrh);
    213      1.11     matt 		if (error) {
    214  1.36.6.1      mjf 			aprint_error(": failed to map adr register: error=%d\n",
    215      1.11     matt 			     error);
    216      1.11     matt 			return;
    217      1.11     matt 		}
    218      1.11     matt 		error = bus_space_subregion(asc->sc_bst, asc->sc_bsh,
    219  1.36.6.1      mjf 		    ASC_REG_KA46_DIR, sizeof(uint32_t), &asc->sc_dirh);
    220      1.11     matt 		if (error) {
    221  1.36.6.1      mjf 			aprint_error(": failed to map dir register: error=%d\n",
    222      1.11     matt 			     error);
    223      1.11     matt 			return;
    224      1.11     matt 		}
    225      1.11     matt 	} else {
    226      1.11     matt 		/* This is a gross and disgusting kludge but it'll
    227      1.11     matt 		 * save a bunch of ugly code.  Unlike the VS4000/60,
    228      1.11     matt 		 * the SCSI Address and direction registers are not
    229      1.11     matt 		 * near the SCSI NCR registers and are inside the
    230      1.11     matt 		 * block of general VAXstation registers.  So we grab
    231      1.11     matt 		 * them from there and knowing the internals of the
    232      1.11     matt 		 * bus_space implementation, we cast to bus_space_handles.
    233      1.11     matt 		 */
    234  1.36.6.1      mjf 		struct vsbus_softc *vsc = device_private(parent);
    235  1.36.6.2      mjf 		asc->sc_adrh =
    236  1.36.6.2      mjf 		    (bus_space_handle_t)(vsc->sc_vsregs + ASC_REG_KA49_ADR);
    237  1.36.6.2      mjf 		asc->sc_dirh =
    238  1.36.6.2      mjf 		    (bus_space_handle_t)(vsc->sc_vsregs + ASC_REG_KA49_DIR);
    239      1.14     matt #if 0
    240  1.36.6.1      mjf 		printf("\n%s: adrh=0x%08lx dirh=0x%08lx", device_xname(self),
    241  1.36.6.2      mjf 		    asc->sc_adrh, asc->sc_dirh);
    242  1.36.6.2      mjf 		ncr53c9x_debug = NCR_SHOWDMA | NCR_SHOWINTS | NCR_SHOWCMDS |
    243  1.36.6.2      mjf 		    NCR_SHOWPHASE | NCR_SHOWSTART | NCR_SHOWMSGS;
    244      1.14     matt #endif
    245      1.11     matt 	}
    246       1.4     matt 	error = bus_dmamap_create(asc->sc_dmat, ASC_MAXXFERSIZE, 1,
    247       1.4     matt 	    ASC_MAXXFERSIZE, 0, BUS_DMA_NOWAIT, &asc->sc_dmamap);
    248       1.1     matt 
    249  1.36.6.1      mjf #if defined(VAX46) || defined(VAX48) || defined(VAX49) || defined(VAXANY)
    250  1.36.6.1      mjf 	if(vax_boardtype != VAX_BTYP_53)
    251  1.36.6.1      mjf 		/* SCSI ID is store in the clock NVRAM at magic address 0xbc */
    252  1.36.6.2      mjf 		sc->sc_id = (clk_page[0xbc / 2] >> clk_tweak) & 7;
    253  1.36.6.1      mjf 	else
    254  1.36.6.1      mjf #endif
    255  1.36.6.1      mjf 		sc->sc_id = 6; /* XXX need to get this from VMB */
    256       1.1     matt 	sc->sc_freq = ASC_FREQUENCY;
    257       1.1     matt 
    258      1.33    lukem 	/* gimme MHz */
    259       1.1     matt 	sc->sc_freq /= 1000000;
    260       1.1     matt 
    261  1.36.6.2      mjf 	scb_vecalloc(va->va_cvec, (void (*)(void *))ncr53c9x_intr,
    262      1.15     matt 	    &asc->sc_ncr53c9x, SCB_ISTACK, &asc->sc_intrcnt);
    263      1.16     matt 	evcnt_attach_dynamic(&asc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
    264  1.36.6.1      mjf 	    device_xname(self), "intr");
    265       1.1     matt 
    266       1.1     matt 	/*
    267       1.1     matt 	 * XXX More of this should be in ncr53c9x_attach(), but
    268       1.1     matt 	 * XXX should we really poke around the chip that much in
    269       1.1     matt 	 * XXX the MI code?  Think about this more...
    270       1.1     matt 	 */
    271       1.1     matt 
    272       1.1     matt 	/*
    273       1.1     matt 	 * Set up static configuration info.
    274       1.1     matt 	 */
    275       1.1     matt 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    276       1.1     matt 	sc->sc_cfg2 = NCRCFG2_SCSI2;
    277       1.4     matt 	sc->sc_cfg3 = 0;
    278       1.1     matt 	sc->sc_rev = NCR_VARIANT_NCR53C94;
    279       1.1     matt 
    280       1.1     matt 	/*
    281       1.1     matt 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    282       1.1     matt 	 * XXX but it appears to have some dependency on what sort
    283       1.1     matt 	 * XXX of DMA we're hooked up to, etc.
    284       1.1     matt 	 */
    285       1.1     matt 
    286       1.1     matt 	/*
    287       1.1     matt 	 * This is the value used to start sync negotiations
    288       1.1     matt 	 * Note that the NCR register "SYNCTP" is programmed
    289       1.1     matt 	 * in "clocks per byte", and has a minimum value of 4.
    290       1.1     matt 	 * The SCSI period used in negotiation is one-fourth
    291       1.1     matt 	 * of the time (in nanoseconds) needed to transfer one byte.
    292       1.1     matt 	 * Since the chip's clock is given in MHz, we have the following
    293       1.1     matt 	 * formula: 4 * period = (1000 / freq) * 4
    294       1.1     matt 	 */
    295       1.1     matt 	sc->sc_minsync = (1000 / sc->sc_freq);
    296      1.25    chuck 	sc->sc_maxxfer = 64 * 1024;
    297       1.1     matt 
    298  1.36.6.1      mjf 	aprint_normal("\n%s", device_xname(self)); /* Pretty print */
    299       1.3     matt 
    300       1.1     matt 	/* Do the common parts of attachment. */
    301      1.23   bouyer 	sc->sc_adapter.adapt_minphys = minphys;
    302      1.23   bouyer 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    303      1.23   bouyer 	ncr53c9x_attach(sc);
    304       1.1     matt }
    305       1.1     matt 
    306       1.1     matt /*
    307       1.1     matt  * Glue functions.
    308       1.1     matt  */
    309       1.1     matt 
    310  1.36.6.2      mjf static uint8_t
    311       1.1     matt asc_vsbus_read_reg(struct ncr53c9x_softc *sc, int reg)
    312       1.1     matt {
    313  1.36.6.1      mjf 	struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc;
    314       1.1     matt 
    315       1.4     matt 	return bus_space_read_1(asc->sc_bst, asc->sc_ncrh,
    316  1.36.6.1      mjf 	    reg * sizeof(uint32_t));
    317       1.1     matt }
    318       1.1     matt 
    319       1.1     matt static void
    320  1.36.6.2      mjf asc_vsbus_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val)
    321       1.1     matt {
    322  1.36.6.1      mjf 	struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc;
    323       1.1     matt 
    324       1.4     matt 	bus_space_write_1(asc->sc_bst, asc->sc_ncrh,
    325  1.36.6.1      mjf 	    reg * sizeof(uint32_t), val);
    326       1.1     matt }
    327       1.1     matt 
    328       1.1     matt static int
    329  1.36.6.1      mjf asc_vsbus_dma_isintr(struct ncr53c9x_softc *sc)
    330       1.1     matt {
    331  1.36.6.1      mjf 	struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc;
    332  1.36.6.2      mjf 
    333       1.4     matt 	return bus_space_read_1(asc->sc_bst, asc->sc_ncrh,
    334  1.36.6.1      mjf 	    NCR_STAT * sizeof(uint32_t)) & NCRSTAT_INT;
    335       1.1     matt }
    336       1.1     matt 
    337       1.1     matt static void
    338  1.36.6.1      mjf asc_vsbus_dma_reset(struct ncr53c9x_softc *sc)
    339       1.1     matt {
    340  1.36.6.1      mjf 	struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc;
    341       1.1     matt 
    342       1.4     matt 	if (asc->sc_flags & ASC_MAPLOADED)
    343       1.4     matt 		bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
    344       1.4     matt 	asc->sc_flags &= ~(ASC_DMAACTIVE|ASC_MAPLOADED);
    345       1.1     matt }
    346       1.1     matt 
    347       1.1     matt static int
    348  1.36.6.1      mjf asc_vsbus_dma_intr(struct ncr53c9x_softc *sc)
    349       1.1     matt {
    350  1.36.6.1      mjf 	struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc;
    351       1.4     matt 	u_int tcl, tcm;
    352       1.4     matt 	int trans, resid;
    353       1.4     matt 
    354       1.4     matt 	if ((asc->sc_flags & ASC_DMAACTIVE) == 0)
    355  1.36.6.2      mjf 		panic("%s: DMA wasn't active", __func__);
    356       1.4     matt 
    357       1.4     matt 	asc->sc_flags &= ~ASC_DMAACTIVE;
    358       1.4     matt 
    359       1.4     matt 	if (asc->sc_dmasize == 0) {
    360       1.4     matt 		/* A "Transfer Pad" operation completed */
    361       1.4     matt 		tcl = NCR_READ_REG(sc, NCR_TCL);
    362       1.4     matt 		tcm = NCR_READ_REG(sc, NCR_TCM);
    363       1.4     matt 		NCR_DMA(("asc_vsbus_intr: discarded %d bytes (tcl=%d, tcm=%d)\n",
    364       1.4     matt 		    tcl | (tcm << 8), tcl, tcm));
    365       1.4     matt 		return 0;
    366       1.4     matt 	}
    367       1.4     matt 
    368       1.4     matt 	resid = 0;
    369       1.4     matt 	if ((resid = (NCR_READ_REG(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
    370       1.4     matt 		NCR_DMA(("asc_vsbus_intr: empty FIFO of %d ", resid));
    371       1.4     matt 		DELAY(1);
    372       1.4     matt 	}
    373       1.6     matt 	if (asc->sc_flags & ASC_MAPLOADED) {
    374       1.6     matt 		bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
    375       1.6     matt 				0, asc->sc_dmasize,
    376       1.6     matt 				asc->sc_flags & ASC_FROMMEMORY
    377       1.6     matt 					? BUS_DMASYNC_POSTWRITE
    378       1.6     matt 					: BUS_DMASYNC_POSTREAD);
    379       1.4     matt 		bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
    380       1.6     matt 	}
    381       1.4     matt 	asc->sc_flags &= ~ASC_MAPLOADED;
    382       1.4     matt 
    383       1.4     matt 	resid += (tcl = NCR_READ_REG(sc, NCR_TCL));
    384       1.4     matt 	resid += (tcm = NCR_READ_REG(sc, NCR_TCM)) << 8;
    385       1.4     matt 
    386       1.4     matt 	trans = asc->sc_dmasize - resid;
    387       1.4     matt 	if (trans < 0) {			/* transferred < 0 ? */
    388      1.19     matt 		printf("asc_vsbus_intr: xfer (%d) > req (%lu)\n",
    389      1.19     matt 		    trans, (u_long) asc->sc_dmasize);
    390       1.4     matt 		trans = asc->sc_dmasize;
    391       1.4     matt 	}
    392       1.4     matt 	NCR_DMA(("asc_vsbus_intr: tcl=%d, tcm=%d; trans=%d, resid=%d\n",
    393       1.4     matt 	    tcl, tcm, trans, resid));
    394       1.1     matt 
    395       1.4     matt 	*asc->sc_dmalen -= trans;
    396  1.36.6.2      mjf 	*asc->sc_dmaaddr += trans;
    397       1.4     matt 
    398       1.6     matt 	asc->sc_xfers++;
    399       1.1     matt 	return 0;
    400       1.1     matt }
    401       1.1     matt 
    402       1.1     matt static int
    403  1.36.6.2      mjf asc_vsbus_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len,
    404       1.1     matt 		    int datain, size_t *dmasize)
    405       1.1     matt {
    406  1.36.6.1      mjf 	struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc;
    407       1.1     matt 
    408       1.1     matt 	asc->sc_dmaaddr = addr;
    409       1.1     matt 	asc->sc_dmalen = len;
    410       1.1     matt 	if (datain) {
    411       1.6     matt 		asc->sc_flags &= ~ASC_FROMMEMORY;
    412       1.1     matt 	} else {
    413       1.6     matt 		asc->sc_flags |= ASC_FROMMEMORY;
    414       1.1     matt 	}
    415  1.36.6.2      mjf 	if ((vaddr_t)*asc->sc_dmaaddr < VM_MIN_KERNEL_ADDRESS)
    416  1.36.6.2      mjf 		panic("%s: DMA address (%p) outside of kernel",
    417  1.36.6.2      mjf 		    __func__, *asc->sc_dmaaddr);
    418       1.1     matt 
    419  1.36.6.1      mjf         NCR_DMA(("%s: start %d@%p,%d\n", device_xname(&sc->sc_dev),
    420  1.36.6.1      mjf             (int)*asc->sc_dmalen, *asc->sc_dmaaddr,
    421  1.36.6.1      mjf 	    (asc->sc_flags & ASC_FROMMEMORY)));
    422       1.1     matt 	*dmasize = asc->sc_dmasize = min(*dmasize, ASC_MAXXFERSIZE);
    423       1.1     matt 
    424       1.1     matt 	if (asc->sc_dmasize) {
    425       1.1     matt 		if (bus_dmamap_load(asc->sc_dmat, asc->sc_dmamap,
    426       1.1     matt 				*asc->sc_dmaaddr, asc->sc_dmasize,
    427       1.1     matt 				NULL /* kernel address */,
    428       1.7     matt 				BUS_DMA_NOWAIT|VAX_BUS_DMA_SPILLPAGE))
    429  1.36.6.1      mjf 			panic("%s: cannot load DMA map",
    430  1.36.6.2      mjf 			    device_xname(sc->sc_dev));
    431       1.1     matt 		bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
    432       1.6     matt 				0, asc->sc_dmasize,
    433       1.6     matt 				asc->sc_flags & ASC_FROMMEMORY
    434       1.6     matt 					? BUS_DMASYNC_PREWRITE
    435       1.6     matt 					: BUS_DMASYNC_PREREAD);
    436      1.11     matt 		bus_space_write_4(asc->sc_bst, asc->sc_adrh, 0,
    437       1.1     matt 				  asc->sc_dmamap->dm_segs[0].ds_addr);
    438      1.11     matt 		bus_space_write_4(asc->sc_bst, asc->sc_dirh, 0,
    439       1.6     matt 				  asc->sc_flags & ASC_FROMMEMORY);
    440  1.36.6.1      mjf 		NCR_DMA(("%s: dma-load %lu@0x%08lx\n",
    441  1.36.6.2      mjf 		    device_xname(sc->sc_dev),
    442  1.36.6.1      mjf 		    asc->sc_dmamap->dm_segs[0].ds_len,
    443  1.36.6.1      mjf 		    asc->sc_dmamap->dm_segs[0].ds_addr));
    444       1.4     matt 		asc->sc_flags |= ASC_MAPLOADED;
    445       1.1     matt 	}
    446       1.1     matt 
    447       1.1     matt 	return 0;
    448       1.1     matt }
    449       1.1     matt 
    450       1.1     matt static void
    451       1.1     matt asc_vsbus_dma_go(struct ncr53c9x_softc *sc)
    452       1.1     matt {
    453  1.36.6.1      mjf 	struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc;
    454       1.1     matt 
    455       1.4     matt 	asc->sc_flags |= ASC_DMAACTIVE;
    456       1.1     matt }
    457       1.1     matt 
    458       1.1     matt static void
    459       1.1     matt asc_vsbus_dma_stop(struct ncr53c9x_softc *sc)
    460       1.1     matt {
    461  1.36.6.1      mjf 	struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc;
    462       1.1     matt 
    463       1.6     matt 	if (asc->sc_flags & ASC_MAPLOADED) {
    464       1.6     matt 		bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
    465       1.6     matt 				0, asc->sc_dmasize,
    466       1.6     matt 				asc->sc_flags & ASC_FROMMEMORY
    467       1.6     matt 					? BUS_DMASYNC_POSTWRITE
    468       1.6     matt 					: BUS_DMASYNC_POSTREAD);
    469       1.4     matt 		bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
    470       1.6     matt 	}
    471       1.4     matt 
    472       1.4     matt 	asc->sc_flags &= ~(ASC_DMAACTIVE|ASC_MAPLOADED);
    473       1.1     matt }
    474       1.1     matt 
    475       1.1     matt static int
    476       1.1     matt asc_vsbus_dma_isactive(struct ncr53c9x_softc *sc)
    477       1.1     matt {
    478  1.36.6.1      mjf 	struct asc_vsbus_softc * const asc = (struct asc_vsbus_softc *)sc;
    479       1.1     matt 
    480       1.1     matt 	return (asc->sc_flags & ASC_DMAACTIVE) != 0;
    481       1.1     matt }
    482