Home | History | Annotate | Line # | Download | only in vsa
ncr.c revision 1.3
      1  1.3    cgd /*	$NetBSD: ncr.c,v 1.3 1996/08/28 19:00:47 cgd Exp $	*/
      2  1.1  ragge 
      3  1.1  ragge /* #define DEBUG	/* */
      4  1.1  ragge /* #define TRACE	/* */
      5  1.1  ragge /* #define POLL_MODE	/* */
      6  1.1  ragge #define USE_VMAPBUF
      7  1.1  ragge 
      8  1.1  ragge /*
      9  1.1  ragge  * Copyright (c) 1995 David Jones, Gordon W. Ross
     10  1.1  ragge  * Copyright (c) 1994 Adam Glass
     11  1.1  ragge  * All rights reserved.
     12  1.1  ragge  *
     13  1.1  ragge  * Redistribution and use in source and binary forms, with or without
     14  1.1  ragge  * modification, are permitted provided that the following conditions
     15  1.1  ragge  * are met:
     16  1.1  ragge  * 1. Redistributions of source code must retain the above copyright
     17  1.1  ragge  *    notice, this list of conditions and the following disclaimer.
     18  1.1  ragge  * 2. Redistributions in binary form must reproduce the above copyright
     19  1.1  ragge  *    notice, this list of conditions and the following disclaimer in the
     20  1.1  ragge  *    documentation and/or other materials provided with the distribution.
     21  1.1  ragge  * 3. The name of the authors may not be used to endorse or promote products
     22  1.1  ragge  *    derived from this software without specific prior written permission.
     23  1.1  ragge  * 4. All advertising materials mentioning features or use of this software
     24  1.1  ragge  *    must display the following acknowledgement:
     25  1.1  ragge  *	This product includes software developed by
     26  1.1  ragge  *	Adam Glass, David Jones, and Gordon Ross
     27  1.1  ragge  *
     28  1.1  ragge  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     29  1.1  ragge  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     30  1.1  ragge  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     31  1.1  ragge  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     32  1.1  ragge  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     33  1.1  ragge  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     34  1.1  ragge  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     35  1.1  ragge  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     36  1.1  ragge  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     37  1.1  ragge  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     38  1.1  ragge  */
     39  1.1  ragge 
     40  1.1  ragge /*
     41  1.1  ragge  * This file contains only the machine-dependent parts of the
     42  1.1  ragge  * Sun3 SCSI driver.  (Autoconfig stuff and DMA functions.)
     43  1.1  ragge  * The machine-independent parts are in ncr5380sbc.c
     44  1.1  ragge  *
     45  1.1  ragge  * Supported hardware includes:
     46  1.1  ragge  * Sun SCSI-3 on OBIO (Sun3/50,Sun3/60)
     47  1.1  ragge  * Sun SCSI-3 on VME (Sun3/160,Sun3/260)
     48  1.1  ragge  *
     49  1.1  ragge  * Could be made to support the Sun3/E if someone wanted to.
     50  1.1  ragge  *
     51  1.1  ragge  * Note:  Both supported variants of the Sun SCSI-3 adapter have
     52  1.1  ragge  * some really unusual "features" for this driver to deal with,
     53  1.1  ragge  * generally related to the DMA engine.	 The OBIO variant will
     54  1.1  ragge  * ignore any attempt to write the FIFO count register while the
     55  1.1  ragge  * SCSI bus is in DATA_IN or DATA_OUT phase.  This is dealt with
     56  1.1  ragge  * by setting the FIFO count early in COMMAND or MSG_IN phase.
     57  1.1  ragge  *
     58  1.1  ragge  * The VME variant has a bit to enable or disable the DMA engine,
     59  1.1  ragge  * but that bit also gates the interrupt line from the NCR5380!
     60  1.1  ragge  * Therefore, in order to get any interrupt from the 5380, (i.e.
     61  1.1  ragge  * for reselect) one must clear the DMA engine transfer count and
     62  1.1  ragge  * then enable DMA.  This has the further complication that you
     63  1.1  ragge  * CAN NOT touch the NCR5380 while the DMA enable bit is set, so
     64  1.1  ragge  * we have to turn DMA back off before we even look at the 5380.
     65  1.1  ragge  *
     66  1.1  ragge  * What wonderfully whacky hardware this is!
     67  1.1  ragge  *
     68  1.1  ragge  * Credits, history:
     69  1.1  ragge  *
     70  1.1  ragge  * David Jones wrote the initial version of this module, which
     71  1.1  ragge  * included support for the VME adapter only. (no reselection).
     72  1.1  ragge  *
     73  1.1  ragge  * Gordon Ross added support for the OBIO adapter, and re-worked
     74  1.1  ragge  * both the VME and OBIO code to support disconnect/reselect.
     75  1.1  ragge  * (Required figuring out the hardware "features" noted above.)
     76  1.1  ragge  *
     77  1.1  ragge  * The autoconfiguration boilerplate came from Adam Glass.
     78  1.1  ragge  *
     79  1.1  ragge  * VS2000:
     80  1.1  ragge  */
     81  1.1  ragge 
     82  1.1  ragge #include <sys/param.h>
     83  1.1  ragge #include <sys/systm.h>
     84  1.1  ragge #include <sys/kernel.h>
     85  1.1  ragge #include <sys/conf.h>
     86  1.1  ragge #include <sys/file.h>
     87  1.1  ragge #include <sys/stat.h>
     88  1.1  ragge #include <sys/ioctl.h>
     89  1.1  ragge #include <sys/buf.h>
     90  1.1  ragge #include <sys/proc.h>
     91  1.1  ragge #include <sys/user.h>
     92  1.1  ragge #include <sys/map.h>
     93  1.1  ragge #include <sys/device.h>
     94  1.1  ragge #include <sys/dkstat.h>
     95  1.1  ragge #include <sys/disklabel.h>
     96  1.1  ragge #include <sys/disk.h>
     97  1.1  ragge #include <sys/syslog.h>
     98  1.1  ragge 
     99  1.1  ragge /* #include <sys/errno.h> */
    100  1.1  ragge 
    101  1.1  ragge #include <scsi/scsi_all.h>
    102  1.1  ragge #include <scsi/scsi_debug.h>
    103  1.1  ragge #include <scsi/scsiconf.h>
    104  1.1  ragge 
    105  1.1  ragge #include <machine/uvax.h>
    106  1.1  ragge #include <machine/ka410.h>
    107  1.1  ragge #include <machine/ka43.h>
    108  1.1  ragge #include <machine/vsbus.h>	/* struct confargs */
    109  1.1  ragge 
    110  1.1  ragge #include <dev/ic/ncr5380reg.h>
    111  1.1  ragge #include <dev/ic/ncr5380var.h>
    112  1.1  ragge 
    113  1.1  ragge #define trace(x)
    114  1.1  ragge #define debug(x)
    115  1.1  ragge 
    116  1.1  ragge #ifndef NCR5380_CSRBITS
    117  1.1  ragge #define NCR5380_CSRBITS \
    118  1.1  ragge 	"\020\010DEND\007DREQ\006PERR\005IREQ\004MTCH\003DCON\002ATN\001ACK"
    119  1.1  ragge #endif
    120  1.1  ragge 
    121  1.1  ragge #ifndef NCR5380_BUSCSRBITS
    122  1.1  ragge #define NCR5380_BUSCSRBITS \
    123  1.1  ragge 	"\020\010RST\007BSY\006REQ\005MSG\004C/D\003I/O\002SEL\001DBP"
    124  1.1  ragge #endif
    125  1.1  ragge 
    126  1.1  ragge #include "ncr.h"
    127  1.1  ragge 
    128  1.1  ragge #ifdef DDB
    129  1.1  ragge #define integrate
    130  1.1  ragge #else
    131  1.1  ragge #define integrate static
    132  1.1  ragge #endif
    133  1.1  ragge 
    134  1.1  ragge /*
    135  1.1  ragge  * Transfers smaller than this are done using PIO
    136  1.1  ragge  * (on assumption they're not worth DMA overhead)
    137  1.1  ragge  */
    138  1.1  ragge #define MIN_DMA_LEN 128
    139  1.1  ragge 
    140  1.1  ragge /*
    141  1.1  ragge  * Transfers lager than 65535 bytes need to be split-up.
    142  1.1  ragge  * (Some of the FIFO logic has only 16 bits counters.)
    143  1.1  ragge  * Make the size an integer multiple of the page size
    144  1.1  ragge  * to avoid buf/cluster remap problems.	 (paranoid?)
    145  1.1  ragge  *
    146  1.1  ragge  * bertram: VS2000 has an DMA-area which is 16KB, thus
    147  1.1  ragge  * have a maximum DMA-size of 16KB...
    148  1.1  ragge  */
    149  1.1  ragge #ifdef DMA_SHARED
    150  1.1  ragge #define MAX_DMA_LEN	0x2000		/* (8 * 1024) */
    151  1.1  ragge #define DMA_ADDR_HBYTE	0x20
    152  1.1  ragge #define DMA_ADDR_LBYTE	0x00
    153  1.1  ragge #else
    154  1.1  ragge #define MAX_DMA_LEN	0x4000		/* (16 * 1024) */
    155  1.1  ragge #define DMA_ADDR_HBYTE	0x00
    156  1.1  ragge #define DMA_ADDR_LBYTE	0x00
    157  1.1  ragge #endif
    158  1.1  ragge 
    159  1.1  ragge #ifdef	DEBUG
    160  1.1  ragge int si_debug = 3;
    161  1.1  ragge static int si_link_flags = 0 /* | SDEV_DB2 */ ;
    162  1.1  ragge #endif
    163  1.1  ragge 
    164  1.1  ragge /*
    165  1.1  ragge  * This structure is used to keep track of mappedpwd DMA requests.
    166  1.1  ragge  * Note: combined the UDC command block with this structure, so
    167  1.1  ragge  * the array of these has to be in DVMA space.
    168  1.1  ragge  */
    169  1.1  ragge struct si_dma_handle {
    170  1.1  ragge 	int		dh_flags;
    171  1.1  ragge #define SIDH_BUSY	1		/* This DH is in use */
    172  1.1  ragge #define SIDH_OUT	2		/* DMA does data out (write) */
    173  1.1  ragge #define SIDH_PHYS	4
    174  1.1  ragge #define SIDH_DONE	8
    175  1.1  ragge 	u_char *	dh_addr;	/* KVA of start of buffer */
    176  1.1  ragge 	int		dh_maplen;	/* Length of KVA mapping. */
    177  1.1  ragge 	u_char *	dh_dvma;	/* VA of buffer in DVMA space */
    178  1.1  ragge 	int		dh_xlen;
    179  1.1  ragge };
    180  1.1  ragge 
    181  1.1  ragge /*
    182  1.1  ragge  * The first structure member has to be the ncr5380_softc
    183  1.1  ragge  * so we can just cast to go back and fourth between them.
    184  1.1  ragge  */
    185  1.1  ragge struct si_softc {
    186  1.1  ragge 	struct ncr5380_softc	ncr_sc;
    187  1.1  ragge 	volatile struct si_regs *sc_regs;	/* do we really need this? */
    188  1.1  ragge 
    189  1.1  ragge 	struct si_dma_handle	*sc_dma;
    190  1.1  ragge 	struct confargs		*sc_cfargs;
    191  1.1  ragge 
    192  1.1  ragge 	int	sc_xflags;	/* ka410/ka43: resid, sizeof(areg) */
    193  1.1  ragge 
    194  1.1  ragge 	char	*sc_dbase;
    195  1.1  ragge 	int	sc_dsize;
    196  1.1  ragge 
    197  1.1  ragge 	volatile char	*sc_dareg;
    198  1.1  ragge 	volatile short	*sc_dcreg;
    199  1.1  ragge 	volatile char	*sc_ddreg;
    200  1.1  ragge 	volatile int	sc_dflags;
    201  1.1  ragge 
    202  1.1  ragge #define VSDMA_LOCKED	0x80	/* */
    203  1.1  ragge #define VSDMA_WANTED	0x40	/* */
    204  1.1  ragge #define VSDMA_IWANTED	0x20
    205  1.1  ragge #define VSDMA_BLOCKED	0x10
    206  1.1  ragge #define VSDMA_DMABUSY	0x08	/* DMA in progress */
    207  1.1  ragge #define VSDMA_REGBUSY	0x04	/* accessing registers */
    208  1.1  ragge #define VSDMA_WRBUF	0x02	/* writing to bounce-buffer */
    209  1.1  ragge #define VSDMA_RDBUF	0x01	/* reading from bounce-buffer */
    210  1.1  ragge 
    211  1.1  ragge #define VSDMA_STATUS	0xF0
    212  1.1  ragge #define VSDMA_LCKTYPE	0x0F
    213  1.1  ragge 
    214  1.1  ragge #ifdef POLL_MODE
    215  1.1  ragge 	volatile u_char *intreq;
    216  1.1  ragge 	volatile u_char *intclr;
    217  1.1  ragge 	volatile u_char *intmsk;
    218  1.1  ragge 	volatile int	intbit;
    219  1.1  ragge #endif
    220  1.1  ragge };
    221  1.1  ragge 
    222  1.1  ragge extern int cold;	/* enable polling while cold-flag set */
    223  1.1  ragge 
    224  1.1  ragge /* Options.  Interesting values are: 1,3,7 */
    225  1.1  ragge int si_options = 3;	/* bertram: 3 or 7 ??? */
    226  1.1  ragge #define SI_ENABLE_DMA	1	/* Use DMA (maybe polled) */
    227  1.1  ragge #define SI_DMA_INTR	2	/* DMA completion interrupts */
    228  1.1  ragge #define SI_DO_RESELECT	4	/* Allow disconnect/reselect */
    229  1.1  ragge 
    230  1.1  ragge #define DMA_DIR_IN  1
    231  1.1  ragge #define DMA_DIR_OUT 0
    232  1.1  ragge 
    233  1.1  ragge /* How long to wait for DMA before declaring an error. */
    234  1.1  ragge int si_dma_intr_timo = 500;	/* ticks (sec. X 100) */
    235  1.1  ragge 
    236  1.1  ragge integrate char si_name[] = "ncr";
    237  1.1  ragge integrate int	si_match();
    238  1.1  ragge integrate void	si_attach();
    239  1.1  ragge integrate int	si_intr __P((void *));
    240  1.1  ragge 
    241  1.1  ragge integrate void	si_minphys __P((struct buf *bp));
    242  1.1  ragge integrate void	si_reset_adapter __P((struct ncr5380_softc *sc));
    243  1.1  ragge 
    244  1.1  ragge void si_dma_alloc __P((struct ncr5380_softc *));
    245  1.1  ragge void si_dma_free __P((struct ncr5380_softc *));
    246  1.1  ragge void si_dma_poll __P((struct ncr5380_softc *));
    247  1.1  ragge 
    248  1.1  ragge void si_intr_on __P((struct ncr5380_softc *));
    249  1.1  ragge void si_intr_off __P((struct ncr5380_softc *));
    250  1.1  ragge 
    251  1.1  ragge int si_dmaLockBus __P((struct ncr5380_softc *, int));
    252  1.1  ragge int si_dmaToggleLock __P((struct ncr5380_softc *, int, int));
    253  1.1  ragge int si_dmaReleaseBus __P((struct ncr5380_softc *, int));
    254  1.1  ragge 
    255  1.1  ragge void si_dma_setup __P((struct ncr5380_softc *));
    256  1.1  ragge void si_dma_start __P((struct ncr5380_softc *));
    257  1.1  ragge void si_dma_eop __P((struct ncr5380_softc *));
    258  1.1  ragge void si_dma_stop __P((struct ncr5380_softc *));
    259  1.1  ragge 
    260  1.1  ragge static struct scsi_adapter	si_ops = {
    261  1.1  ragge 	ncr5380_scsi_cmd,		/* scsi_cmd()		*/
    262  1.1  ragge 	si_minphys,			/* scsi_minphys()	*/
    263  1.1  ragge 	NULL,				/* open_target_lu()	*/
    264  1.1  ragge 	NULL,				/* close_target_lu()	*/
    265  1.1  ragge };
    266  1.1  ragge 
    267  1.1  ragge /* This is copied from julian's bt driver */
    268  1.1  ragge /* "so we have a default dev struct for our link struct." */
    269  1.1  ragge static struct scsi_device si_dev = {
    270  1.1  ragge 	NULL,		/* Use default error handler.	    */
    271  1.1  ragge 	NULL,		/* Use default start handler.		*/
    272  1.1  ragge 	NULL,		/* Use default async handler.	    */
    273  1.1  ragge 	NULL,		/* Use default "done" routine.	    */
    274  1.1  ragge };
    275  1.1  ragge 
    276  1.1  ragge 
    277  1.1  ragge struct cfdriver ncr_cd = {
    278  1.1  ragge 	NULL, si_name, DV_DULL
    279  1.1  ragge };
    280  1.1  ragge struct cfattach ncr_ca = {
    281  1.1  ragge 	sizeof(struct si_softc), si_match, si_attach,
    282  1.1  ragge };
    283  1.1  ragge 
    284  1.1  ragge void
    285  1.1  ragge dk_establish(p,q)
    286  1.1  ragge 	struct disk *p;
    287  1.1  ragge 	struct device *q;
    288  1.1  ragge {
    289  1.1  ragge #if 0
    290  1.1  ragge 	printf ("faking dk_establish()...\n");
    291  1.1  ragge #endif
    292  1.1  ragge }
    293  1.1  ragge 
    294  1.1  ragge 
    295  1.1  ragge integrate int
    296  1.1  ragge si_match(parent, match, aux)
    297  1.1  ragge 	struct device	*parent;
    298  1.1  ragge 	void		*match, *aux;
    299  1.1  ragge {
    300  1.1  ragge 	struct cfdata	*cf = match;
    301  1.1  ragge 	struct confargs *ca = aux;
    302  1.1  ragge 
    303  1.1  ragge 	trace(("ncr_match(0x%x, %d, %s)\n", parent, cf->cf_unit, ca->ca_name));
    304  1.1  ragge 
    305  1.1  ragge 	if (strcmp(ca->ca_name, "ncr") &&
    306  1.1  ragge 	    strcmp(ca->ca_name, "ncr5380") &&
    307  1.1  ragge 	    strcmp(ca->ca_name, "NCR5380"))
    308  1.1  ragge 		return (0);
    309  1.1  ragge 
    310  1.1  ragge 	/*
    311  1.1  ragge 	 * we just define it being there ...
    312  1.1  ragge 	 */
    313  1.1  ragge 	return (1);
    314  1.1  ragge }
    315  1.1  ragge 
    316  1.1  ragge integrate void
    317  1.1  ragge si_set_portid(pid,port)
    318  1.1  ragge 	int pid;
    319  1.1  ragge 	int port;
    320  1.1  ragge {
    321  1.1  ragge 	struct {
    322  1.1  ragge 	  u_long    :2;
    323  1.1  ragge 	  u_long id0:3;
    324  1.1  ragge 	  u_long id1:3;
    325  1.1  ragge 	  u_long    :26;
    326  1.1  ragge 	} *p;
    327  1.1  ragge 
    328  1.1  ragge #ifdef DEBUG
    329  1.1  ragge 	int *ip;
    330  1.1  ragge 	ip = (void*)uvax_phys2virt(KA410_SCSIPORT);
    331  1.1  ragge 	p = (void*)uvax_phys2virt(KA410_SCSIPORT);
    332  1.1  ragge 	printf("scsi-id: (%x/%d) %d / %d\n", *ip, *ip, p->id0, p->id1);
    333  1.1  ragge #endif
    334  1.1  ragge 
    335  1.1  ragge 	p = (void*)uvax_phys2virt(KA410_SCSIPORT);
    336  1.1  ragge 	switch (port) {
    337  1.1  ragge 	case 0:
    338  1.1  ragge 		p->id0 = pid;
    339  1.1  ragge 		printf(": scsi-id %d\n", p->id0);
    340  1.1  ragge 		break;
    341  1.1  ragge 	case 1:
    342  1.1  ragge 		p->id1 = pid;
    343  1.1  ragge 		printf(": scsi-id %d\n", p->id1);
    344  1.1  ragge 		break;
    345  1.1  ragge 	default:
    346  1.1  ragge 		printf("invalid port-number %d\n", port);
    347  1.1  ragge 	}
    348  1.1  ragge }
    349  1.1  ragge 
    350  1.1  ragge integrate void
    351  1.1  ragge si_attach(parent, self, aux)
    352  1.1  ragge 	struct device	*parent, *self;
    353  1.1  ragge 	void		*aux;
    354  1.1  ragge {
    355  1.1  ragge 	struct si_softc *sc = (struct si_softc *) self;
    356  1.1  ragge 	struct ncr5380_softc *ncr_sc = (struct ncr5380_softc *)sc;
    357  1.1  ragge 	volatile struct si_regs *regs;
    358  1.1  ragge 	struct confargs *ca = aux;
    359  1.1  ragge 	int i;
    360  1.1  ragge 	int *ip = aux;;
    361  1.1  ragge 
    362  1.1  ragge 	trace (("ncr_attach(0x%x, 0x%x, %s)\n", parent, self, ca->ca_name));
    363  1.1  ragge 
    364  1.1  ragge 	/*
    365  1.1  ragge 	 *
    366  1.1  ragge 	 */
    367  1.1  ragge #ifdef POLL_MODE
    368  1.1  ragge 	sc->intreq = (void*)uvax_phys2virt(KA410_INTREQ);
    369  1.1  ragge 	sc->intmsk = (void*)uvax_phys2virt(KA410_INTMSK);
    370  1.1  ragge 	sc->intclr = (void*)uvax_phys2virt(KA410_INTCLR);
    371  1.1  ragge 	sc->intbit = ca->ca_intbit;
    372  1.1  ragge #endif
    373  1.1  ragge 
    374  1.1  ragge 	sc->sc_cfargs = ca;	/* needed for interrupt-setup */
    375  1.1  ragge 
    376  1.1  ragge 	regs = (void*)uvax_phys2virt(ca->ca_ioaddr);
    377  1.1  ragge 
    378  1.1  ragge 	sc->sc_dareg = (void*)uvax_phys2virt(ca->ca_dareg);
    379  1.1  ragge 	sc->sc_dcreg = (void*)uvax_phys2virt(ca->ca_dcreg);
    380  1.1  ragge 	sc->sc_ddreg = (void*)uvax_phys2virt(ca->ca_ddreg);
    381  1.1  ragge 	sc->sc_dbase = (void*)uvax_phys2virt(ca->ca_dbase);
    382  1.1  ragge 	sc->sc_dsize = ca->ca_dsize;
    383  1.1  ragge 	sc->sc_dflags = 4;	/* XXX */
    384  1.1  ragge 	sc->sc_xflags = ca->ca_dflag;	/* should/will be renamed */
    385  1.1  ragge 	/*
    386  1.1  ragge 	 * Fill in the prototype scsi_link.
    387  1.1  ragge 	 */
    388  1.3    cgd 	ncr_sc->sc_link.channel = SCSI_CHANNEL_ONLY_ONE;
    389  1.1  ragge 	ncr_sc->sc_link.adapter_softc = sc;
    390  1.1  ragge 	ncr_sc->sc_link.adapter_target = ca->ca_idval;
    391  1.1  ragge 	ncr_sc->sc_link.adapter = &si_ops;
    392  1.1  ragge 	ncr_sc->sc_link.device = &si_dev;
    393  1.1  ragge 
    394  1.1  ragge 	si_set_portid(ca->ca_idval, ncr_sc->sc_dev.dv_unit);
    395  1.1  ragge 
    396  1.1  ragge 	/*
    397  1.1  ragge 	 * Initialize fields used by the MI code
    398  1.1  ragge 	 */
    399  1.1  ragge 	ncr_sc->sci_r0 = (void*)&regs->sci.sci_r0;
    400  1.1  ragge 	ncr_sc->sci_r1 = (void*)&regs->sci.sci_r1;
    401  1.1  ragge 	ncr_sc->sci_r2 = (void*)&regs->sci.sci_r2;
    402  1.1  ragge 	ncr_sc->sci_r3 = (void*)&regs->sci.sci_r3;
    403  1.1  ragge 	ncr_sc->sci_r4 = (void*)&regs->sci.sci_r4;
    404  1.1  ragge 	ncr_sc->sci_r5 = (void*)&regs->sci.sci_r5;
    405  1.1  ragge 	ncr_sc->sci_r6 = (void*)&regs->sci.sci_r6;
    406  1.1  ragge 	ncr_sc->sci_r7 = (void*)&regs->sci.sci_r7;
    407  1.1  ragge 
    408  1.1  ragge 	/*
    409  1.1  ragge 	 * MD function pointers used by the MI code.
    410  1.1  ragge 	 */
    411  1.1  ragge 	ncr_sc->sc_pio_out = ncr5380_pio_out;
    412  1.1  ragge 	ncr_sc->sc_pio_in =  ncr5380_pio_in;
    413  1.1  ragge 	ncr_sc->sc_dma_alloc = si_dma_alloc;
    414  1.1  ragge 	ncr_sc->sc_dma_free  = si_dma_free;
    415  1.1  ragge 	ncr_sc->sc_dma_poll  = si_dma_poll;	/* si_dma_poll not used! */
    416  1.1  ragge 	ncr_sc->sc_intr_on   = si_intr_on;	/* vsbus_unlockDMA; */
    417  1.1  ragge 	ncr_sc->sc_intr_off  = si_intr_off;	/* vsbus_lockDMA; */
    418  1.1  ragge 
    419  1.1  ragge 	ncr_sc->sc_dma_setup = NULL;		/* si_dma_setup not used! */
    420  1.1  ragge 	ncr_sc->sc_dma_start = si_dma_start;
    421  1.1  ragge 	ncr_sc->sc_dma_eop   = NULL;
    422  1.1  ragge 	ncr_sc->sc_dma_stop  = si_dma_stop;
    423  1.1  ragge 
    424  1.1  ragge 	ncr_sc->sc_flags = 0;
    425  1.1  ragge 	if (si_options & SI_DO_RESELECT)
    426  1.1  ragge 		ncr_sc->sc_flags |= NCR5380_PERMIT_RESELECT;
    427  1.1  ragge 	if ((si_options & SI_DMA_INTR) == 0)
    428  1.1  ragge 		ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
    429  1.1  ragge 	ncr_sc->sc_min_dma_len = MIN_DMA_LEN;
    430  1.1  ragge 
    431  1.1  ragge 	/*
    432  1.1  ragge 	 * Initialize fields used only here in the MD code.
    433  1.1  ragge 	 */
    434  1.1  ragge 	i = SCI_OPENINGS * sizeof(struct si_dma_handle);
    435  1.1  ragge 	sc->sc_dma = (struct si_dma_handle *) malloc(i);
    436  1.1  ragge 	if (sc->sc_dma == NULL)
    437  1.1  ragge 		panic("si: dvma_malloc failed\n");
    438  1.1  ragge 	for (i = 0; i < SCI_OPENINGS; i++)
    439  1.1  ragge 		sc->sc_dma[i].dh_flags = 0;
    440  1.1  ragge 
    441  1.1  ragge 	sc->sc_regs = regs;
    442  1.1  ragge 
    443  1.1  ragge #ifdef	DEBUG
    444  1.1  ragge 	if (si_debug)
    445  1.1  ragge 		printf("si: Set TheSoftC=%x TheRegs=%x\n", sc, regs);
    446  1.1  ragge 	ncr_sc->sc_link.flags |= si_link_flags;
    447  1.1  ragge #endif
    448  1.1  ragge 
    449  1.1  ragge 	/*
    450  1.1  ragge 	 *  Initialize si board itself.
    451  1.1  ragge 	 */
    452  1.1  ragge 	si_reset_adapter(ncr_sc);
    453  1.1  ragge 	ncr5380_init(ncr_sc);
    454  1.1  ragge 	ncr5380_reset_scsibus(ncr_sc);
    455  1.3    cgd 	config_found(self, &(ncr_sc->sc_link), scsiprint);
    456  1.1  ragge 
    457  1.1  ragge 	/*
    458  1.1  ragge 	 * Now ready for interrupts.
    459  1.1  ragge 	 */
    460  1.1  ragge 	vsbus_intr_register(sc->sc_cfargs, si_intr, (void *)sc);
    461  1.1  ragge 	vsbus_intr_enable(sc->sc_cfargs);
    462  1.1  ragge }
    463  1.1  ragge 
    464  1.1  ragge integrate void
    465  1.1  ragge si_minphys(struct buf *bp)
    466  1.1  ragge {
    467  1.1  ragge 	debug(("minphys: blkno=%d, bcount=%d, data=0x%x, flags=%x\n",
    468  1.1  ragge 	      bp->b_blkno, bp->b_bcount, bp->b_data, bp->b_flags));
    469  1.1  ragge 
    470  1.1  ragge 	if (bp->b_bcount > MAX_DMA_LEN) {
    471  1.1  ragge #ifdef	DEBUG
    472  1.1  ragge 		if (si_debug) {
    473  1.1  ragge 			printf("si_minphys len = 0x%x.\n", bp->b_bcount);
    474  1.1  ragge 			Debugger();
    475  1.1  ragge 		}
    476  1.1  ragge #endif
    477  1.1  ragge 		bp->b_bcount = MAX_DMA_LEN;
    478  1.1  ragge 	}
    479  1.1  ragge 	return (minphys(bp));
    480  1.1  ragge }
    481  1.1  ragge 
    482  1.1  ragge 
    483  1.1  ragge #define CSR_WANT (SI_CSR_SBC_IP | SI_CSR_DMA_IP | \
    484  1.1  ragge 	SI_CSR_DMA_CONFLICT | SI_CSR_DMA_BUS_ERR )
    485  1.1  ragge 
    486  1.1  ragge static int si_intrCount = 0;
    487  1.1  ragge static int lastCSR = 0;
    488  1.1  ragge 
    489  1.1  ragge integrate int
    490  1.1  ragge si_intr(arg)
    491  1.1  ragge 	void *arg;
    492  1.1  ragge {
    493  1.1  ragge 	struct ncr5380_softc *ncr_sc = arg;
    494  1.1  ragge 	struct si_softc *sc = arg;
    495  1.1  ragge 	int count, claimed;
    496  1.1  ragge 
    497  1.1  ragge 	count = ++si_intrCount;
    498  1.1  ragge 	trace(("%s: si-intr(%d).....\n", ncr_sc->sc_dev.dv_xname, count));
    499  1.1  ragge 
    500  1.1  ragge #ifdef DEBUG
    501  1.1  ragge 	/*
    502  1.1  ragge 	 * Each DMA interrupt is followed by one spurious(?) interrupt.
    503  1.1  ragge 	 * if (ncr_sc->sc_state & NCR_WORKING == 0) we know, that the
    504  1.1  ragge 	 * interrupt was not claimed by the higher-level routine, so that
    505  1.1  ragge 	 * it might be save to ignore these...
    506  1.1  ragge 	 */
    507  1.1  ragge 	if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
    508  1.1  ragge 		printf("spurious(%d): %x, %d, status=%b\n", count,
    509  1.1  ragge 		       sc->sc_dflags, ncr_sc->sc_ncmds,
    510  1.1  ragge 		       *ncr_sc->sci_csr, NCR5380_CSRBITS);
    511  1.1  ragge 	}
    512  1.1  ragge #endif
    513  1.1  ragge 	/*
    514  1.1  ragge 	 * If there was a DMA operation in progress, now it's no longer
    515  1.1  ragge 	 * active, since whatever caused the interrupt also interrupted
    516  1.1  ragge 	 * the DMA operation. Thus accessing the registers now doesn't
    517  1.1  ragge 	 * harm anything which is not yet broken...
    518  1.1  ragge 	 */
    519  1.1  ragge 	debug(("si_intr(status: %x, dma-count: %d)\n",
    520  1.1  ragge 	       *ncr_sc->sci_csr, *sc->sc_dcreg));
    521  1.1  ragge 
    522  1.1  ragge 	/*
    523  1.1  ragge 	 * First check for DMA errors / incomplete transfers
    524  1.1  ragge 	 * If operation was read/data-in, the copy data from buffer
    525  1.1  ragge 	 */
    526  1.1  ragge 	if (ncr_sc->sc_state & NCR_DOINGDMA) {
    527  1.1  ragge 		struct sci_req *sr = ncr_sc->sc_current;
    528  1.1  ragge 		struct si_dma_handle *dh = sr->sr_dma_hand;
    529  1.1  ragge 		int resid, ntrans;
    530  1.1  ragge 
    531  1.1  ragge 		resid = *sc->sc_dcreg;
    532  1.1  ragge 		if (resid == 1 && sc->sc_xflags) {
    533  1.1  ragge 		  debug(("correcting resid...\n"));
    534  1.1  ragge 		  resid = 0;
    535  1.1  ragge 		}
    536  1.1  ragge 		ntrans = dh->dh_xlen + resid;
    537  1.1  ragge 		if (resid == 0) {
    538  1.1  ragge 			if ((dh->dh_flags & SIDH_OUT) == 0) {
    539  1.1  ragge 				si_dmaToggleLock(ncr_sc,
    540  1.1  ragge 						 VSDMA_DMABUSY, VSDMA_RDBUF);
    541  1.1  ragge 				bcopy(sc->sc_dbase, dh->dh_dvma, ntrans);
    542  1.1  ragge 				si_dmaToggleLock(ncr_sc,
    543  1.1  ragge 						 VSDMA_RDBUF, VSDMA_DMABUSY);
    544  1.1  ragge 				dh->dh_flags |= SIDH_DONE;
    545  1.1  ragge 			}
    546  1.1  ragge 		}
    547  1.1  ragge 		else {
    548  1.1  ragge #ifdef DEBUG
    549  1.1  ragge 			int csr = *ncr_sc->sci_csr;
    550  1.1  ragge 			printf("DMA incomplete (%d/%d) status = %b\n",
    551  1.1  ragge 			       ntrans, resid, csr, NCR5380_CSRBITS);
    552  1.1  ragge 			if(csr != lastCSR) {
    553  1.1  ragge 				int k = (csr & ~lastCSR) | (~csr & lastCSR);
    554  1.1  ragge 				debug(("Changed status bits: %b\n",
    555  1.1  ragge 				       k, NCR5380_CSRBITS));
    556  1.1  ragge 				lastCSR = csr & 0xFF;
    557  1.1  ragge 			}
    558  1.1  ragge #endif
    559  1.1  ragge 			printf("DMA incomplete: ntrans=%d/%d, lock=%x\n",
    560  1.1  ragge 			       ntrans, dh->dh_xlen, sc->sc_dflags);
    561  1.1  ragge 			ncr_sc->sc_state |= NCR_ABORTING;
    562  1.1  ragge 		}
    563  1.1  ragge 
    564  1.1  ragge 		if ((sc->sc_dflags & VSDMA_BLOCKED) == 0) {
    565  1.1  ragge 			printf("not blocked during DMA.\n");
    566  1.1  ragge 		}
    567  1.1  ragge 		sc->sc_dflags &= ~VSDMA_BLOCKED;
    568  1.1  ragge 		si_dmaReleaseBus(ncr_sc, VSDMA_DMABUSY);
    569  1.1  ragge 	}
    570  1.1  ragge 	if ((sc->sc_dflags & VSDMA_BLOCKED) != 0) {
    571  1.1  ragge 		printf("blocked while not doing DMA.\n");
    572  1.1  ragge 		sc->sc_dflags &= ~VSDMA_BLOCKED;
    573  1.1  ragge 	}
    574  1.1  ragge 
    575  1.1  ragge 	/*
    576  1.1  ragge 	 * Now, whatever it was, let the ncr5380sbc routine handle it...
    577  1.1  ragge 	 */
    578  1.1  ragge 	claimed = ncr5380_intr(ncr_sc);
    579  1.1  ragge #ifdef	DEBUG
    580  1.1  ragge 	if (!claimed) {
    581  1.1  ragge 		printf("si_intr: spurious from SBC\n");
    582  1.1  ragge 		if (si_debug & 4) {
    583  1.1  ragge 			Debugger();	/* XXX */
    584  1.1  ragge 		}
    585  1.1  ragge 	}
    586  1.1  ragge #endif
    587  1.1  ragge 	trace(("%s: si-intr(%d) done, claimed=%d\n",
    588  1.1  ragge 	       ncr_sc->sc_dev.dv_xname, count, claimed));
    589  1.1  ragge 	return (claimed);
    590  1.1  ragge }
    591  1.1  ragge 
    592  1.1  ragge 
    593  1.1  ragge integrate void
    594  1.1  ragge si_reset_adapter(struct ncr5380_softc *ncr_sc)
    595  1.1  ragge {
    596  1.1  ragge 	struct si_softc *sc = (struct si_softc *)ncr_sc;
    597  1.1  ragge 	volatile struct si_regs *si = sc->sc_regs;
    598  1.1  ragge 
    599  1.1  ragge #ifdef	DEBUG
    600  1.1  ragge 	if (si_debug) {
    601  1.1  ragge 		printf("si_reset_adapter\n");
    602  1.1  ragge 	}
    603  1.1  ragge #endif
    604  1.1  ragge 	SCI_CLR_INTR(ncr_sc);
    605  1.1  ragge }
    606  1.1  ragge 
    607  1.1  ragge 
    608  1.1  ragge /*****************************************************************
    609  1.1  ragge  * Common functions for DMA
    610  1.1  ragge  ****************************************************************/
    611  1.1  ragge 
    612  1.1  ragge /*
    613  1.1  ragge  * Allocate a DMA handle and put it in sc->sc_dma.  Prepare
    614  1.1  ragge  * for DMA transfer.  On the Sun3, this means mapping the buffer
    615  1.1  ragge  * into DVMA space.  dvma_mapin() flushes the cache for us.
    616  1.1  ragge  */
    617  1.1  ragge void
    618  1.1  ragge si_dma_alloc(ncr_sc)
    619  1.1  ragge 	struct ncr5380_softc *ncr_sc;
    620  1.1  ragge {
    621  1.1  ragge 	struct si_softc *sc = (struct si_softc *)ncr_sc;
    622  1.1  ragge 	struct sci_req *sr = ncr_sc->sc_current;
    623  1.1  ragge 	struct scsi_xfer *xs = sr->sr_xs;
    624  1.1  ragge 	struct buf *bp = sr->sr_xs->bp;
    625  1.1  ragge 	struct si_dma_handle *dh;
    626  1.1  ragge 	int i, xlen;
    627  1.1  ragge 	u_long addr;
    628  1.1  ragge 
    629  1.1  ragge 	trace (("si_dma_alloc()\n"));
    630  1.1  ragge 
    631  1.1  ragge #ifdef	DIAGNOSTIC
    632  1.1  ragge 	if (sr->sr_dma_hand != NULL)
    633  1.1  ragge 		panic("si_dma_alloc: already have DMA handle");
    634  1.1  ragge #endif
    635  1.1  ragge 
    636  1.1  ragge 	addr = (u_long) ncr_sc->sc_dataptr;
    637  1.1  ragge 	debug(("addr=%x, dataptr=%x\n", addr, ncr_sc->sc_dataptr));
    638  1.1  ragge 	xlen = ncr_sc->sc_datalen;
    639  1.1  ragge 
    640  1.1  ragge 	/* Make sure our caller checked sc_min_dma_len. */
    641  1.1  ragge 	if (xlen < MIN_DMA_LEN)
    642  1.1  ragge 		panic("si_dma_alloc: xlen=0x%x\n", xlen);
    643  1.1  ragge 
    644  1.1  ragge 	/*
    645  1.1  ragge 	 * Never attempt single transfers of more than 63k, because
    646  1.1  ragge 	 * our count register may be only 16 bits (an OBIO adapter).
    647  1.1  ragge 	 * This should never happen since already bounded by minphys().
    648  1.1  ragge 	 * XXX - Should just segment these...
    649  1.1  ragge 	 */
    650  1.1  ragge 	if (xlen > MAX_DMA_LEN) {
    651  1.1  ragge 		printf("si_dma_alloc: excessive xlen=0x%x\n", xlen);
    652  1.1  ragge 		Debugger();
    653  1.1  ragge 		ncr_sc->sc_datalen = xlen = MAX_DMA_LEN;
    654  1.1  ragge 	}
    655  1.1  ragge 
    656  1.1  ragge 	/* Find free DMA handle.  Guaranteed to find one since we have
    657  1.1  ragge 	   as many DMA handles as the driver has processes. */
    658  1.1  ragge 	for (i = 0; i < SCI_OPENINGS; i++) {
    659  1.1  ragge 		if ((sc->sc_dma[i].dh_flags & SIDH_BUSY) == 0)
    660  1.1  ragge 			goto found;
    661  1.1  ragge 	}
    662  1.1  ragge 	panic("si: no free DMA handles.");
    663  1.1  ragge found:
    664  1.1  ragge 
    665  1.1  ragge 	dh = &sc->sc_dma[i];
    666  1.1  ragge 	dh->dh_flags = SIDH_BUSY;
    667  1.1  ragge 	dh->dh_addr = (u_char*) addr;
    668  1.1  ragge 	dh->dh_maplen  = xlen;
    669  1.1  ragge 	dh->dh_xlen  = xlen;
    670  1.1  ragge 	dh->dh_dvma = 0;
    671  1.1  ragge 
    672  1.1  ragge 	/* Copy the "write" flag for convenience. */
    673  1.1  ragge 	if (xs->flags & SCSI_DATA_OUT)
    674  1.1  ragge 		dh->dh_flags |= SIDH_OUT;
    675  1.1  ragge 
    676  1.1  ragge #if 1
    677  1.1  ragge 	/*
    678  1.1  ragge 	 * If the buffer has the flag B_PHYS, the the address specified
    679  1.1  ragge 	 * in the buffer is a user-space address and we need to remap
    680  1.1  ragge 	 * this address into kernel space so that using this buffer
    681  1.1  ragge 	 * within the interrupt routine will work.
    682  1.1  ragge 	 * If it's already a kernel space address, we need to make sure
    683  1.1  ragge 	 * that all pages are in-core. the mapin() routine takes care
    684  1.1  ragge 	 * of that.
    685  1.1  ragge 	 */
    686  1.1  ragge 	if (bp && (bp->b_flags & B_PHYS))
    687  1.1  ragge 		dh->dh_flags |= SIDH_PHYS;
    688  1.1  ragge #endif
    689  1.1  ragge 
    690  1.1  ragge 	if (!bp) {
    691  1.1  ragge 		printf("ncr.c: struct buf *bp is null-pointer.\n");
    692  1.1  ragge 		dh->dh_flags = 0;
    693  1.1  ragge 		return;
    694  1.1  ragge 	}
    695  1.1  ragge 	if (bp->b_bcount < 0 || bp->b_bcount > MAX_DMA_LEN) {
    696  1.1  ragge 		printf("ncr.c: invalid bcount %d (0x%x)\n",
    697  1.1  ragge 		       bp->b_bcount, bp->b_bcount);
    698  1.1  ragge 		dh->dh_flags = 0;
    699  1.1  ragge 		return;
    700  1.1  ragge 	}
    701  1.1  ragge 	dh->dh_dvma = bp->b_data;
    702  1.1  ragge #if 0
    703  1.1  ragge 	/*
    704  1.1  ragge 	 * mapping of user-space addresses is no longer neccessary, now
    705  1.1  ragge 	 * that the vmapbuf/vunmapbuf routines exist. Now the higher-level
    706  1.1  ragge 	 * driver already cares for the mapping!
    707  1.1  ragge 	 */
    708  1.1  ragge 	if (bp->b_flags & B_PHYS) {
    709  1.1  ragge 		xdebug(("not mapping in... %x/%x %x\n", bp->b_saveaddr,
    710  1.1  ragge 			bp->b_data, bp->b_bcount));
    711  1.1  ragge #ifdef USE_VMAPBUF
    712  1.1  ragge 		dh->dh_addr = bp->b_data;
    713  1.1  ragge 		dh->dh_maplen = bp->b_bcount;
    714  1.1  ragge 		vmapbuf(bp, bp->b_bcount);
    715  1.1  ragge 		dh->dh_dvma = bp->b_data;
    716  1.1  ragge #else
    717  1.1  ragge 		dh->dh_dvma = (u_char*)vsdma_mapin(bp);
    718  1.1  ragge #endif
    719  1.1  ragge 		xdebug(("addr %x, maplen %d, dvma %x, bcount %d, dir %s\n",
    720  1.1  ragge 		       dh->dh_addr, dh->dh_maplen, dh->dh_dvma, bp->b_bcount,
    721  1.1  ragge 		       (dh->dh_flags & SIDH_OUT ? "OUT" : "IN")));
    722  1.1  ragge 	}
    723  1.1  ragge #endif
    724  1.1  ragge 	/* success */
    725  1.1  ragge 	sr->sr_dma_hand = dh;
    726  1.1  ragge 
    727  1.1  ragge 	return;
    728  1.1  ragge }
    729  1.1  ragge 
    730  1.1  ragge 
    731  1.1  ragge void
    732  1.1  ragge si_dma_free(ncr_sc)
    733  1.1  ragge 	struct ncr5380_softc *ncr_sc;
    734  1.1  ragge {
    735  1.1  ragge 	struct si_softc *sc = (struct si_softc *)ncr_sc;
    736  1.1  ragge 	struct sci_req *sr = ncr_sc->sc_current;
    737  1.1  ragge 	struct scsi_xfer *xs = sr->sr_xs;
    738  1.1  ragge 	struct buf *bp = sr->sr_xs->bp;
    739  1.1  ragge 	struct si_dma_handle *dh = sr->sr_dma_hand;
    740  1.1  ragge 
    741  1.1  ragge 	trace (("si_dma_free()\n"));
    742  1.1  ragge 
    743  1.1  ragge #ifdef	DIAGNOSTIC
    744  1.1  ragge 	if (dh == NULL)
    745  1.1  ragge 		panic("si_dma_free: no DMA handle");
    746  1.1  ragge #endif
    747  1.1  ragge 
    748  1.1  ragge 	if (ncr_sc->sc_state & NCR_DOINGDMA)
    749  1.1  ragge 		panic("si_dma_free: free while in progress");
    750  1.1  ragge 
    751  1.1  ragge 	if (dh->dh_flags & SIDH_BUSY) {
    752  1.1  ragge #if 0
    753  1.1  ragge 		debug(("bp->b_flags=0x%x\n", bp->b_flags));
    754  1.1  ragge 		if (bp->b_flags & B_PHYS) {
    755  1.1  ragge #ifdef USE_VMAPBUF
    756  1.1  ragge 			printf("not unmapping(%x/%x %x/%x %d/%d)...\n",
    757  1.1  ragge 			       dh->dh_addr, dh->dh_dvma,
    758  1.1  ragge 			       bp->b_saveaddr, bp->b_data,
    759  1.1  ragge 			       bp->b_bcount, dh->dh_maplen);
    760  1.1  ragge 			/* vunmapbuf(bp, dh->dh_maplen); */
    761  1.1  ragge 			printf("done.\n");
    762  1.1  ragge #endif
    763  1.1  ragge 			dh->dh_dvma = 0;
    764  1.1  ragge 		}
    765  1.1  ragge #endif
    766  1.1  ragge 		dh->dh_flags = 0;
    767  1.1  ragge 	}
    768  1.1  ragge 	sr->sr_dma_hand = NULL;
    769  1.1  ragge }
    770  1.1  ragge 
    771  1.1  ragge 
    772  1.1  ragge /*
    773  1.1  ragge  * REGBUSY and DMABUSY won't collide since the higher-level driver
    774  1.1  ragge  * issues intr_on/intr_off before/after doing DMA. The only problem
    775  1.1  ragge  * is to handle RDBUF/WRBUF wrt REGBUSY/DMABUSY
    776  1.1  ragge  *
    777  1.1  ragge  * There might be race-conditions, but for now we don't care for them...
    778  1.1  ragge  */
    779  1.1  ragge int
    780  1.1  ragge si_dmaLockBus(ncr_sc, lt)
    781  1.1  ragge 	struct ncr5380_softc *ncr_sc;
    782  1.1  ragge 	int lt;			/* Lock-Type */
    783  1.1  ragge {
    784  1.1  ragge 	struct si_softc *sc = (void*)ncr_sc;
    785  1.1  ragge 	int timeout = 200;	/* wait .2 seconds max. */
    786  1.1  ragge 
    787  1.1  ragge 	trace(("si_dmaLockBus(%x), cold: %d, current: %x\n",
    788  1.1  ragge 	       lt, cold, sc->sc_dflags));
    789  1.1  ragge 
    790  1.1  ragge #ifdef POLL_MODE
    791  1.1  ragge 	if (cold)
    792  1.1  ragge 		return (0);
    793  1.1  ragge #endif
    794  1.1  ragge 
    795  1.1  ragge 	if ((ncr_sc->sc_current != NULL) && (lt == VSDMA_REGBUSY)) {
    796  1.1  ragge 		printf("trying to use regs while sc_current is set.\n");
    797  1.1  ragge 		printf("lt=%x, fl=%x, cur=%x\n",
    798  1.1  ragge 		       lt, sc->sc_dflags, ncr_sc->sc_current);
    799  1.1  ragge 	}
    800  1.1  ragge 	if ((ncr_sc->sc_current == NULL) && (lt != VSDMA_REGBUSY)) {
    801  1.1  ragge 		printf("trying to use/prepare DMA without current.\n");
    802  1.1  ragge 		printf("lt=%x, fl=%x, cur=%x\n",
    803  1.1  ragge 		       lt, sc->sc_dflags, ncr_sc->sc_current);
    804  1.1  ragge 	}
    805  1.1  ragge 
    806  1.1  ragge 	if ((sc->sc_dflags & VSDMA_LOCKED) == 0) {
    807  1.1  ragge 		struct si_softc *sc = (struct si_softc *)ncr_sc;
    808  1.1  ragge 		sc->sc_dflags |= VSDMA_WANTED;
    809  1.1  ragge 		vsbus_lockDMA(sc->sc_cfargs);
    810  1.1  ragge 		sc->sc_dflags = VSDMA_LOCKED | lt;
    811  1.1  ragge 		return (0);
    812  1.1  ragge 	}
    813  1.1  ragge 
    814  1.1  ragge #if 1
    815  1.1  ragge 	while ((sc->sc_dflags & VSDMA_LCKTYPE) != lt) {
    816  1.1  ragge 		debug(("busy wait(1)...\n"));
    817  1.1  ragge 		if (--timeout == 0) {
    818  1.1  ragge 			printf("timeout in busy-wait(%x %x)\n",
    819  1.1  ragge 			       lt, sc->sc_dflags);
    820  1.1  ragge 			sc->sc_dflags &= ~VSDMA_LCKTYPE;
    821  1.1  ragge 			break;
    822  1.1  ragge 		}
    823  1.1  ragge 		delay(1000);
    824  1.1  ragge 	}
    825  1.1  ragge 	debug(("busy wait(1) done.\n"));
    826  1.1  ragge 	sc->sc_dflags |= lt;
    827  1.1  ragge 
    828  1.1  ragge #else
    829  1.1  ragge 	if ((sc->sc_dflags & VSDMA_LCKTYPE) != lt) {
    830  1.1  ragge 		switch (lt) {
    831  1.1  ragge 
    832  1.1  ragge 		case VSDMA_RDBUF:
    833  1.1  ragge 			/* sc->sc_dflags |= VSDMA_IWANTED; */
    834  1.1  ragge 			debug(("busy wait(1)...\n"));
    835  1.1  ragge 			while (sc->sc_dflags &
    836  1.1  ragge 			       (VSDMA_WRBUF | VSDMA_DMABUSY)) {
    837  1.1  ragge 				if (--timeout == 0) {
    838  1.1  ragge 					printf("timeout in busy-wait(1)\n");
    839  1.1  ragge 					sc->sc_dflags &= ~VSDMA_WRBUF;
    840  1.1  ragge 					sc->sc_dflags &= ~VSDMA_DMABUSY;
    841  1.1  ragge 				}
    842  1.1  ragge 				delay(1000);
    843  1.1  ragge 			}
    844  1.1  ragge 			/* sc->sc_dflags &= ~VSDMA_IWANTED; */
    845  1.1  ragge 			debug(("busy wait(1) done.\n"));
    846  1.1  ragge 			sc->sc_dflags |= lt;
    847  1.1  ragge 			break;
    848  1.1  ragge 
    849  1.1  ragge 		case VSDMA_WRBUF:
    850  1.1  ragge 			/* sc->sc_dflags |= VSDMA_IWANTED; */
    851  1.1  ragge 			debug(("busy wait(2)...\n"));
    852  1.1  ragge 			while (sc->sc_dflags &
    853  1.1  ragge 			       (VSDMA_RDBUF | VSDMA_DMABUSY)) {
    854  1.1  ragge 				if (--timeout == 0) {
    855  1.1  ragge 					printf("timeout in busy-wait(2)\n");
    856  1.1  ragge 					sc->sc_dflags &= ~VSDMA_RDBUF;
    857  1.1  ragge 					sc->sc_dflags &= ~VSDMA_DMABUSY;
    858  1.1  ragge 				}
    859  1.1  ragge 				delay(1000);
    860  1.1  ragge 			}
    861  1.1  ragge 			/* sc->sc_dflags &= ~VSDMA_IWANTED; */
    862  1.1  ragge 			debug(("busy wait(2) done.\n"));
    863  1.1  ragge 			sc->sc_dflags |= lt;
    864  1.1  ragge 			break;
    865  1.1  ragge 
    866  1.1  ragge 		case VSDMA_DMABUSY:
    867  1.1  ragge 			/* sc->sc_dflags |= VSDMA_IWANTED; */
    868  1.1  ragge 			debug(("busy wait(3)...\n"));
    869  1.1  ragge 			while (sc->sc_dflags &
    870  1.1  ragge 			       (VSDMA_RDBUF | VSDMA_WRBUF)) {
    871  1.1  ragge 				if (--timeout == 0) {
    872  1.1  ragge 					printf("timeout in busy-wait(3)\n");
    873  1.1  ragge 					sc->sc_dflags &= ~VSDMA_RDBUF;
    874  1.1  ragge 					sc->sc_dflags &= ~VSDMA_WRBUF;
    875  1.1  ragge 				}
    876  1.1  ragge 				delay(1000);
    877  1.1  ragge 			}
    878  1.1  ragge 			/* sc->sc_dflags &= ~VSDMA_IWANTED; */
    879  1.1  ragge 			debug(("busy wait(3) done.\n"));
    880  1.1  ragge 			sc->sc_dflags |= lt;
    881  1.1  ragge 			break;
    882  1.1  ragge 
    883  1.1  ragge 		case VSDMA_REGBUSY:
    884  1.1  ragge 			/* sc->sc_dflags |= VSDMA_IWANTED; */
    885  1.1  ragge 			debug(("busy wait(4)...\n"));
    886  1.1  ragge 			while (sc->sc_dflags &
    887  1.1  ragge 			       (VSDMA_RDBUF | VSDMA_WRBUF | VSDMA_DMABUSY)) {
    888  1.1  ragge 				if (--timeout == 0) {
    889  1.1  ragge 					printf("timeout in busy-wait(4)\n");
    890  1.1  ragge 					sc->sc_dflags &= ~VSDMA_RDBUF;
    891  1.1  ragge 					sc->sc_dflags &= ~VSDMA_WRBUF;
    892  1.1  ragge 					sc->sc_dflags &= ~VSDMA_DMABUSY;
    893  1.1  ragge 				}
    894  1.1  ragge 				delay(1000);
    895  1.1  ragge 			}
    896  1.1  ragge 			/* sc->sc_dflags &= ~VSDMA_IWANTED; */
    897  1.1  ragge 			debug(("busy wait(4) done.\n"));
    898  1.1  ragge 			sc->sc_dflags |= lt;
    899  1.1  ragge 			break;
    900  1.1  ragge 
    901  1.1  ragge 		default:
    902  1.1  ragge 			printf("illegal lockType %x in si_dmaLockBus()\n");
    903  1.1  ragge 		}
    904  1.1  ragge 	}
    905  1.1  ragge 	else
    906  1.1  ragge 		printf("already locked. (%x/%x)\n", lt, sc->sc_dflags);
    907  1.1  ragge #endif
    908  1.1  ragge 	if (sc->sc_dflags & lt) /* successfully locked for this type */
    909  1.1  ragge 		return (0);
    910  1.1  ragge 
    911  1.1  ragge 	printf("spurious %x in si_dmaLockBus(%x)\n", lt, sc->sc_dflags);
    912  1.1  ragge }
    913  1.1  ragge 
    914  1.1  ragge /*
    915  1.1  ragge  * the lock of this type is no longer needed. If all (internal) locks are
    916  1.1  ragge  * released, release the DMA bus.
    917  1.1  ragge  */
    918  1.1  ragge int
    919  1.1  ragge si_dmaReleaseBus(ncr_sc, lt)
    920  1.1  ragge 	struct ncr5380_softc *ncr_sc;
    921  1.1  ragge 	int lt;			/* Lock-Type */
    922  1.1  ragge {
    923  1.1  ragge 	struct si_softc *sc = (void*)ncr_sc;
    924  1.1  ragge 
    925  1.1  ragge 	trace(("si_dmaReleaseBus(%x), cold: %d, current: %x\n",
    926  1.1  ragge 	       lt, cold, sc->sc_dflags));
    927  1.1  ragge 
    928  1.1  ragge #ifdef POLL_MODE
    929  1.1  ragge 	if (cold)
    930  1.1  ragge 		return (0);
    931  1.1  ragge #endif
    932  1.1  ragge 
    933  1.1  ragge 	if ((sc->sc_dflags & VSDMA_LCKTYPE) == lt) {
    934  1.1  ragge 		sc->sc_dflags &= ~lt;
    935  1.1  ragge 	}
    936  1.1  ragge 	else
    937  1.1  ragge 		printf("trying to release %x while flags = %x\n", lt,
    938  1.1  ragge 		       sc->sc_dflags);
    939  1.1  ragge 
    940  1.1  ragge 	if (sc->sc_dflags == VSDMA_LOCKED) {	/* no longer needed */
    941  1.1  ragge 		struct si_softc *sc = (struct si_softc *)ncr_sc;
    942  1.1  ragge 		vsbus_unlockDMA(sc->sc_cfargs);
    943  1.1  ragge 		sc->sc_dflags = 0;
    944  1.1  ragge 		return (0);
    945  1.1  ragge 	}
    946  1.1  ragge }
    947  1.1  ragge 
    948  1.1  ragge /*
    949  1.1  ragge  * Just toggle the type of lock without releasing the lock...
    950  1.1  ragge  * This is usually needed before/after bcopy() to/from DMA-buffer
    951  1.1  ragge  */
    952  1.1  ragge int
    953  1.1  ragge si_dmaToggleLock(ncr_sc, lt1, lt2)
    954  1.1  ragge 	struct ncr5380_softc *ncr_sc;
    955  1.1  ragge 	int lt1, lt2;		/* Lock-Type */
    956  1.1  ragge {
    957  1.1  ragge 	struct si_softc *sc = (void*)ncr_sc;
    958  1.1  ragge 
    959  1.1  ragge #ifdef POLL_MODE
    960  1.1  ragge 	if (cold)
    961  1.1  ragge 		return (0);
    962  1.1  ragge #endif
    963  1.1  ragge 
    964  1.1  ragge 	if (((sc->sc_dflags & lt1) != 0) &&
    965  1.1  ragge 	    ((sc->sc_dflags & lt2) == 0)) {
    966  1.1  ragge 		sc->sc_dflags |= lt2;
    967  1.1  ragge 		sc->sc_dflags &= ~lt1;
    968  1.1  ragge 		return (0);
    969  1.1  ragge 	}
    970  1.1  ragge 	printf("cannot toggle locking from %x to %x (current = %x)\n",
    971  1.1  ragge 	       lt1, lt2, sc->sc_dflags);
    972  1.1  ragge }
    973  1.1  ragge 
    974  1.1  ragge /*
    975  1.1  ragge  * This is called when the bus is going idle,
    976  1.1  ragge  * so we want to enable the SBC interrupts.
    977  1.1  ragge  * That is controlled by the DMA enable!
    978  1.1  ragge  * Who would have guessed!
    979  1.1  ragge  * What a NASTY trick!
    980  1.1  ragge  */
    981  1.1  ragge void
    982  1.1  ragge si_intr_on(ncr_sc)
    983  1.1  ragge 	struct ncr5380_softc *ncr_sc;
    984  1.1  ragge {
    985  1.1  ragge 	si_dmaReleaseBus(ncr_sc, VSDMA_REGBUSY);
    986  1.1  ragge }
    987  1.1  ragge 
    988  1.1  ragge /*
    989  1.1  ragge  * This is called when the bus is idle and we are
    990  1.1  ragge  * about to start playing with the SBC chip.
    991  1.1  ragge  *
    992  1.1  ragge  * VS2000 note: we have four kinds of access which are mutually exclusive:
    993  1.1  ragge  * - access to the NCR5380 registers
    994  1.1  ragge  * - access to the HDC9224 registers
    995  1.1  ragge  * - access to the DMA area
    996  1.1  ragge  * - doing DMA
    997  1.1  ragge  */
    998  1.1  ragge void
    999  1.1  ragge si_intr_off(ncr_sc)
   1000  1.1  ragge 	struct ncr5380_softc *ncr_sc;
   1001  1.1  ragge {
   1002  1.1  ragge 	si_dmaLockBus(ncr_sc, VSDMA_REGBUSY);
   1003  1.1  ragge }
   1004  1.1  ragge 
   1005  1.1  ragge /*****************************************************************
   1006  1.1  ragge  * VME functions for DMA
   1007  1.1  ragge  ****************************************************************/
   1008  1.1  ragge 
   1009  1.1  ragge 
   1010  1.1  ragge /*
   1011  1.1  ragge  * This function is called during the COMMAND or MSG_IN phase
   1012  1.1  ragge  * that preceeds a DATA_IN or DATA_OUT phase, in case we need
   1013  1.1  ragge  * to setup the DMA engine before the bus enters a DATA phase.
   1014  1.1  ragge  *
   1015  1.1  ragge  * XXX: The VME adapter appears to suppress SBC interrupts
   1016  1.1  ragge  * when the FIFO is not empty or the FIFO count is non-zero!
   1017  1.1  ragge  *
   1018  1.1  ragge  * On the VME version we just clear the DMA count and address
   1019  1.1  ragge  * here (to make sure it stays idle) and do the real setup
   1020  1.1  ragge  * later, in dma_start.
   1021  1.1  ragge  */
   1022  1.1  ragge void
   1023  1.1  ragge si_dma_setup(ncr_sc)
   1024  1.1  ragge 	struct ncr5380_softc *ncr_sc;
   1025  1.1  ragge {
   1026  1.1  ragge 	trace (("si_dma_setup(ncr_sc) !!!\n"));
   1027  1.1  ragge 
   1028  1.1  ragge 	/*
   1029  1.1  ragge 	 * VS2000: nothing to do ...
   1030  1.1  ragge 	 */
   1031  1.1  ragge }
   1032  1.1  ragge 
   1033  1.1  ragge 
   1034  1.1  ragge void
   1035  1.1  ragge si_dma_start(ncr_sc)
   1036  1.1  ragge 	struct ncr5380_softc *ncr_sc;
   1037  1.1  ragge {
   1038  1.1  ragge 	struct si_softc *sc = (struct si_softc *)ncr_sc;
   1039  1.1  ragge 	struct sci_req *sr = ncr_sc->sc_current;
   1040  1.1  ragge 	struct si_dma_handle *dh = sr->sr_dma_hand;
   1041  1.1  ragge 	volatile struct si_regs *si = sc->sc_regs;
   1042  1.1  ragge 	long data_pa;
   1043  1.1  ragge 	int xlen;
   1044  1.1  ragge 
   1045  1.1  ragge 	trace(("si_dma_start(%x)\n", sr->sr_dma_hand));
   1046  1.1  ragge 
   1047  1.1  ragge 	/*
   1048  1.1  ragge 	 * we always transfer from/to base of DMA-area,
   1049  1.1  ragge 	 * thus the DMA-address is always the same, only size
   1050  1.1  ragge 	 * and direction matter/differ on VS2000
   1051  1.1  ragge 	 */
   1052  1.1  ragge 
   1053  1.1  ragge 	debug(("ncr_sc->sc_datalen = %d\n", ncr_sc->sc_datalen));
   1054  1.1  ragge 	xlen = ncr_sc->sc_datalen;
   1055  1.1  ragge 	dh->dh_xlen = xlen;
   1056  1.1  ragge 
   1057  1.1  ragge 	/*
   1058  1.1  ragge 	 * VS2000 has a fixed 16KB-area where DMA is restricted to.
   1059  1.1  ragge 	 * All DMA-addresses are relative to this base: KA410_DMA_BASE
   1060  1.1  ragge 	 * Thus we need to copy the data into this area when writing,
   1061  1.1  ragge 	 * or copy from this area when reading. (kind of bounce-buffer)
   1062  1.1  ragge 	 */
   1063  1.1  ragge 
   1064  1.1  ragge 	/* Set direction (send/recv) */
   1065  1.1  ragge 	if (dh->dh_flags & SIDH_OUT) {
   1066  1.1  ragge 		/*
   1067  1.1  ragge 		 * We know that we are called while intr_off (regs locked)
   1068  1.1  ragge 		 * thus we toggle the lock from REGBUSY to WRBUF
   1069  1.1  ragge 		 * also we set the BLOCKIT flag, so that the locking of
   1070  1.1  ragge 		 * the DMA bus won't be released to the HDC9224...
   1071  1.1  ragge 		 */
   1072  1.1  ragge 		debug(("preparing msg-out (bcopy)\n"));
   1073  1.1  ragge 		si_dmaToggleLock(ncr_sc, VSDMA_REGBUSY, VSDMA_WRBUF);
   1074  1.1  ragge 		bcopy(dh->dh_dvma, sc->sc_dbase, xlen);
   1075  1.1  ragge 		si_dmaToggleLock(ncr_sc, VSDMA_WRBUF, VSDMA_REGBUSY);
   1076  1.1  ragge 		*sc->sc_ddreg = DMA_DIR_OUT;
   1077  1.1  ragge 	}
   1078  1.1  ragge 	else {
   1079  1.1  ragge 		debug(("preparing data-in (bzero)\n"));
   1080  1.1  ragge 		/* bzero(sc->sc_dbase, xlen); */
   1081  1.1  ragge 		*sc->sc_ddreg = DMA_DIR_IN;
   1082  1.1  ragge 	}
   1083  1.1  ragge 	sc->sc_dflags |= VSDMA_BLOCKED;
   1084  1.1  ragge 
   1085  1.1  ragge 	*sc->sc_dareg = DMA_ADDR_HBYTE; /* high byte (6 bits) */
   1086  1.1  ragge 	*sc->sc_dareg = DMA_ADDR_LBYTE; /* low byte */
   1087  1.1  ragge 	*sc->sc_dcreg = 0 - xlen; /* bertram XXX */
   1088  1.1  ragge 
   1089  1.1  ragge #ifdef	DEBUG
   1090  1.1  ragge 	if (si_debug & 2) {
   1091  1.1  ragge 		printf("si_dma_start: dh=0x%x, pa=0x%x, xlen=%d, creg=0x%x\n",
   1092  1.1  ragge 			   dh, data_pa, xlen, *sc->sc_dcreg);
   1093  1.1  ragge 	}
   1094  1.1  ragge #endif
   1095  1.1  ragge 
   1096  1.1  ragge #ifdef POLL_MODE
   1097  1.1  ragge 	debug(("dma_start: cold=%d\n", cold));
   1098  1.1  ragge 	if (cold) {
   1099  1.1  ragge 		*sc->intmsk &= ~sc->intbit;
   1100  1.1  ragge 		*sc->intclr = sc->intbit;
   1101  1.1  ragge 	}
   1102  1.1  ragge 	else
   1103  1.1  ragge 		*sc->intmsk |= sc->intbit;
   1104  1.1  ragge #endif
   1105  1.1  ragge 	/*
   1106  1.1  ragge 	 * Acknowledge the phase change.  (After DMA setup!)
   1107  1.1  ragge 	 * Put the SBIC into DMA mode, and start the transfer.
   1108  1.1  ragge 	 */
   1109  1.1  ragge 	si_dmaToggleLock(ncr_sc, VSDMA_REGBUSY, VSDMA_DMABUSY);
   1110  1.1  ragge 	if (dh->dh_flags & SIDH_OUT) {
   1111  1.1  ragge 		*ncr_sc->sci_tcmd = PHASE_DATA_OUT;
   1112  1.1  ragge 		SCI_CLR_INTR(ncr_sc);
   1113  1.1  ragge 		*ncr_sc->sci_icmd = SCI_ICMD_DATA;
   1114  1.1  ragge 		*ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
   1115  1.1  ragge 		*ncr_sc->sci_dma_send = 0;	/* start it */
   1116  1.1  ragge 	} else {
   1117  1.1  ragge 		*ncr_sc->sci_tcmd = PHASE_DATA_IN;
   1118  1.1  ragge 		SCI_CLR_INTR(ncr_sc);
   1119  1.1  ragge 		*ncr_sc->sci_icmd = 0;
   1120  1.1  ragge 		*ncr_sc->sci_mode |= (SCI_MODE_DMA | SCI_MODE_DMA_IE);
   1121  1.1  ragge 		*ncr_sc->sci_irecv = 0; /* start it */
   1122  1.1  ragge 	}
   1123  1.1  ragge 	ncr_sc->sc_state |= NCR_DOINGDMA;
   1124  1.1  ragge 	/*
   1125  1.1  ragge 	 * having a delay (eg. printf) here, seems to solve the problem.
   1126  1.1  ragge 	 * Isn't that strange ????
   1127  1.1  ragge 	 * Maybe the higher-level driver accesses one of the registers of
   1128  1.1  ragge 	 * the controller while DMA is in progress. Having a long enough
   1129  1.1  ragge 	 * delay here might prevent/delay this access until DMA bus is
   1130  1.1  ragge 	 * free again...
   1131  1.1  ragge 	 *
   1132  1.1  ragge 	 * The instruction ++++ printf("DMA started.\n"); ++++
   1133  1.1  ragge 	 * is long/slow enough, to make the SSCI driver work. Thus we
   1134  1.1  ragge 	 * try to find a delay() long/slow enough to do the same. The
   1135  1.1  ragge 	 * argument to this delay is relative to the transfer-count.
   1136  1.1  ragge 	 */
   1137  1.1  ragge 	delay(3*xlen/4);		/* XXX solve this problem!!! XXX */
   1138  1.1  ragge 
   1139  1.1  ragge #ifdef	DEBUG
   1140  1.1  ragge 	if (si_debug & 2) {
   1141  1.1  ragge 		printf("si_dma_start: started, flags=0x%x\n",
   1142  1.1  ragge 			   ncr_sc->sc_state);
   1143  1.1  ragge 	}
   1144  1.1  ragge #endif
   1145  1.1  ragge }
   1146  1.1  ragge 
   1147  1.1  ragge 
   1148  1.1  ragge void
   1149  1.1  ragge si_vme_dma_eop(ncr_sc)
   1150  1.1  ragge 	struct ncr5380_softc *ncr_sc;
   1151  1.1  ragge {
   1152  1.1  ragge 	trace (("si_vme_dma_eop() !!!\n"));
   1153  1.1  ragge 	/* Not needed - DMA was stopped prior to examining sci_csr */
   1154  1.1  ragge }
   1155  1.1  ragge 
   1156  1.1  ragge /*
   1157  1.1  ragge  * si_dma_stop() has now become almost a nop-routine, since DMA-buffer
   1158  1.1  ragge  * has already been read within si_intr(), so there's nothing left to do.
   1159  1.1  ragge  */
   1160  1.1  ragge void
   1161  1.1  ragge si_dma_stop(ncr_sc)
   1162  1.1  ragge 	struct ncr5380_softc *ncr_sc;
   1163  1.1  ragge {
   1164  1.1  ragge 	struct si_softc *sc = (struct si_softc *)ncr_sc;
   1165  1.1  ragge 	struct sci_req *sr = ncr_sc->sc_current;
   1166  1.1  ragge 	struct si_dma_handle *dh = sr->sr_dma_hand;
   1167  1.1  ragge 	volatile struct si_regs *si = sc->sc_regs;
   1168  1.1  ragge 	int resid, ntrans;
   1169  1.1  ragge 
   1170  1.1  ragge 	if ((ncr_sc->sc_state & NCR_DOINGDMA) == 0) {
   1171  1.1  ragge #ifdef	DEBUG
   1172  1.1  ragge 		printf("si_dma_stop: dma not running\n");
   1173  1.1  ragge #endif
   1174  1.1  ragge 		return;
   1175  1.1  ragge 	}
   1176  1.1  ragge 	ncr_sc->sc_state &= ~NCR_DOINGDMA;
   1177  1.1  ragge 
   1178  1.1  ragge 	/* Note that timeout may have set the error flag. */
   1179  1.1  ragge 	if (ncr_sc->sc_state & NCR_ABORTING) {
   1180  1.1  ragge 		printf("si_dma_stop: timeout?\n");
   1181  1.1  ragge 		goto out;
   1182  1.1  ragge 	}
   1183  1.1  ragge 
   1184  1.1  ragge 	/*
   1185  1.1  ragge 	 * Now try to figure out how much actually transferred
   1186  1.1  ragge 	 */
   1187  1.1  ragge 	si_dmaLockBus(ncr_sc, VSDMA_DMABUSY);
   1188  1.1  ragge 	si_dmaToggleLock(ncr_sc, VSDMA_DMABUSY, VSDMA_REGBUSY);
   1189  1.1  ragge 	resid = *sc->sc_dcreg;
   1190  1.1  ragge 	/*
   1191  1.1  ragge 	 * XXX: don't correct at two places !!!
   1192  1.1  ragge 	 */
   1193  1.1  ragge 	if (resid == 1 && sc->sc_xflags) {
   1194  1.1  ragge 		resid = 0;
   1195  1.1  ragge 	}
   1196  1.1  ragge 	ntrans = dh->dh_xlen + resid;
   1197  1.1  ragge 	if (resid != 0)
   1198  1.1  ragge 		printf("resid=%d, xlen=%d, ntrans=%d\n",
   1199  1.1  ragge 		       resid, dh->dh_xlen, ntrans);
   1200  1.1  ragge 
   1201  1.1  ragge #ifdef	DEBUG
   1202  1.1  ragge 	if (si_debug & 2) {
   1203  1.1  ragge 		printf("si_dma_stop: resid=0x%x ntrans=0x%x\n",
   1204  1.1  ragge 		       resid, ntrans);
   1205  1.1  ragge 	}
   1206  1.1  ragge #endif
   1207  1.1  ragge 
   1208  1.1  ragge 	if (ntrans < MIN_DMA_LEN) {
   1209  1.1  ragge 		printf("si: fifo count: 0x%x\n", resid);
   1210  1.1  ragge 		ncr_sc->sc_state |= NCR_ABORTING;
   1211  1.1  ragge 		goto out;
   1212  1.1  ragge 	}
   1213  1.1  ragge 	if (ntrans > ncr_sc->sc_datalen)
   1214  1.1  ragge 		panic("si_dma_stop: excess transfer");
   1215  1.1  ragge 
   1216  1.1  ragge 	/*
   1217  1.1  ragge 	 * On VS2000 in case of a READ-operation, we must now copy
   1218  1.1  ragge 	 * the buffer-contents to the destination-address!
   1219  1.1  ragge 	 */
   1220  1.1  ragge 	if ((dh->dh_flags & SIDH_OUT) == 0 &&
   1221  1.1  ragge 	    (dh->dh_flags & SIDH_DONE) == 0) {
   1222  1.1  ragge 		printf("DMA buffer not yet copied.\n");
   1223  1.1  ragge 		si_dmaToggleLock(ncr_sc, VSDMA_REGBUSY, VSDMA_RDBUF);
   1224  1.1  ragge 		bcopy(sc->sc_dbase, dh->dh_dvma, ntrans);
   1225  1.1  ragge 		si_dmaToggleLock(ncr_sc, VSDMA_RDBUF, VSDMA_REGBUSY);
   1226  1.1  ragge 	}
   1227  1.1  ragge 	si_dmaReleaseBus(ncr_sc, VSDMA_REGBUSY);
   1228  1.1  ragge 
   1229  1.1  ragge 	/* Adjust data pointer */
   1230  1.1  ragge 	ncr_sc->sc_dataptr += ntrans;
   1231  1.1  ragge 	ncr_sc->sc_datalen -= ntrans;
   1232  1.1  ragge 
   1233  1.1  ragge out:
   1234  1.1  ragge 	si_dmaLockBus(ncr_sc, VSDMA_DMABUSY);
   1235  1.1  ragge 
   1236  1.1  ragge 	/* Put SBIC back in PIO mode. */
   1237  1.1  ragge 	*ncr_sc->sci_mode &= ~(SCI_MODE_DMA | SCI_MODE_DMA_IE);
   1238  1.1  ragge 	*ncr_sc->sci_icmd = 0;
   1239  1.1  ragge 
   1240  1.1  ragge 	si_dmaReleaseBus(ncr_sc, VSDMA_DMABUSY);
   1241  1.1  ragge }
   1242  1.1  ragge 
   1243  1.1  ragge /*
   1244  1.1  ragge  * Poll (spin-wait) for DMA completion.
   1245  1.1  ragge  * Called right after xx_dma_start(), and
   1246  1.1  ragge  * xx_dma_stop() will be called next.
   1247  1.1  ragge  */
   1248  1.1  ragge void
   1249  1.1  ragge si_dma_poll(ncr_sc)
   1250  1.1  ragge 	struct ncr5380_softc *ncr_sc;
   1251  1.1  ragge {
   1252  1.1  ragge 	struct si_softc *sc = (struct si_softc *)ncr_sc;
   1253  1.1  ragge 	struct sci_req *sr = ncr_sc->sc_current;
   1254  1.1  ragge 	struct si_dma_handle *dh = sr->sr_dma_hand;
   1255  1.1  ragge 	int i, timeout;
   1256  1.1  ragge 
   1257  1.1  ragge 	if (! cold)
   1258  1.1  ragge 		printf("spurious call of DMA-poll ???");
   1259  1.1  ragge 
   1260  1.1  ragge #ifdef POLL_MODE
   1261  1.1  ragge 
   1262  1.1  ragge 	delay(10000);
   1263  1.1  ragge 	trace(("si_dma_poll(%x)\n", *sc->sc_dcreg));
   1264  1.1  ragge 
   1265  1.1  ragge 	/*
   1266  1.1  ragge 	 * interrupt-request has been cleared by dma_start, thus
   1267  1.1  ragge 	 * we do nothing else but wait for the intreq to reappear...
   1268  1.1  ragge 	 */
   1269  1.1  ragge 
   1270  1.1  ragge 	timeout = 5000;
   1271  1.1  ragge 	for (i=0; i<timeout; i++) {
   1272  1.1  ragge 		if (*sc->intreq & sc->intbit)
   1273  1.1  ragge 			break;
   1274  1.1  ragge 		delay(100);
   1275  1.1  ragge 	}
   1276  1.1  ragge 	if ((*sc->intreq & sc->intbit) == 0) {
   1277  1.1  ragge 		printf("si: DMA timeout (while polling)\n");
   1278  1.1  ragge 		/* Indicate timeout as MI code would. */
   1279  1.1  ragge 		sr->sr_flags |= SR_OVERDUE;
   1280  1.1  ragge 	}
   1281  1.1  ragge #endif
   1282  1.1  ragge 	return;
   1283  1.1  ragge }
   1284