intio_dmac.c revision 1.1.2.1 1 1.1.2.1 minoura /* $NetBSD: intio_dmac.c,v 1.1.2.1 1999/01/30 15:07:41 minoura Exp $ */
2 1.1.2.1 minoura
3 1.1.2.1 minoura /*-
4 1.1.2.1 minoura * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1.2.1 minoura * All rights reserved.
6 1.1.2.1 minoura *
7 1.1.2.1 minoura * This code is derived from software contributed to The NetBSD Foundation
8 1.1.2.1 minoura * by Minoura Makoto.
9 1.1.2.1 minoura *
10 1.1.2.1 minoura * Redistribution and use in source and binary forms, with or without
11 1.1.2.1 minoura * modification, are permitted provided that the following conditions
12 1.1.2.1 minoura * are met:
13 1.1.2.1 minoura * 1. Redistributions of source code must retain the above copyright
14 1.1.2.1 minoura * notice, this list of conditions and the following disclaimer.
15 1.1.2.1 minoura * 2. Redistributions in binary form must reproduce the above copyright
16 1.1.2.1 minoura * notice, this list of conditions and the following disclaimer in the
17 1.1.2.1 minoura * documentation and/or other materials provided with the distribution.
18 1.1.2.1 minoura * 3. All advertising materials mentioning features or use of this software
19 1.1.2.1 minoura * must display the following acknowledgement:
20 1.1.2.1 minoura * This product includes software developed by the NetBSD
21 1.1.2.1 minoura * Foundation, Inc. and its contributors.
22 1.1.2.1 minoura * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1.2.1 minoura * contributors may be used to endorse or promote products derived
24 1.1.2.1 minoura * from this software without specific prior written permission.
25 1.1.2.1 minoura *
26 1.1.2.1 minoura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1.2.1 minoura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1.2.1 minoura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1.2.1 minoura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1.2.1 minoura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1.2.1 minoura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1.2.1 minoura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1.2.1 minoura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1.2.1 minoura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1.2.1 minoura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1.2.1 minoura * POSSIBILITY OF SUCH DAMAGE.
37 1.1.2.1 minoura */
38 1.1.2.1 minoura
39 1.1.2.1 minoura /*
40 1.1.2.1 minoura * Hitachi HD63450 (= Motorola MC68450) DMAC driver for x68k.
41 1.1.2.1 minoura */
42 1.1.2.1 minoura
43 1.1.2.1 minoura #include <sys/param.h>
44 1.1.2.1 minoura #include <sys/systm.h>
45 1.1.2.1 minoura #include <sys/device.h>
46 1.1.2.1 minoura #include <sys/malloc.h>
47 1.1.2.1 minoura #include <sys/extent.h>
48 1.1.2.1 minoura #include <vm/vm.h>
49 1.1.2.1 minoura
50 1.1.2.1 minoura #include <machine/bus.h>
51 1.1.2.1 minoura #include <machine/cpu.h>
52 1.1.2.1 minoura #include <machine/frame.h>
53 1.1.2.1 minoura
54 1.1.2.1 minoura #include <arch/x68k/dev/intiovar.h>
55 1.1.2.1 minoura #include <arch/x68k/dev/dmacvar.h>
56 1.1.2.1 minoura
57 1.1.2.1 minoura #define DMAC_DEBUG
58 1.1.2.1 minoura
59 1.1.2.1 minoura #ifdef DMAC_DEBUG
60 1.1.2.1 minoura #define DPRINTF(n,x) if (dmacdebug>(n)&0x0f) printf x
61 1.1.2.1 minoura #define DDUMPREGS(n,x) if (dmacdebug>(n)&0x0f) {printf x; dmac_dump_regs();}
62 1.1.2.1 minoura int dmacdebug = 0;
63 1.1.2.1 minoura #else
64 1.1.2.1 minoura #define DPRINTF(n,x)
65 1.1.2.1 minoura #define DDUMPREGS(n,x)
66 1.1.2.1 minoura #endif
67 1.1.2.1 minoura
68 1.1.2.1 minoura static void dmac_init_channels __P((struct dmac_softc*));
69 1.1.2.1 minoura static int dmac_program_arraychain __P((struct device*, struct dmac_dma_xfer*));
70 1.1.2.1 minoura static int dmac_done __P((void*));
71 1.1.2.1 minoura static int dmac_error __P((void*));
72 1.1.2.1 minoura
73 1.1.2.1 minoura static int dmac_dump_regs __P((void));
74 1.1.2.1 minoura
75 1.1.2.1 minoura /*
76 1.1.2.1 minoura * autoconf stuff
77 1.1.2.1 minoura */
78 1.1.2.1 minoura static int dmac_match __P((struct device *, struct cfdata *, void *));
79 1.1.2.1 minoura static void dmac_attach __P((struct device *, struct device *, void *));
80 1.1.2.1 minoura
81 1.1.2.1 minoura struct cfattach dmac_ca = {
82 1.1.2.1 minoura sizeof(struct dmac_softc), dmac_match, dmac_attach
83 1.1.2.1 minoura };
84 1.1.2.1 minoura
85 1.1.2.1 minoura static int
86 1.1.2.1 minoura dmac_match(parent, cf, aux)
87 1.1.2.1 minoura struct device *parent;
88 1.1.2.1 minoura struct cfdata *cf;
89 1.1.2.1 minoura void *aux;
90 1.1.2.1 minoura {
91 1.1.2.1 minoura struct intio_attach_args *ia = aux;
92 1.1.2.1 minoura
93 1.1.2.1 minoura if (strcmp (ia->ia_name, "dmac") != 0)
94 1.1.2.1 minoura return (0);
95 1.1.2.1 minoura if (cf->cf_unit != 0)
96 1.1.2.1 minoura return (0);
97 1.1.2.1 minoura
98 1.1.2.1 minoura /* fixed address */
99 1.1.2.1 minoura if (ia->ia_addr != DMAC_ADDR)
100 1.1.2.1 minoura return (0);
101 1.1.2.1 minoura if (ia->ia_intr != -1)
102 1.1.2.1 minoura return (0);
103 1.1.2.1 minoura
104 1.1.2.1 minoura return 1;
105 1.1.2.1 minoura }
106 1.1.2.1 minoura
107 1.1.2.1 minoura static void
108 1.1.2.1 minoura dmac_attach(parent, self, aux)
109 1.1.2.1 minoura struct device *parent, *self;
110 1.1.2.1 minoura void *aux;
111 1.1.2.1 minoura {
112 1.1.2.1 minoura struct dmac_softc *sc = (struct dmac_softc *)self;
113 1.1.2.1 minoura struct intio_attach_args *ia = aux;
114 1.1.2.1 minoura int r;
115 1.1.2.1 minoura
116 1.1.2.1 minoura ia->ia_size = DMAC_CHAN_SIZE * DMAC_NCHAN;
117 1.1.2.1 minoura r = intio_map_allocate_region (parent, ia, INTIO_MAP_ALLOCATE);
118 1.1.2.1 minoura #ifdef DIAGNOSTIC
119 1.1.2.1 minoura if (r)
120 1.1.2.1 minoura panic ("IO map for DMAC corruption??");
121 1.1.2.1 minoura #endif
122 1.1.2.1 minoura
123 1.1.2.1 minoura ((struct intio_softc*) parent)->sc_dmac = self;
124 1.1.2.1 minoura sc->sc_bst = ia->ia_bst;
125 1.1.2.1 minoura bus_space_map (sc->sc_bst, ia->ia_addr, ia->ia_size, 0, &sc->sc_bht);
126 1.1.2.1 minoura dmac_init_channels(sc);
127 1.1.2.1 minoura
128 1.1.2.1 minoura printf (": HD63450 DMAC\n%s: 4 channels available.\n", self->dv_xname);
129 1.1.2.1 minoura }
130 1.1.2.1 minoura
131 1.1.2.1 minoura #define DMAC_MAPSIZE 64
132 1.1.2.1 minoura /* Allocate statically in order to make sure the DMAC can reach the maps. */
133 1.1.2.1 minoura static struct dmac_sg_array dmac_map[DMAC_NCHAN][DMAC_MAPSIZE];
134 1.1.2.1 minoura
135 1.1.2.1 minoura static void
136 1.1.2.1 minoura dmac_init_channels(sc)
137 1.1.2.1 minoura struct dmac_softc *sc;
138 1.1.2.1 minoura {
139 1.1.2.1 minoura int i;
140 1.1.2.1 minoura pmap_t pmap = pmap_kernel();
141 1.1.2.1 minoura
142 1.1.2.1 minoura for (i=0; i<DMAC_NCHAN; i++) {
143 1.1.2.1 minoura sc->sc_channels[i].ch_channel = i;
144 1.1.2.1 minoura sc->sc_channels[i].ch_name[0] = 0;
145 1.1.2.1 minoura sc->sc_channels[i].ch_softc = &sc->sc_dev;
146 1.1.2.1 minoura sc->sc_channels[i].ch_map =
147 1.1.2.1 minoura (void*) pmap_extract (pmap, (vaddr_t) &dmac_map[i]);
148 1.1.2.1 minoura bus_space_subregion(sc->sc_bst, sc->sc_bht,
149 1.1.2.1 minoura DMAC_CHAN_SIZE*i, DMAC_CHAN_SIZE,
150 1.1.2.1 minoura &sc->sc_channels[i].ch_bht);
151 1.1.2.1 minoura }
152 1.1.2.1 minoura
153 1.1.2.1 minoura return;
154 1.1.2.1 minoura }
155 1.1.2.1 minoura
156 1.1.2.1 minoura
157 1.1.2.1 minoura /*
158 1.1.2.1 minoura * Channel initialization/deinitialization per user device.
159 1.1.2.1 minoura */
160 1.1.2.1 minoura struct dmac_channel_stat *
161 1.1.2.1 minoura dmac_alloc_channel(self, ch, name, normalv, normal, errorv, error)
162 1.1.2.1 minoura struct device *self;
163 1.1.2.1 minoura int ch;
164 1.1.2.1 minoura char *name;
165 1.1.2.1 minoura int normalv, errorv;
166 1.1.2.1 minoura dmac_intr_handler_t normal, error;
167 1.1.2.1 minoura {
168 1.1.2.1 minoura struct intio_softc *intio = (void*) self;
169 1.1.2.1 minoura struct dmac_softc *sc = (void*) intio->sc_dmac;
170 1.1.2.1 minoura struct dmac_channel_stat *chan = &sc->sc_channels[ch];
171 1.1.2.1 minoura char intrname[16];
172 1.1.2.1 minoura
173 1.1.2.1 minoura #ifdef DIAGNOSTIC
174 1.1.2.1 minoura if (ch < 0 || ch >= DMAC_NCHAN)
175 1.1.2.1 minoura panic ("Invalid DMAC channel.");
176 1.1.2.1 minoura if (chan->ch_name[0])
177 1.1.2.1 minoura panic ("DMAC: channel in use.");
178 1.1.2.1 minoura if (strlen(name) > 8)
179 1.1.2.1 minoura panic ("DMAC: wrong user name.");
180 1.1.2.1 minoura #endif
181 1.1.2.1 minoura
182 1.1.2.1 minoura /* fill the channel status structure. */
183 1.1.2.1 minoura strcpy(chan->ch_name, name);
184 1.1.2.1 minoura chan->ch_dcr = (DMAC_DCR_XRM_CSWOH | DMAC_DCR_OTYP_EASYNC |
185 1.1.2.1 minoura DMAC_DCR_OPS_8BIT);
186 1.1.2.1 minoura chan->ch_ocr = (DMAC_OCR_SIZE_BYTE | DMAC_OCR_CHAIN_ARRAY |
187 1.1.2.1 minoura DMAC_OCR_REQG_EXTERNAL);
188 1.1.2.1 minoura chan->ch_normalv = normalv;
189 1.1.2.1 minoura chan->ch_errorv = errorv;
190 1.1.2.1 minoura chan->ch_normal = normal;
191 1.1.2.1 minoura chan->ch_error = error;
192 1.1.2.1 minoura chan->ch_xfer_in_progress = 0;
193 1.1.2.1 minoura
194 1.1.2.1 minoura /* setup the device-specific registers */
195 1.1.2.1 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
196 1.1.2.1 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht,
197 1.1.2.1 minoura DMAC_REG_DCR, chan->ch_dcr);
198 1.1.2.1 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_CPR, 0);
199 1.1.2.1 minoura
200 1.1.2.1 minoura /*
201 1.1.2.1 minoura * X68k physical user space is a subset of the kernel space;
202 1.1.2.1 minoura * the memory is always included in the physical user space,
203 1.1.2.1 minoura * while the device is not.
204 1.1.2.1 minoura */
205 1.1.2.1 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht,
206 1.1.2.1 minoura DMAC_REG_BFCR, DMAC_FC_USER_DATA);
207 1.1.2.1 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht,
208 1.1.2.1 minoura DMAC_REG_MFCR, DMAC_FC_USER_DATA);
209 1.1.2.1 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht,
210 1.1.2.1 minoura DMAC_REG_DFCR, DMAC_FC_KERNEL_DATA);
211 1.1.2.1 minoura
212 1.1.2.1 minoura /* setup the interrupt handlers */
213 1.1.2.1 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_NIVR, normalv);
214 1.1.2.1 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_EIVR, errorv);
215 1.1.2.1 minoura
216 1.1.2.1 minoura strcpy(intrname, name);
217 1.1.2.1 minoura strcat(intrname, "dma");
218 1.1.2.1 minoura intio_intr_establish (normalv, intrname, dmac_done, chan);
219 1.1.2.1 minoura
220 1.1.2.1 minoura strcpy(intrname, name);
221 1.1.2.1 minoura strcat(intrname, "dmaerr");
222 1.1.2.1 minoura intio_intr_establish (errorv, intrname, dmac_error, chan);
223 1.1.2.1 minoura
224 1.1.2.1 minoura return chan;
225 1.1.2.1 minoura }
226 1.1.2.1 minoura
227 1.1.2.1 minoura int
228 1.1.2.1 minoura dmac_free_channel(self, ch, channel)
229 1.1.2.1 minoura struct device *self;
230 1.1.2.1 minoura int ch;
231 1.1.2.1 minoura void *channel;
232 1.1.2.1 minoura {
233 1.1.2.1 minoura struct dmac_softc *sc = (void*) self;
234 1.1.2.1 minoura struct dmac_channel_stat *chan = &sc->sc_channels[ch];
235 1.1.2.1 minoura
236 1.1.2.1 minoura if (chan != channel)
237 1.1.2.1 minoura return -1;
238 1.1.2.1 minoura if (ch != chan->ch_channel)
239 1.1.2.1 minoura return -1;
240 1.1.2.1 minoura #if DIAGNOSTIC
241 1.1.2.1 minoura if (chan->ch_xfer_in_progress)
242 1.1.2.1 minoura panic ("dmac_free_channel: DMA transfer in progress");
243 1.1.2.1 minoura #endif
244 1.1.2.1 minoura
245 1.1.2.1 minoura chan->ch_name[0] = 0;
246 1.1.2.1 minoura intio_intr_disestablish(chan->ch_normalv, channel);
247 1.1.2.1 minoura intio_intr_disestablish(chan->ch_errorv, channel);
248 1.1.2.1 minoura
249 1.1.2.1 minoura return 0;
250 1.1.2.1 minoura }
251 1.1.2.1 minoura
252 1.1.2.1 minoura /*
253 1.1.2.1 minoura * Initialization / deinitialization per transfer.
254 1.1.2.1 minoura */
255 1.1.2.1 minoura struct dmac_dma_xfer *
256 1.1.2.1 minoura dmac_prepare_xfer (chan, dmat, dmamap, dir, scr, dar)
257 1.1.2.1 minoura struct dmac_channel_stat *chan;
258 1.1.2.1 minoura bus_dma_tag_t dmat;
259 1.1.2.1 minoura bus_dmamap_t dmamap;
260 1.1.2.1 minoura int dir, scr;
261 1.1.2.1 minoura void *dar;
262 1.1.2.1 minoura {
263 1.1.2.1 minoura struct dmac_dma_xfer *r = malloc (sizeof (struct dmac_dma_xfer),
264 1.1.2.1 minoura M_DEVBUF, M_WAITOK);
265 1.1.2.1 minoura
266 1.1.2.1 minoura r->dx_channel = chan;
267 1.1.2.1 minoura r->dx_dmamap = dmamap;
268 1.1.2.1 minoura r->dx_tag = dmat;
269 1.1.2.1 minoura r->dx_ocr = dir & DMAC_OCR_DIR_MASK;
270 1.1.2.1 minoura r->dx_scr = scr & (DMAC_SCR_MAC_MASK|DMAC_SCR_DAC_MASK);
271 1.1.2.1 minoura r->dx_device = (void*) pmap_extract (pmap_kernel(), (vaddr_t) dar);
272 1.1.2.1 minoura r->dx_done = 0;
273 1.1.2.1 minoura
274 1.1.2.1 minoura return r;
275 1.1.2.1 minoura }
276 1.1.2.1 minoura
277 1.1.2.1 minoura #ifdef DMAC_DEBUG
278 1.1.2.1 minoura static struct dmac_channel_stat *debugchan = 0;
279 1.1.2.1 minoura #endif
280 1.1.2.1 minoura
281 1.1.2.1 minoura /*
282 1.1.2.1 minoura * Do the actual transfer.
283 1.1.2.1 minoura */
284 1.1.2.1 minoura int
285 1.1.2.1 minoura dmac_start_xfer(self, xf)
286 1.1.2.1 minoura struct device *self;
287 1.1.2.1 minoura struct dmac_dma_xfer *xf;
288 1.1.2.1 minoura {
289 1.1.2.1 minoura struct dmac_softc *sc = (void*) self;
290 1.1.2.1 minoura struct dmac_channel_stat *chan = xf->dx_channel;
291 1.1.2.1 minoura int c;
292 1.1.2.1 minoura
293 1.1.2.1 minoura
294 1.1.2.1 minoura #ifdef DMAC_DEBUG
295 1.1.2.1 minoura debugchan=chan;
296 1.1.2.1 minoura #endif
297 1.1.2.1 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht,
298 1.1.2.1 minoura DMAC_REG_OCR, (xf->dx_ocr | chan->ch_ocr));
299 1.1.2.1 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht,
300 1.1.2.1 minoura DMAC_REG_SCR, xf->dx_scr);
301 1.1.2.1 minoura
302 1.1.2.1 minoura /* program DMAC in array chainning mode */
303 1.1.2.1 minoura xf->dx_done = 0;
304 1.1.2.1 minoura DPRINTF (3, ("First program:\n"));
305 1.1.2.1 minoura c = dmac_program_arraychain(self, xf);
306 1.1.2.1 minoura
307 1.1.2.1 minoura /* setup the address/count registers */
308 1.1.2.1 minoura bus_space_write_4(sc->sc_bst, chan->ch_bht,
309 1.1.2.1 minoura DMAC_REG_BAR, (int) chan->ch_map);
310 1.1.2.1 minoura bus_space_write_4(sc->sc_bst, chan->ch_bht,
311 1.1.2.1 minoura DMAC_REG_DAR, (int) xf->dx_device);
312 1.1.2.1 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht,
313 1.1.2.1 minoura DMAC_REG_CSR, 0xff);
314 1.1.2.1 minoura bus_space_write_2(sc->sc_bst, chan->ch_bht,
315 1.1.2.1 minoura DMAC_REG_BTCR, c);
316 1.1.2.1 minoura
317 1.1.2.1 minoura /* START!! */
318 1.1.2.1 minoura #if defined(M68040) || defined(M68060)
319 1.1.2.1 minoura if (mmutype == MMU_68040)
320 1.1.2.1 minoura DCIA(); /* XXX: granularity */
321 1.1.2.1 minoura #endif
322 1.1.2.1 minoura DDUMPREGS (3, ("first start\n"));
323 1.1.2.1 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht,
324 1.1.2.1 minoura DMAC_REG_CCR, DMAC_CCR_STR|DMAC_CCR_INT);
325 1.1.2.1 minoura chan->ch_xfer_in_progress = xf;
326 1.1.2.1 minoura
327 1.1.2.1 minoura return 0;
328 1.1.2.1 minoura }
329 1.1.2.1 minoura
330 1.1.2.1 minoura static int
331 1.1.2.1 minoura dmac_program_arraychain(self, xf)
332 1.1.2.1 minoura struct device *self;
333 1.1.2.1 minoura struct dmac_dma_xfer *xf;
334 1.1.2.1 minoura {
335 1.1.2.1 minoura struct dmac_softc *sc = (void*) self;
336 1.1.2.1 minoura struct dmac_channel_stat *chan = xf->dx_channel;
337 1.1.2.1 minoura int ch = chan->ch_channel;
338 1.1.2.1 minoura struct x68k_bus_dmamap *map = xf->dx_dmamap;
339 1.1.2.1 minoura int i, j;
340 1.1.2.1 minoura
341 1.1.2.1 minoura for (i=0, j=xf->dx_done; i<DMAC_MAPSIZE && j<map->dm_nsegs;
342 1.1.2.1 minoura i++, j++) {
343 1.1.2.1 minoura dmac_map[ch][i].da_addr = (void*) map->dm_segs[j].ds_addr;
344 1.1.2.1 minoura if (map->dm_segs[j].ds_len > 0xff00)
345 1.1.2.1 minoura printf ("dmac_program_arraychain: wrong map: %d\n", map->dm_segs[j].ds_len);
346 1.1.2.1 minoura dmac_map[ch][i].da_count = map->dm_segs[j].ds_len;
347 1.1.2.1 minoura }
348 1.1.2.1 minoura xf->dx_done = j;
349 1.1.2.1 minoura
350 1.1.2.1 minoura return i;
351 1.1.2.1 minoura }
352 1.1.2.1 minoura
353 1.1.2.1 minoura /*
354 1.1.2.1 minoura * interrupt handlers.
355 1.1.2.1 minoura */
356 1.1.2.1 minoura static int
357 1.1.2.1 minoura dmac_done(arg)
358 1.1.2.1 minoura void *arg;
359 1.1.2.1 minoura {
360 1.1.2.1 minoura struct dmac_channel_stat *chan = arg;
361 1.1.2.1 minoura struct dmac_softc *sc = (void*) chan->ch_softc;
362 1.1.2.1 minoura struct dmac_dma_xfer *xf = chan->ch_xfer_in_progress;
363 1.1.2.1 minoura struct x68k_bus_dmamap *map = xf->dx_dmamap;
364 1.1.2.1 minoura int c;
365 1.1.2.1 minoura
366 1.1.2.1 minoura DPRINTF (3, ("dmac_done\n"));
367 1.1.2.1 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
368 1.1.2.1 minoura #if defined(M68040) || defined(M68060)
369 1.1.2.1 minoura if (mmutype == MMU_68040)
370 1.1.2.1 minoura DCIA(); /* XXX: granularity */
371 1.1.2.1 minoura #endif
372 1.1.2.1 minoura
373 1.1.2.1 minoura if (xf->dx_done == map->dm_nsegs) {
374 1.1.2.1 minoura /* Done */
375 1.1.2.1 minoura chan->ch_xfer_in_progress = 0;
376 1.1.2.1 minoura return (*chan->ch_normal) (arg);
377 1.1.2.1 minoura }
378 1.1.2.1 minoura
379 1.1.2.1 minoura /* Continue transfer */
380 1.1.2.1 minoura DPRINTF (3, ("reprograming\n"));
381 1.1.2.1 minoura c = dmac_program_arraychain (&sc->sc_dev, xf);
382 1.1.2.1 minoura
383 1.1.2.1 minoura bus_space_write_4(sc->sc_bst, chan->ch_bht,
384 1.1.2.1 minoura DMAC_REG_BAR, (int) chan->ch_map);
385 1.1.2.1 minoura bus_space_write_4(sc->sc_bst, chan->ch_bht,
386 1.1.2.1 minoura DMAC_REG_DAR, (int) xf->dx_device);
387 1.1.2.1 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht,
388 1.1.2.1 minoura DMAC_REG_CSR, 0xff);
389 1.1.2.1 minoura bus_space_write_2(sc->sc_bst, chan->ch_bht,
390 1.1.2.1 minoura DMAC_REG_BTCR, c);
391 1.1.2.1 minoura
392 1.1.2.1 minoura /* START!! */
393 1.1.2.1 minoura DDUMPREGS (3, ("restart\n"));
394 1.1.2.1 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht,
395 1.1.2.1 minoura DMAC_REG_CCR, DMAC_CCR_STR|DMAC_CCR_INT);
396 1.1.2.1 minoura
397 1.1.2.1 minoura return 1;
398 1.1.2.1 minoura }
399 1.1.2.1 minoura
400 1.1.2.1 minoura static int
401 1.1.2.1 minoura dmac_error(arg)
402 1.1.2.1 minoura void *arg;
403 1.1.2.1 minoura {
404 1.1.2.1 minoura struct dmac_channel_stat *chan = arg;
405 1.1.2.1 minoura struct dmac_softc *sc = (void*) chan->ch_softc;
406 1.1.2.1 minoura
407 1.1.2.1 minoura DDUMPREGS(3, ("dmac_error\n"));
408 1.1.2.1 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
409 1.1.2.1 minoura DDUMPREGS(3, ("dmac_error\n"));
410 1.1.2.1 minoura
411 1.1.2.1 minoura return (*chan->ch_error) (arg);
412 1.1.2.1 minoura }
413 1.1.2.1 minoura
414 1.1.2.1 minoura
415 1.1.2.1 minoura #ifdef DMAC_DEBUG
416 1.1.2.1 minoura static int
417 1.1.2.1 minoura dmac_dump_regs(void)
418 1.1.2.1 minoura {
419 1.1.2.1 minoura struct dmac_channel_stat *chan = debugchan;
420 1.1.2.1 minoura struct dmac_softc *sc;
421 1.1.2.1 minoura
422 1.1.2.1 minoura if ((chan == 0) || (dmacdebug & 0xf0)) return;
423 1.1.2.1 minoura sc = (void*) chan->ch_softc;
424 1.1.2.1 minoura
425 1.1.2.1 minoura printf ("DMAC channel %d registers\n");
426 1.1.2.1 minoura printf ("CSR=%02x, CER=%02x, DCR=%02x, OCR=%02x, SCR=%02x,"
427 1.1.2.1 minoura "CCR=%02x, CPR=%02x, GCR=%02x\n",
428 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR),
429 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CER),
430 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DCR),
431 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_OCR),
432 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_SCR),
433 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR),
434 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CPR),
435 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_GCR));
436 1.1.2.1 minoura printf ("NIVR=%02x, EIVR=%02x, MTCR=%04x, BTCR=%04x, DFCR=%02x,"
437 1.1.2.1 minoura "MFCR=%02x, BFCR=%02x\n",
438 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_NIVR),
439 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_EIVR),
440 1.1.2.1 minoura bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_MTCR),
441 1.1.2.1 minoura bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_BTCR),
442 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DFCR),
443 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_MFCR),
444 1.1.2.1 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_BFCR));
445 1.1.2.1 minoura printf ("DAR=%08x, MAR=%08x, BAR=%08x\n",
446 1.1.2.1 minoura bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_DAR),
447 1.1.2.1 minoura bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_MAR),
448 1.1.2.1 minoura bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_BAR));
449 1.1.2.1 minoura
450 1.1.2.1 minoura return 0;
451 1.1.2.1 minoura }
452 1.1.2.1 minoura #endif
453