Home | History | Annotate | Line # | Download | only in dev
intio_dmac.c revision 1.13
      1  1.13    isaki /*	$NetBSD: intio_dmac.c,v 1.13 2002/08/03 06:38:41 isaki Exp $	*/
      2   1.2  minoura 
      3   1.2  minoura /*-
      4   1.2  minoura  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5   1.2  minoura  * All rights reserved.
      6   1.2  minoura  *
      7   1.2  minoura  * This code is derived from software contributed to The NetBSD Foundation
      8   1.2  minoura  * by Minoura Makoto.
      9   1.2  minoura  *
     10   1.2  minoura  * Redistribution and use in source and binary forms, with or without
     11   1.2  minoura  * modification, are permitted provided that the following conditions
     12   1.2  minoura  * are met:
     13   1.2  minoura  * 1. Redistributions of source code must retain the above copyright
     14   1.2  minoura  *    notice, this list of conditions and the following disclaimer.
     15   1.2  minoura  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.2  minoura  *    notice, this list of conditions and the following disclaimer in the
     17   1.2  minoura  *    documentation and/or other materials provided with the distribution.
     18   1.2  minoura  * 3. All advertising materials mentioning features or use of this software
     19   1.2  minoura  *    must display the following acknowledgement:
     20   1.2  minoura  *	This product includes software developed by the NetBSD
     21   1.2  minoura  *	Foundation, Inc. and its contributors.
     22   1.2  minoura  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.2  minoura  *    contributors may be used to endorse or promote products derived
     24   1.2  minoura  *    from this software without specific prior written permission.
     25   1.2  minoura  *
     26   1.2  minoura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.2  minoura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.2  minoura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.2  minoura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.2  minoura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.2  minoura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.2  minoura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.2  minoura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.2  minoura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.2  minoura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.2  minoura  * POSSIBILITY OF SUCH DAMAGE.
     37   1.2  minoura  */
     38   1.2  minoura 
     39   1.2  minoura /*
     40   1.2  minoura  * Hitachi HD63450 (= Motorola MC68450) DMAC driver for x68k.
     41   1.2  minoura  */
     42   1.6  minoura 
     43   1.6  minoura #include "opt_m680x0.h"
     44   1.2  minoura 
     45   1.2  minoura #include <sys/param.h>
     46   1.2  minoura #include <sys/systm.h>
     47   1.2  minoura #include <sys/device.h>
     48   1.8  minoura #include <uvm/uvm_extern.h>
     49   1.2  minoura 
     50   1.2  minoura #include <machine/bus.h>
     51   1.2  minoura #include <machine/cpu.h>
     52   1.2  minoura #include <machine/frame.h>
     53   1.2  minoura 
     54   1.2  minoura #include <arch/x68k/dev/intiovar.h>
     55   1.2  minoura #include <arch/x68k/dev/dmacvar.h>
     56   1.2  minoura 
     57   1.2  minoura #ifdef DMAC_DEBUG
     58  1.13    isaki #define DPRINTF(n,x)	if (dmacdebug>((n)&0x0f)) printf x
     59  1.13    isaki #define DDUMPREGS(n,x)	if (dmacdebug>((n)&0x0f)) {printf x; dmac_dump_regs();}
     60   1.2  minoura int dmacdebug = 0;
     61   1.2  minoura #else
     62   1.2  minoura #define DPRINTF(n,x)
     63   1.2  minoura #define DDUMPREGS(n,x)
     64   1.2  minoura #endif
     65   1.2  minoura 
     66   1.2  minoura static void dmac_init_channels __P((struct dmac_softc*));
     67   1.9  minoura #ifdef DMAC_ARRAYCHAIN
     68   1.9  minoura static int dmac_program_arraychain __P((struct device*, struct dmac_dma_xfer*,
     69   1.9  minoura 					u_int, u_int));
     70   1.9  minoura #endif
     71   1.2  minoura static int dmac_done __P((void*));
     72   1.2  minoura static int dmac_error __P((void*));
     73   1.2  minoura 
     74   1.3  minoura #ifdef DMAC_DEBUG
     75   1.2  minoura static int dmac_dump_regs __P((void));
     76   1.3  minoura #endif
     77   1.2  minoura 
     78   1.2  minoura /*
     79   1.2  minoura  * autoconf stuff
     80   1.2  minoura  */
     81   1.2  minoura static int dmac_match __P((struct device *, struct cfdata *, void *));
     82   1.2  minoura static void dmac_attach __P((struct device *, struct device *, void *));
     83   1.2  minoura 
     84   1.2  minoura struct cfattach dmac_ca = {
     85   1.2  minoura 	sizeof(struct dmac_softc), dmac_match, dmac_attach
     86   1.2  minoura };
     87   1.2  minoura 
     88   1.2  minoura static int
     89   1.2  minoura dmac_match(parent, cf, aux)
     90   1.2  minoura 	struct device *parent;
     91   1.2  minoura 	struct cfdata *cf;
     92   1.2  minoura 	void *aux;
     93   1.2  minoura {
     94   1.2  minoura 	struct intio_attach_args *ia = aux;
     95   1.2  minoura 
     96   1.2  minoura 	if (strcmp (ia->ia_name, "dmac") != 0)
     97   1.2  minoura 		return (0);
     98   1.2  minoura 	if (cf->cf_unit != 0)
     99   1.2  minoura 		return (0);
    100   1.2  minoura 
    101   1.2  minoura 	if (ia->ia_addr == INTIOCF_ADDR_DEFAULT)
    102   1.2  minoura 		ia->ia_addr = DMAC_ADDR;
    103   1.2  minoura 
    104   1.2  minoura 	/* fixed address */
    105   1.2  minoura 	if (ia->ia_addr != DMAC_ADDR)
    106   1.2  minoura 		return (0);
    107   1.2  minoura 	if (ia->ia_intr != INTIOCF_INTR_DEFAULT)
    108   1.2  minoura 		return (0);
    109   1.2  minoura 
    110   1.2  minoura 	return 1;
    111   1.2  minoura }
    112   1.2  minoura 
    113   1.2  minoura static void
    114   1.2  minoura dmac_attach(parent, self, aux)
    115   1.2  minoura 	struct device *parent, *self;
    116   1.2  minoura 	void *aux;
    117   1.2  minoura {
    118   1.2  minoura 	struct dmac_softc *sc = (struct dmac_softc *)self;
    119   1.2  minoura 	struct intio_attach_args *ia = aux;
    120   1.2  minoura 	int r;
    121   1.2  minoura 
    122   1.2  minoura 	ia->ia_size = DMAC_CHAN_SIZE * DMAC_NCHAN;
    123   1.2  minoura 	r = intio_map_allocate_region (parent, ia, INTIO_MAP_ALLOCATE);
    124   1.2  minoura #ifdef DIAGNOSTIC
    125   1.2  minoura 	if (r)
    126   1.2  minoura 		panic ("IO map for DMAC corruption??");
    127   1.2  minoura #endif
    128   1.2  minoura 
    129   1.2  minoura 	((struct intio_softc*) parent)->sc_dmac = self;
    130   1.2  minoura 	sc->sc_bst = ia->ia_bst;
    131   1.2  minoura 	bus_space_map (sc->sc_bst, ia->ia_addr, ia->ia_size, 0, &sc->sc_bht);
    132   1.2  minoura 	dmac_init_channels(sc);
    133   1.2  minoura 
    134   1.2  minoura 	printf (": HD63450 DMAC\n%s: 4 channels available.\n", self->dv_xname);
    135   1.2  minoura }
    136   1.2  minoura 
    137   1.2  minoura static void
    138   1.2  minoura dmac_init_channels(sc)
    139   1.2  minoura 	struct dmac_softc *sc;
    140   1.2  minoura {
    141   1.2  minoura 	int i;
    142   1.2  minoura 
    143   1.8  minoura 	DPRINTF (3, ("dmac_init_channels\n"));
    144   1.2  minoura 	for (i=0; i<DMAC_NCHAN; i++) {
    145   1.2  minoura 		sc->sc_channels[i].ch_channel = i;
    146   1.2  minoura 		sc->sc_channels[i].ch_name[0] = 0;
    147   1.2  minoura 		sc->sc_channels[i].ch_softc = &sc->sc_dev;
    148   1.2  minoura 		bus_space_subregion(sc->sc_bst, sc->sc_bht,
    149   1.2  minoura 				    DMAC_CHAN_SIZE*i, DMAC_CHAN_SIZE,
    150   1.2  minoura 				    &sc->sc_channels[i].ch_bht);
    151   1.8  minoura 		sc->sc_channels[i].ch_xfer.dx_dmamap = 0;
    152   1.9  minoura 		/* reset the status register */
    153   1.9  minoura 		bus_space_write_1(sc->sc_bst, sc->sc_channels[i].ch_bht,
    154   1.9  minoura 				  DMAC_REG_CSR, 0xff);
    155   1.2  minoura 	}
    156   1.2  minoura 
    157   1.2  minoura 	return;
    158   1.2  minoura }
    159   1.2  minoura 
    160   1.2  minoura 
    161   1.2  minoura /*
    162   1.2  minoura  * Channel initialization/deinitialization per user device.
    163   1.2  minoura  */
    164   1.2  minoura struct dmac_channel_stat *
    165   1.2  minoura dmac_alloc_channel(self, ch, name,
    166   1.2  minoura 		   normalv, normal, normalarg,
    167   1.2  minoura 		   errorv, error, errorarg)
    168   1.2  minoura 	struct device *self;
    169   1.2  minoura 	int ch;
    170   1.2  minoura 	char *name;
    171   1.2  minoura 	int normalv, errorv;
    172   1.2  minoura 	dmac_intr_handler_t normal, error;
    173   1.2  minoura 	void *normalarg, *errorarg;
    174   1.2  minoura {
    175   1.2  minoura 	struct intio_softc *intio = (void*) self;
    176   1.2  minoura 	struct dmac_softc *sc = (void*) intio->sc_dmac;
    177   1.2  minoura 	struct dmac_channel_stat *chan = &sc->sc_channels[ch];
    178   1.2  minoura 	char intrname[16];
    179  1.12  minoura #ifdef DMAC_ARRAYCHAIN
    180   1.8  minoura 	int r, dummy;
    181  1.12  minoura #endif
    182   1.2  minoura 
    183   1.9  minoura 	printf ("%s: allocating ch %d for %s.\n",
    184   1.9  minoura 		sc->sc_dev.dv_xname, ch, name);
    185   1.8  minoura 	DPRINTF (3, ("dmamap=%p\n", (void*) chan->ch_xfer.dx_dmamap));
    186   1.2  minoura #ifdef DIAGNOSTIC
    187   1.2  minoura 	if (ch < 0 || ch >= DMAC_NCHAN)
    188   1.2  minoura 		panic ("Invalid DMAC channel.");
    189   1.2  minoura 	if (chan->ch_name[0])
    190   1.2  minoura 		panic ("DMAC: channel in use.");
    191   1.2  minoura 	if (strlen(name) > 8)
    192   1.2  minoura 	  	panic ("DMAC: wrong user name.");
    193   1.2  minoura #endif
    194   1.2  minoura 
    195   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    196   1.8  minoura 	/* allocate the DMAC arraychaining map */
    197   1.8  minoura 	r = bus_dmamem_alloc(intio->sc_dmat,
    198   1.8  minoura 			     sizeof(struct dmac_sg_array) * DMAC_MAPSIZE,
    199   1.8  minoura 			     4, 0, &chan->ch_seg[0], 1, &dummy,
    200   1.8  minoura 			     BUS_DMA_NOWAIT);
    201   1.8  minoura 	if (r)
    202   1.8  minoura 		panic ("DMAC: cannot alloc DMA safe memory");
    203   1.8  minoura 	r = bus_dmamem_map(intio->sc_dmat,
    204   1.8  minoura 			   &chan->ch_seg[0], 1,
    205   1.8  minoura 			   sizeof(struct dmac_sg_array) * DMAC_MAPSIZE,
    206   1.8  minoura 			   (caddr_t*) &chan->ch_map,
    207   1.8  minoura 			   BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    208   1.8  minoura 	if (r)
    209   1.8  minoura 		panic ("DMAC: cannot map DMA safe memory");
    210   1.9  minoura #endif
    211   1.8  minoura 
    212   1.9  minoura 	/* fill the channel status structure by the default values. */
    213   1.2  minoura 	strcpy(chan->ch_name, name);
    214   1.2  minoura 	chan->ch_dcr = (DMAC_DCR_XRM_CSWH | DMAC_DCR_OTYP_EASYNC |
    215   1.2  minoura 			DMAC_DCR_OPS_8BIT);
    216   1.9  minoura 	chan->ch_ocr = (DMAC_OCR_SIZE_BYTE | DMAC_OCR_REQG_EXTERNAL);
    217   1.2  minoura 	chan->ch_normalv = normalv;
    218   1.2  minoura 	chan->ch_errorv = errorv;
    219   1.2  minoura 	chan->ch_normal = normal;
    220   1.2  minoura 	chan->ch_error = error;
    221   1.2  minoura 	chan->ch_normalarg = normalarg;
    222   1.2  minoura 	chan->ch_errorarg = errorarg;
    223   1.8  minoura 	chan->ch_xfer.dx_dmamap = 0;
    224   1.2  minoura 
    225   1.2  minoura 	/* setup the device-specific registers */
    226   1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    227   1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht,
    228   1.2  minoura 			   DMAC_REG_DCR, chan->ch_dcr);
    229   1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_CPR, 0);
    230   1.2  minoura 
    231   1.2  minoura 	/*
    232   1.2  minoura 	 * X68k physical user space is a subset of the kernel space;
    233   1.2  minoura 	 * the memory is always included in the physical user space,
    234   1.2  minoura 	 * while the device is not.
    235   1.2  minoura 	 */
    236   1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht,
    237   1.2  minoura 			   DMAC_REG_BFCR, DMAC_FC_USER_DATA);
    238   1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht,
    239   1.2  minoura 			   DMAC_REG_MFCR, DMAC_FC_USER_DATA);
    240   1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht,
    241   1.2  minoura 			   DMAC_REG_DFCR, DMAC_FC_KERNEL_DATA);
    242   1.2  minoura 
    243   1.2  minoura 	/* setup the interrupt handlers */
    244   1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_NIVR, normalv);
    245   1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_EIVR, errorv);
    246   1.2  minoura 
    247   1.2  minoura 	strcpy(intrname, name);
    248   1.2  minoura 	strcat(intrname, "dma");
    249   1.2  minoura 	intio_intr_establish (normalv, intrname, dmac_done, chan);
    250   1.2  minoura 
    251   1.2  minoura 	strcpy(intrname, name);
    252   1.2  minoura 	strcat(intrname, "dmaerr");
    253   1.2  minoura 	intio_intr_establish (errorv, intrname, dmac_error, chan);
    254   1.2  minoura 
    255   1.2  minoura 	return chan;
    256   1.2  minoura }
    257   1.2  minoura 
    258   1.2  minoura int
    259   1.2  minoura dmac_free_channel(self, ch, channel)
    260   1.2  minoura 	struct device *self;
    261   1.2  minoura 	int ch;
    262   1.2  minoura 	void *channel;
    263   1.2  minoura {
    264   1.9  minoura 	struct intio_softc *intio = (void*) self;
    265   1.9  minoura 	struct dmac_softc *sc = (void*) intio->sc_dmac;
    266   1.2  minoura 	struct dmac_channel_stat *chan = &sc->sc_channels[ch];
    267   1.2  minoura 
    268   1.8  minoura 	DPRINTF (3, ("dmac_free_channel, %d\n", ch));
    269   1.8  minoura 	DPRINTF (3, ("dmamap=%p\n", (void*) chan->ch_xfer.dx_dmamap));
    270   1.2  minoura 	if (chan != channel)
    271   1.2  minoura 		return -1;
    272   1.2  minoura 	if (ch != chan->ch_channel)
    273   1.2  minoura 		return -1;
    274   1.2  minoura 
    275   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    276   1.9  minoura 	bus_dmamem_unmap(intio->sc_dmat, (caddr_t) chan->ch_map,
    277   1.9  minoura 			 sizeof(struct dmac_sg_array) * DMAC_MAPSIZE);
    278   1.9  minoura 	bus_dmamem_free(intio->sc_dmat, &chan->ch_seg[0], 1);
    279   1.9  minoura #endif
    280   1.2  minoura 	chan->ch_name[0] = 0;
    281   1.2  minoura 	intio_intr_disestablish(chan->ch_normalv, channel);
    282   1.2  minoura 	intio_intr_disestablish(chan->ch_errorv, channel);
    283   1.2  minoura 
    284   1.2  minoura 	return 0;
    285   1.2  minoura }
    286   1.2  minoura 
    287   1.2  minoura /*
    288   1.2  minoura  * Initialization / deinitialization per transfer.
    289   1.2  minoura  */
    290   1.2  minoura struct dmac_dma_xfer *
    291   1.9  minoura dmac_alloc_xfer (chan, dmat, dmamap)
    292   1.2  minoura 	struct dmac_channel_stat *chan;
    293   1.2  minoura 	bus_dma_tag_t dmat;
    294   1.2  minoura 	bus_dmamap_t dmamap;
    295   1.2  minoura {
    296   1.8  minoura 	struct dmac_dma_xfer *xf = &chan->ch_xfer;
    297   1.2  minoura 
    298   1.9  minoura 	DPRINTF (3, ("dmac_alloc_xfer\n"));
    299   1.8  minoura 	xf->dx_channel = chan;
    300   1.8  minoura 	xf->dx_dmamap = dmamap;
    301   1.8  minoura 	xf->dx_tag = dmat;
    302   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    303   1.9  minoura 	xf->dx_array = chan->ch_map;
    304   1.9  minoura 	xf->dx_done = 0;
    305   1.9  minoura #endif
    306  1.11  minoura 	xf->dx_nextoff = xf->dx_nextsize = -1;
    307   1.9  minoura 	return xf;
    308   1.9  minoura }
    309   1.9  minoura 
    310   1.9  minoura int
    311   1.9  minoura dmac_load_xfer (self, xf)
    312   1.9  minoura 	struct device *self;
    313   1.9  minoura 	struct dmac_dma_xfer *xf;
    314   1.9  minoura {
    315   1.9  minoura 	struct dmac_softc *sc = (void*) self;
    316   1.9  minoura 	struct dmac_channel_stat *chan = xf->dx_channel;
    317   1.9  minoura 
    318   1.9  minoura 	DPRINTF (3, ("dmac_load_xfer\n"));
    319   1.9  minoura 
    320   1.9  minoura 	xf->dx_ocr &= ~DMAC_OCR_CHAIN_MASK;
    321   1.9  minoura 	if (xf->dx_dmamap->dm_nsegs == 1)
    322   1.9  minoura 		xf->dx_ocr |= DMAC_OCR_CHAIN_DISABLED;
    323   1.9  minoura 	else {
    324   1.9  minoura 		xf->dx_ocr |= DMAC_OCR_CHAIN_ARRAY;
    325   1.9  minoura 		xf->dx_nextoff = ~0;
    326   1.9  minoura 		xf->dx_nextsize = ~0;
    327   1.9  minoura 	}
    328   1.9  minoura 
    329   1.9  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    330   1.9  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_SCR, xf->dx_scr);
    331   1.9  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht,
    332   1.9  minoura 			  DMAC_REG_OCR, (xf->dx_ocr | chan->ch_ocr));
    333   1.9  minoura 	bus_space_write_4(sc->sc_bst, chan->ch_bht,
    334   1.9  minoura 			  DMAC_REG_DAR, (int) xf->dx_device);
    335   1.9  minoura 
    336   1.9  minoura 	return 0;
    337   1.9  minoura }
    338   1.9  minoura 
    339   1.9  minoura struct dmac_dma_xfer *
    340   1.9  minoura dmac_prepare_xfer (chan, dmat, dmamap, dir, scr, dar)
    341   1.9  minoura 	struct dmac_channel_stat *chan;
    342   1.9  minoura 	bus_dma_tag_t dmat;
    343   1.9  minoura 	bus_dmamap_t dmamap;
    344   1.9  minoura 	int dir, scr;
    345   1.9  minoura 	void *dar;
    346   1.9  minoura {
    347   1.9  minoura 	struct dmac_dma_xfer *xf;
    348   1.9  minoura 	struct dmac_softc *sc = (struct dmac_softc*) chan->ch_softc;
    349   1.9  minoura 
    350   1.9  minoura 	xf = dmac_alloc_xfer(chan, dmat, dmamap);
    351   1.9  minoura 
    352   1.8  minoura 	xf->dx_ocr = dir & DMAC_OCR_DIR_MASK;
    353   1.8  minoura 	xf->dx_scr = scr & (DMAC_SCR_MAC_MASK|DMAC_SCR_DAC_MASK);
    354   1.8  minoura 	xf->dx_device = dar;
    355   1.9  minoura 
    356   1.9  minoura 	dmac_load_xfer(&sc->sc_dev, xf);
    357   1.2  minoura 
    358   1.8  minoura 	return xf;
    359   1.2  minoura }
    360   1.2  minoura 
    361   1.2  minoura #ifdef DMAC_DEBUG
    362   1.2  minoura static struct dmac_channel_stat *debugchan = 0;
    363   1.2  minoura #endif
    364   1.2  minoura 
    365   1.2  minoura #ifdef DMAC_DEBUG
    366   1.2  minoura static u_int8_t dcsr, dcer, ddcr, docr, dscr, dccr, dcpr, dgcr,
    367   1.2  minoura   dnivr, deivr, ddfcr, dmfcr, dbfcr;
    368   1.2  minoura static u_int16_t dmtcr, dbtcr;
    369   1.2  minoura static u_int32_t ddar, dmar, dbar;
    370   1.2  minoura #endif
    371   1.2  minoura /*
    372   1.2  minoura  * Do the actual transfer.
    373   1.2  minoura  */
    374   1.2  minoura int
    375   1.2  minoura dmac_start_xfer(self, xf)
    376   1.2  minoura 	struct device *self;
    377   1.2  minoura 	struct dmac_dma_xfer *xf;
    378   1.2  minoura {
    379   1.9  minoura 	return dmac_start_xfer_offset(self, xf, 0, 0);
    380   1.9  minoura }
    381   1.9  minoura 
    382   1.9  minoura int
    383   1.9  minoura dmac_start_xfer_offset(self, xf, offset, size)
    384   1.9  minoura 	struct device *self;
    385   1.9  minoura 	struct dmac_dma_xfer *xf;
    386   1.9  minoura 	u_int offset;
    387   1.9  minoura 	u_int size;
    388   1.9  minoura {
    389   1.2  minoura 	struct dmac_softc *sc = (void*) self;
    390   1.2  minoura 	struct dmac_channel_stat *chan = xf->dx_channel;
    391   1.9  minoura 	struct x68k_bus_dmamap *dmamap = xf->dx_dmamap;
    392  1.12  minoura 	int go = DMAC_CCR_STR|DMAC_CCR_INT;
    393  1.12  minoura #ifdef DMAC_ARRAYCHAIN
    394  1.12  minoura 	int c;
    395  1.12  minoura #endif
    396   1.2  minoura 
    397   1.8  minoura 	DPRINTF (3, ("dmac_start_xfer\n"));
    398   1.2  minoura #ifdef DMAC_DEBUG
    399   1.2  minoura 	debugchan=chan;
    400   1.2  minoura #endif
    401   1.2  minoura 
    402   1.9  minoura 	if (size == 0) {
    403   1.9  minoura #ifdef DIAGNOSTIC
    404   1.9  minoura 		if (offset != 0)
    405   1.9  minoura 			panic ("dmac_start_xfer_offset: invalid offset %x",
    406   1.9  minoura 			       offset);
    407   1.9  minoura #endif
    408   1.9  minoura 		size = dmamap->dm_mapsize;
    409   1.9  minoura 	}
    410   1.9  minoura 
    411   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    412   1.9  minoura #ifdef DIAGNOSTIC
    413   1.9  minoura 	if (xf->dx_done)
    414   1.9  minoura 		panic("dmac_start_xfer: DMA transfer in progress");
    415   1.9  minoura #endif
    416   1.9  minoura #endif
    417   1.2  minoura 	DPRINTF (3, ("First program:\n"));
    418   1.9  minoura #ifdef DIAGNOSTIC
    419   1.9  minoura 	if ((offset >= dmamap->dm_mapsize) ||
    420   1.9  minoura 	    (offset + size > dmamap->dm_mapsize))
    421   1.9  minoura 		panic ("dmac_start_xfer_offset: invalid offset: "
    422   1.9  minoura 			"offset=%d, size=%d, mapsize=%d",
    423   1.9  minoura 		       offset, size, dmamap->dm_mapsize);
    424   1.9  minoura #endif
    425   1.8  minoura 	/* program DMAC in single block mode or array chainning mode */
    426   1.9  minoura 	if (dmamap->dm_nsegs == 1) {
    427   1.8  minoura 		DPRINTF(3, ("single block mode\n"));
    428   1.9  minoura #ifdef DIAGNOSTIC
    429   1.9  minoura 		if (dmamap->dm_mapsize != dmamap->dm_segs[0].ds_len)
    430   1.9  minoura 			panic ("dmac_start_xfer_offset: dmamap curruption");
    431   1.9  minoura #endif
    432   1.9  minoura 		if (offset == xf->dx_nextoff &&
    433   1.9  minoura 		    size == xf->dx_nextsize) {
    434   1.9  minoura 			/* Use continued operation */
    435   1.9  minoura 			go |=  DMAC_CCR_CNT;
    436   1.9  minoura 			xf->dx_nextoff += size;
    437   1.9  minoura 		} else {
    438   1.9  minoura 			bus_space_write_4(sc->sc_bst, chan->ch_bht,
    439   1.9  minoura 					  DMAC_REG_MAR,
    440   1.9  minoura 					  (int) dmamap->dm_segs[0].ds_addr
    441   1.9  minoura 					  + offset);
    442   1.9  minoura 			bus_space_write_2(sc->sc_bst, chan->ch_bht,
    443   1.9  minoura 					  DMAC_REG_MTCR, (int) size);
    444   1.9  minoura 			xf->dx_nextoff = offset;
    445   1.9  minoura 			xf->dx_nextsize = size;
    446   1.9  minoura 		}
    447   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    448   1.8  minoura 		xf->dx_done = 1;
    449   1.9  minoura #endif
    450   1.8  minoura 	} else {
    451   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    452   1.9  minoura 		c = dmac_program_arraychain(self, xf, offset, size);
    453   1.8  minoura 		bus_space_write_4(sc->sc_bst, chan->ch_bht,
    454   1.8  minoura 				  DMAC_REG_BAR, (int) chan->ch_seg[0].ds_addr);
    455   1.8  minoura 		bus_space_write_2(sc->sc_bst, chan->ch_bht,
    456   1.8  minoura 				  DMAC_REG_BTCR, c);
    457   1.9  minoura #else
    458   1.9  minoura 		panic ("DMAC: unexpected use of arraychaining mode");
    459   1.9  minoura #endif
    460   1.8  minoura 	}
    461   1.2  minoura 
    462   1.9  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    463   1.2  minoura 
    464   1.2  minoura 	/* START!! */
    465   1.2  minoura 	DDUMPREGS (3, ("first start\n"));
    466   1.2  minoura #ifdef DMAC_DEBUG
    467   1.2  minoura 	dcsr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR);
    468   1.2  minoura 	dcer = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CER);
    469   1.2  minoura 	ddcr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DCR);
    470   1.2  minoura 	docr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_OCR);
    471   1.2  minoura 	dscr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_SCR);
    472   1.2  minoura 	dccr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR);
    473   1.2  minoura 	dcpr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CPR);
    474   1.2  minoura 	dgcr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_GCR);
    475   1.2  minoura 	dnivr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_NIVR);
    476   1.2  minoura 	deivr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_EIVR);
    477   1.2  minoura 	ddfcr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DFCR);
    478   1.2  minoura 	dmfcr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_MFCR);
    479   1.2  minoura 	dbfcr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_BFCR);
    480   1.2  minoura 	dmtcr = bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_MTCR);
    481   1.2  minoura 	dbtcr = bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_BTCR);
    482   1.2  minoura 	ddar = bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_DAR);
    483   1.2  minoura 	dmar = bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_MAR);
    484   1.2  minoura 	dbar = bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_BAR);
    485   1.2  minoura #endif
    486   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    487   1.2  minoura #if defined(M68040) || defined(M68060)
    488   1.9  minoura 	/* flush data cache for the map */
    489   1.9  minoura 	if (dmamap->dm_nsegs != 1 && mmutype == MMU_68040)
    490   1.9  minoura 		dma_cachectl((caddr_t) xf->dx_array,
    491   1.9  minoura 			     sizeof(struct dmac_sg_array) * c);
    492   1.9  minoura #endif
    493   1.2  minoura #endif
    494   1.9  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR, go);
    495   1.9  minoura 
    496   1.9  minoura 	if (xf->dx_nextoff != ~0) {
    497   1.9  minoura 		bus_space_write_4(sc->sc_bst, chan->ch_bht,
    498   1.9  minoura 				  DMAC_REG_BAR, xf->dx_nextoff);
    499   1.9  minoura 		bus_space_write_2(sc->sc_bst, chan->ch_bht,
    500   1.9  minoura 				  DMAC_REG_BTCR, xf->dx_nextsize);
    501   1.9  minoura 	}
    502   1.2  minoura 
    503   1.2  minoura 	return 0;
    504   1.2  minoura }
    505   1.2  minoura 
    506   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    507   1.2  minoura static int
    508   1.9  minoura dmac_program_arraychain(self, xf, offset, size)
    509   1.2  minoura 	struct device *self;
    510   1.2  minoura 	struct dmac_dma_xfer *xf;
    511   1.9  minoura 	u_int offset;
    512   1.9  minoura 	u_int size;
    513   1.2  minoura {
    514   1.2  minoura 	struct dmac_channel_stat *chan = xf->dx_channel;
    515   1.2  minoura 	int ch = chan->ch_channel;
    516   1.2  minoura 	struct x68k_bus_dmamap *map = xf->dx_dmamap;
    517   1.2  minoura 	int i, j;
    518   1.2  minoura 
    519   1.9  minoura 	/* XXX not yet!! */
    520   1.9  minoura 	if (offset != 0 || size != map->dm_mapsize)
    521   1.9  minoura 		panic ("dmac_program_arraychain: unsupported offset/size");
    522   1.9  minoura 
    523   1.8  minoura 	DPRINTF (3, ("dmac_program_arraychain\n"));
    524   1.2  minoura 	for (i=0, j=xf->dx_done; i<DMAC_MAPSIZE && j<map->dm_nsegs;
    525   1.2  minoura 	     i++, j++) {
    526   1.8  minoura 		xf->dx_array[i].da_addr = map->dm_segs[j].ds_addr;
    527   1.2  minoura #ifdef DIAGNOSTIC
    528   1.9  minoura 		if (map->dm_segs[j].ds_len > DMAC_MAXSEGSZ)
    529   1.9  minoura 			panic ("dmac_program_arraychain: wrong map: %ld",
    530   1.9  minoura 			       map->dm_segs[j].ds_len);
    531   1.2  minoura #endif
    532   1.8  minoura 		xf->dx_array[i].da_count = map->dm_segs[j].ds_len;
    533   1.2  minoura 	}
    534   1.2  minoura 	xf->dx_done = j;
    535   1.2  minoura 
    536   1.2  minoura 	return i;
    537   1.2  minoura }
    538   1.9  minoura #endif
    539   1.2  minoura 
    540   1.2  minoura /*
    541   1.2  minoura  * interrupt handlers.
    542   1.2  minoura  */
    543   1.2  minoura static int
    544   1.2  minoura dmac_done(arg)
    545   1.2  minoura 	void *arg;
    546   1.2  minoura {
    547   1.2  minoura 	struct dmac_channel_stat *chan = arg;
    548   1.2  minoura 	struct dmac_softc *sc = (void*) chan->ch_softc;
    549  1.12  minoura #ifdef DMAC_ARRAYCHAIN
    550   1.8  minoura 	struct dmac_dma_xfer *xf = &chan->ch_xfer;
    551   1.2  minoura 	struct x68k_bus_dmamap *map = xf->dx_dmamap;
    552   1.2  minoura 	int c;
    553  1.12  minoura #endif
    554   1.2  minoura 
    555   1.2  minoura 	DPRINTF (3, ("dmac_done\n"));
    556   1.9  minoura 
    557   1.2  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    558   1.2  minoura 
    559   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    560   1.2  minoura 	if (xf->dx_done == map->dm_nsegs) {
    561   1.9  minoura 		xf->dx_done = 0;
    562   1.9  minoura #endif
    563   1.2  minoura 		/* Done */
    564   1.2  minoura 		return (*chan->ch_normal) (chan->ch_normalarg);
    565   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    566   1.2  minoura 	}
    567   1.9  minoura #endif
    568   1.2  minoura 
    569   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    570   1.2  minoura 	/* Continue transfer */
    571   1.2  minoura 	DPRINTF (3, ("reprograming\n"));
    572   1.9  minoura 	c = dmac_program_arraychain (&sc->sc_dev, xf, 0, map->dm_mapsize);
    573   1.2  minoura 
    574   1.9  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    575   1.2  minoura 	bus_space_write_4(sc->sc_bst, chan->ch_bht,
    576   1.2  minoura 			  DMAC_REG_BAR, (int) chan->ch_map);
    577   1.2  minoura 	bus_space_write_4(sc->sc_bst, chan->ch_bht,
    578   1.2  minoura 			  DMAC_REG_DAR, (int) xf->dx_device);
    579   1.9  minoura 	bus_space_write_2(sc->sc_bst, chan->ch_bht, DMAC_REG_BTCR, c);
    580   1.2  minoura 
    581   1.2  minoura 	/* START!! */
    582   1.2  minoura 	DDUMPREGS (3, ("restart\n"));
    583   1.2  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht,
    584   1.2  minoura 			  DMAC_REG_CCR, DMAC_CCR_STR|DMAC_CCR_INT);
    585   1.2  minoura 
    586   1.2  minoura 	return 1;
    587   1.9  minoura #endif
    588   1.2  minoura }
    589   1.2  minoura 
    590   1.2  minoura static int
    591   1.2  minoura dmac_error(arg)
    592   1.2  minoura 	void *arg;
    593   1.2  minoura {
    594   1.2  minoura 	struct dmac_channel_stat *chan = arg;
    595   1.2  minoura 	struct dmac_softc *sc = (void*) chan->ch_softc;
    596   1.2  minoura 
    597   1.2  minoura 	printf ("DMAC transfer error CSR=%02x, CER=%02x\n",
    598   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR),
    599   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CER));
    600   1.2  minoura 	DPRINTF(5, ("registers were:\n"));
    601   1.2  minoura #ifdef DMAC_DEBUG
    602   1.2  minoura 	if ((dmacdebug & 0x0f) > 5) {
    603   1.9  minoura 		printf ("CSR=%02x, CER=%02x, DCR=%02x, OCR=%02x, SCR=%02x, "
    604   1.2  minoura 			"CCR=%02x, CPR=%02x, GCR=%02x\n",
    605   1.2  minoura 			dcsr, dcer, ddcr, docr, dscr, dccr, dcpr, dgcr);
    606   1.2  minoura 		printf ("NIVR=%02x, EIVR=%02x, MTCR=%04x, BTCR=%04x, "
    607   1.2  minoura 			"DFCR=%02x, MFCR=%02x, BFCR=%02x\n",
    608   1.2  minoura 			dnivr, deivr, dmtcr, dbtcr, ddfcr, dmfcr, dbfcr);
    609   1.2  minoura 		printf ("DAR=%08x, MAR=%08x, BAR=%08x\n",
    610   1.2  minoura 			ddar, dmar, dbar);
    611   1.2  minoura 	}
    612   1.2  minoura #endif
    613   1.2  minoura 
    614   1.9  minoura 	/* Clear the status bits */
    615   1.2  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    616   1.2  minoura 	DDUMPREGS(3, ("dmac_error\n"));
    617   1.2  minoura 
    618   1.9  minoura #ifdef DMAC_ARRAYCHAIN
    619   1.9  minoura 	chan->ch_xfer.dx_done = 0;
    620   1.9  minoura #endif
    621   1.9  minoura 
    622   1.2  minoura 	return (*chan->ch_error) (chan->ch_errorarg);
    623   1.2  minoura }
    624   1.2  minoura 
    625   1.9  minoura int
    626   1.9  minoura dmac_abort_xfer(self, xf)
    627   1.9  minoura 	struct device *self;
    628   1.9  minoura 	struct dmac_dma_xfer *xf;
    629   1.9  minoura {
    630   1.9  minoura 	struct dmac_softc *sc = (void*) self;
    631   1.9  minoura 	struct dmac_channel_stat *chan = xf->dx_channel;
    632   1.9  minoura 
    633   1.9  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR,
    634   1.9  minoura 			  DMAC_CCR_INT | DMAC_CCR_HLT);
    635  1.10  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    636  1.11  minoura 	xf->dx_nextoff = xf->dx_nextsize = -1;
    637   1.9  minoura 
    638   1.9  minoura 	return 0;
    639   1.9  minoura }
    640   1.2  minoura 
    641   1.2  minoura #ifdef DMAC_DEBUG
    642   1.2  minoura static int
    643   1.2  minoura dmac_dump_regs(void)
    644   1.2  minoura {
    645   1.2  minoura 	struct dmac_channel_stat *chan = debugchan;
    646   1.2  minoura 	struct dmac_softc *sc;
    647   1.2  minoura 
    648  1.13    isaki 	if ((chan == 0) || (dmacdebug & 0xf0))
    649  1.13    isaki 		return 0;
    650   1.2  minoura 	sc = (void*) chan->ch_softc;
    651   1.2  minoura 
    652   1.2  minoura 	printf ("DMAC channel %d registers\n", chan->ch_channel);
    653   1.2  minoura 	printf ("CSR=%02x, CER=%02x, DCR=%02x, OCR=%02x, SCR=%02x,"
    654   1.2  minoura 		"CCR=%02x, CPR=%02x, GCR=%02x\n",
    655   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR),
    656   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CER),
    657   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DCR),
    658   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_OCR),
    659   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_SCR),
    660   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR),
    661   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CPR),
    662   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_GCR));
    663   1.2  minoura 	printf ("NIVR=%02x, EIVR=%02x, MTCR=%04x, BTCR=%04x, DFCR=%02x,"
    664   1.2  minoura 		"MFCR=%02x, BFCR=%02x\n",
    665   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_NIVR),
    666   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_EIVR),
    667   1.2  minoura 		bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_MTCR),
    668   1.2  minoura 		bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_BTCR),
    669   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DFCR),
    670   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_MFCR),
    671   1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_BFCR));
    672   1.2  minoura 	printf ("DAR=%08x, MAR=%08x, BAR=%08x\n",
    673   1.2  minoura 		bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_DAR),
    674   1.2  minoura 		bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_MAR),
    675   1.2  minoura 		bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_BAR));
    676   1.2  minoura 
    677   1.2  minoura 	return 0;
    678   1.2  minoura }
    679   1.2  minoura #endif
    680