intio_dmac.c revision 1.20 1 1.20 chs /* $NetBSD: intio_dmac.c,v 1.20 2004/12/13 02:14:13 chs Exp $ */
2 1.2 minoura
3 1.2 minoura /*-
4 1.2 minoura * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.2 minoura * All rights reserved.
6 1.2 minoura *
7 1.2 minoura * This code is derived from software contributed to The NetBSD Foundation
8 1.2 minoura * by Minoura Makoto.
9 1.2 minoura *
10 1.2 minoura * Redistribution and use in source and binary forms, with or without
11 1.2 minoura * modification, are permitted provided that the following conditions
12 1.2 minoura * are met:
13 1.2 minoura * 1. Redistributions of source code must retain the above copyright
14 1.2 minoura * notice, this list of conditions and the following disclaimer.
15 1.2 minoura * 2. Redistributions in binary form must reproduce the above copyright
16 1.2 minoura * notice, this list of conditions and the following disclaimer in the
17 1.2 minoura * documentation and/or other materials provided with the distribution.
18 1.2 minoura * 3. All advertising materials mentioning features or use of this software
19 1.2 minoura * must display the following acknowledgement:
20 1.2 minoura * This product includes software developed by the NetBSD
21 1.2 minoura * Foundation, Inc. and its contributors.
22 1.2 minoura * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.2 minoura * contributors may be used to endorse or promote products derived
24 1.2 minoura * from this software without specific prior written permission.
25 1.2 minoura *
26 1.2 minoura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.2 minoura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.2 minoura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.2 minoura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.2 minoura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.2 minoura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.2 minoura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.2 minoura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.2 minoura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.2 minoura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.2 minoura * POSSIBILITY OF SUCH DAMAGE.
37 1.2 minoura */
38 1.2 minoura
39 1.2 minoura /*
40 1.2 minoura * Hitachi HD63450 (= Motorola MC68450) DMAC driver for x68k.
41 1.2 minoura */
42 1.19 lukem
43 1.19 lukem #include <sys/cdefs.h>
44 1.20 chs __KERNEL_RCSID(0, "$NetBSD: intio_dmac.c,v 1.20 2004/12/13 02:14:13 chs Exp $");
45 1.6 minoura
46 1.6 minoura #include "opt_m680x0.h"
47 1.2 minoura
48 1.2 minoura #include <sys/param.h>
49 1.2 minoura #include <sys/systm.h>
50 1.2 minoura #include <sys/device.h>
51 1.8 minoura #include <uvm/uvm_extern.h>
52 1.2 minoura
53 1.2 minoura #include <machine/bus.h>
54 1.2 minoura #include <machine/cpu.h>
55 1.2 minoura #include <machine/frame.h>
56 1.2 minoura
57 1.2 minoura #include <arch/x68k/dev/intiovar.h>
58 1.2 minoura #include <arch/x68k/dev/dmacvar.h>
59 1.2 minoura
60 1.2 minoura #ifdef DMAC_DEBUG
61 1.13 isaki #define DPRINTF(n,x) if (dmacdebug>((n)&0x0f)) printf x
62 1.13 isaki #define DDUMPREGS(n,x) if (dmacdebug>((n)&0x0f)) {printf x; dmac_dump_regs();}
63 1.2 minoura int dmacdebug = 0;
64 1.2 minoura #else
65 1.2 minoura #define DPRINTF(n,x)
66 1.2 minoura #define DDUMPREGS(n,x)
67 1.2 minoura #endif
68 1.2 minoura
69 1.2 minoura static void dmac_init_channels __P((struct dmac_softc*));
70 1.9 minoura #ifdef DMAC_ARRAYCHAIN
71 1.9 minoura static int dmac_program_arraychain __P((struct device*, struct dmac_dma_xfer*,
72 1.9 minoura u_int, u_int));
73 1.9 minoura #endif
74 1.2 minoura static int dmac_done __P((void*));
75 1.2 minoura static int dmac_error __P((void*));
76 1.2 minoura
77 1.3 minoura #ifdef DMAC_DEBUG
78 1.2 minoura static int dmac_dump_regs __P((void));
79 1.3 minoura #endif
80 1.2 minoura
81 1.2 minoura /*
82 1.2 minoura * autoconf stuff
83 1.2 minoura */
84 1.2 minoura static int dmac_match __P((struct device *, struct cfdata *, void *));
85 1.2 minoura static void dmac_attach __P((struct device *, struct device *, void *));
86 1.2 minoura
87 1.16 thorpej CFATTACH_DECL(dmac, sizeof(struct dmac_softc),
88 1.17 thorpej dmac_match, dmac_attach, NULL, NULL);
89 1.2 minoura
90 1.20 chs static int dmac_attached;
91 1.20 chs
92 1.2 minoura static int
93 1.2 minoura dmac_match(parent, cf, aux)
94 1.2 minoura struct device *parent;
95 1.2 minoura struct cfdata *cf;
96 1.2 minoura void *aux;
97 1.2 minoura {
98 1.2 minoura struct intio_attach_args *ia = aux;
99 1.2 minoura
100 1.2 minoura if (strcmp (ia->ia_name, "dmac") != 0)
101 1.2 minoura return (0);
102 1.20 chs if (dmac_attached)
103 1.2 minoura return (0);
104 1.2 minoura
105 1.2 minoura if (ia->ia_addr == INTIOCF_ADDR_DEFAULT)
106 1.2 minoura ia->ia_addr = DMAC_ADDR;
107 1.2 minoura
108 1.2 minoura /* fixed address */
109 1.2 minoura if (ia->ia_addr != DMAC_ADDR)
110 1.2 minoura return (0);
111 1.2 minoura if (ia->ia_intr != INTIOCF_INTR_DEFAULT)
112 1.2 minoura return (0);
113 1.2 minoura
114 1.2 minoura return 1;
115 1.2 minoura }
116 1.2 minoura
117 1.2 minoura static void
118 1.2 minoura dmac_attach(parent, self, aux)
119 1.2 minoura struct device *parent, *self;
120 1.2 minoura void *aux;
121 1.2 minoura {
122 1.2 minoura struct dmac_softc *sc = (struct dmac_softc *)self;
123 1.2 minoura struct intio_attach_args *ia = aux;
124 1.2 minoura int r;
125 1.2 minoura
126 1.20 chs dmac_attached = 1;
127 1.20 chs
128 1.2 minoura ia->ia_size = DMAC_CHAN_SIZE * DMAC_NCHAN;
129 1.2 minoura r = intio_map_allocate_region (parent, ia, INTIO_MAP_ALLOCATE);
130 1.2 minoura #ifdef DIAGNOSTIC
131 1.2 minoura if (r)
132 1.2 minoura panic ("IO map for DMAC corruption??");
133 1.2 minoura #endif
134 1.2 minoura
135 1.2 minoura ((struct intio_softc*) parent)->sc_dmac = self;
136 1.2 minoura sc->sc_bst = ia->ia_bst;
137 1.2 minoura bus_space_map (sc->sc_bst, ia->ia_addr, ia->ia_size, 0, &sc->sc_bht);
138 1.2 minoura dmac_init_channels(sc);
139 1.2 minoura
140 1.2 minoura printf (": HD63450 DMAC\n%s: 4 channels available.\n", self->dv_xname);
141 1.2 minoura }
142 1.2 minoura
143 1.2 minoura static void
144 1.2 minoura dmac_init_channels(sc)
145 1.2 minoura struct dmac_softc *sc;
146 1.2 minoura {
147 1.2 minoura int i;
148 1.2 minoura
149 1.8 minoura DPRINTF (3, ("dmac_init_channels\n"));
150 1.2 minoura for (i=0; i<DMAC_NCHAN; i++) {
151 1.2 minoura sc->sc_channels[i].ch_channel = i;
152 1.2 minoura sc->sc_channels[i].ch_name[0] = 0;
153 1.2 minoura sc->sc_channels[i].ch_softc = &sc->sc_dev;
154 1.2 minoura bus_space_subregion(sc->sc_bst, sc->sc_bht,
155 1.2 minoura DMAC_CHAN_SIZE*i, DMAC_CHAN_SIZE,
156 1.2 minoura &sc->sc_channels[i].ch_bht);
157 1.8 minoura sc->sc_channels[i].ch_xfer.dx_dmamap = 0;
158 1.9 minoura /* reset the status register */
159 1.9 minoura bus_space_write_1(sc->sc_bst, sc->sc_channels[i].ch_bht,
160 1.9 minoura DMAC_REG_CSR, 0xff);
161 1.2 minoura }
162 1.2 minoura
163 1.2 minoura return;
164 1.2 minoura }
165 1.2 minoura
166 1.2 minoura
167 1.2 minoura /*
168 1.2 minoura * Channel initialization/deinitialization per user device.
169 1.2 minoura */
170 1.2 minoura struct dmac_channel_stat *
171 1.2 minoura dmac_alloc_channel(self, ch, name,
172 1.2 minoura normalv, normal, normalarg,
173 1.2 minoura errorv, error, errorarg)
174 1.2 minoura struct device *self;
175 1.2 minoura int ch;
176 1.2 minoura char *name;
177 1.2 minoura int normalv, errorv;
178 1.2 minoura dmac_intr_handler_t normal, error;
179 1.2 minoura void *normalarg, *errorarg;
180 1.2 minoura {
181 1.2 minoura struct intio_softc *intio = (void*) self;
182 1.2 minoura struct dmac_softc *sc = (void*) intio->sc_dmac;
183 1.2 minoura struct dmac_channel_stat *chan = &sc->sc_channels[ch];
184 1.2 minoura char intrname[16];
185 1.12 minoura #ifdef DMAC_ARRAYCHAIN
186 1.8 minoura int r, dummy;
187 1.12 minoura #endif
188 1.2 minoura
189 1.9 minoura printf ("%s: allocating ch %d for %s.\n",
190 1.9 minoura sc->sc_dev.dv_xname, ch, name);
191 1.8 minoura DPRINTF (3, ("dmamap=%p\n", (void*) chan->ch_xfer.dx_dmamap));
192 1.2 minoura #ifdef DIAGNOSTIC
193 1.2 minoura if (ch < 0 || ch >= DMAC_NCHAN)
194 1.2 minoura panic ("Invalid DMAC channel.");
195 1.2 minoura if (chan->ch_name[0])
196 1.2 minoura panic ("DMAC: channel in use.");
197 1.2 minoura if (strlen(name) > 8)
198 1.2 minoura panic ("DMAC: wrong user name.");
199 1.2 minoura #endif
200 1.2 minoura
201 1.9 minoura #ifdef DMAC_ARRAYCHAIN
202 1.8 minoura /* allocate the DMAC arraychaining map */
203 1.8 minoura r = bus_dmamem_alloc(intio->sc_dmat,
204 1.8 minoura sizeof(struct dmac_sg_array) * DMAC_MAPSIZE,
205 1.8 minoura 4, 0, &chan->ch_seg[0], 1, &dummy,
206 1.8 minoura BUS_DMA_NOWAIT);
207 1.8 minoura if (r)
208 1.8 minoura panic ("DMAC: cannot alloc DMA safe memory");
209 1.8 minoura r = bus_dmamem_map(intio->sc_dmat,
210 1.8 minoura &chan->ch_seg[0], 1,
211 1.8 minoura sizeof(struct dmac_sg_array) * DMAC_MAPSIZE,
212 1.8 minoura (caddr_t*) &chan->ch_map,
213 1.8 minoura BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
214 1.8 minoura if (r)
215 1.8 minoura panic ("DMAC: cannot map DMA safe memory");
216 1.9 minoura #endif
217 1.8 minoura
218 1.9 minoura /* fill the channel status structure by the default values. */
219 1.2 minoura strcpy(chan->ch_name, name);
220 1.2 minoura chan->ch_dcr = (DMAC_DCR_XRM_CSWH | DMAC_DCR_OTYP_EASYNC |
221 1.2 minoura DMAC_DCR_OPS_8BIT);
222 1.9 minoura chan->ch_ocr = (DMAC_OCR_SIZE_BYTE | DMAC_OCR_REQG_EXTERNAL);
223 1.2 minoura chan->ch_normalv = normalv;
224 1.2 minoura chan->ch_errorv = errorv;
225 1.2 minoura chan->ch_normal = normal;
226 1.2 minoura chan->ch_error = error;
227 1.2 minoura chan->ch_normalarg = normalarg;
228 1.2 minoura chan->ch_errorarg = errorarg;
229 1.8 minoura chan->ch_xfer.dx_dmamap = 0;
230 1.2 minoura
231 1.2 minoura /* setup the device-specific registers */
232 1.2 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
233 1.2 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht,
234 1.2 minoura DMAC_REG_DCR, chan->ch_dcr);
235 1.2 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_CPR, 0);
236 1.2 minoura
237 1.2 minoura /*
238 1.2 minoura * X68k physical user space is a subset of the kernel space;
239 1.2 minoura * the memory is always included in the physical user space,
240 1.2 minoura * while the device is not.
241 1.2 minoura */
242 1.2 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht,
243 1.2 minoura DMAC_REG_BFCR, DMAC_FC_USER_DATA);
244 1.2 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht,
245 1.2 minoura DMAC_REG_MFCR, DMAC_FC_USER_DATA);
246 1.2 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht,
247 1.2 minoura DMAC_REG_DFCR, DMAC_FC_KERNEL_DATA);
248 1.2 minoura
249 1.2 minoura /* setup the interrupt handlers */
250 1.2 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_NIVR, normalv);
251 1.2 minoura bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_EIVR, errorv);
252 1.2 minoura
253 1.2 minoura strcpy(intrname, name);
254 1.2 minoura strcat(intrname, "dma");
255 1.2 minoura intio_intr_establish (normalv, intrname, dmac_done, chan);
256 1.2 minoura
257 1.2 minoura strcpy(intrname, name);
258 1.2 minoura strcat(intrname, "dmaerr");
259 1.2 minoura intio_intr_establish (errorv, intrname, dmac_error, chan);
260 1.2 minoura
261 1.2 minoura return chan;
262 1.2 minoura }
263 1.2 minoura
264 1.2 minoura int
265 1.2 minoura dmac_free_channel(self, ch, channel)
266 1.2 minoura struct device *self;
267 1.2 minoura int ch;
268 1.2 minoura void *channel;
269 1.2 minoura {
270 1.9 minoura struct intio_softc *intio = (void*) self;
271 1.9 minoura struct dmac_softc *sc = (void*) intio->sc_dmac;
272 1.2 minoura struct dmac_channel_stat *chan = &sc->sc_channels[ch];
273 1.2 minoura
274 1.8 minoura DPRINTF (3, ("dmac_free_channel, %d\n", ch));
275 1.8 minoura DPRINTF (3, ("dmamap=%p\n", (void*) chan->ch_xfer.dx_dmamap));
276 1.2 minoura if (chan != channel)
277 1.2 minoura return -1;
278 1.2 minoura if (ch != chan->ch_channel)
279 1.2 minoura return -1;
280 1.2 minoura
281 1.9 minoura #ifdef DMAC_ARRAYCHAIN
282 1.9 minoura bus_dmamem_unmap(intio->sc_dmat, (caddr_t) chan->ch_map,
283 1.9 minoura sizeof(struct dmac_sg_array) * DMAC_MAPSIZE);
284 1.9 minoura bus_dmamem_free(intio->sc_dmat, &chan->ch_seg[0], 1);
285 1.9 minoura #endif
286 1.2 minoura chan->ch_name[0] = 0;
287 1.2 minoura intio_intr_disestablish(chan->ch_normalv, channel);
288 1.2 minoura intio_intr_disestablish(chan->ch_errorv, channel);
289 1.2 minoura
290 1.2 minoura return 0;
291 1.2 minoura }
292 1.2 minoura
293 1.2 minoura /*
294 1.2 minoura * Initialization / deinitialization per transfer.
295 1.2 minoura */
296 1.2 minoura struct dmac_dma_xfer *
297 1.9 minoura dmac_alloc_xfer (chan, dmat, dmamap)
298 1.2 minoura struct dmac_channel_stat *chan;
299 1.2 minoura bus_dma_tag_t dmat;
300 1.2 minoura bus_dmamap_t dmamap;
301 1.2 minoura {
302 1.8 minoura struct dmac_dma_xfer *xf = &chan->ch_xfer;
303 1.2 minoura
304 1.9 minoura DPRINTF (3, ("dmac_alloc_xfer\n"));
305 1.8 minoura xf->dx_channel = chan;
306 1.8 minoura xf->dx_dmamap = dmamap;
307 1.8 minoura xf->dx_tag = dmat;
308 1.9 minoura #ifdef DMAC_ARRAYCHAIN
309 1.9 minoura xf->dx_array = chan->ch_map;
310 1.9 minoura xf->dx_done = 0;
311 1.9 minoura #endif
312 1.11 minoura xf->dx_nextoff = xf->dx_nextsize = -1;
313 1.9 minoura return xf;
314 1.9 minoura }
315 1.9 minoura
316 1.9 minoura int
317 1.9 minoura dmac_load_xfer (self, xf)
318 1.9 minoura struct device *self;
319 1.9 minoura struct dmac_dma_xfer *xf;
320 1.9 minoura {
321 1.9 minoura struct dmac_softc *sc = (void*) self;
322 1.9 minoura struct dmac_channel_stat *chan = xf->dx_channel;
323 1.9 minoura
324 1.9 minoura DPRINTF (3, ("dmac_load_xfer\n"));
325 1.9 minoura
326 1.9 minoura xf->dx_ocr &= ~DMAC_OCR_CHAIN_MASK;
327 1.9 minoura if (xf->dx_dmamap->dm_nsegs == 1)
328 1.9 minoura xf->dx_ocr |= DMAC_OCR_CHAIN_DISABLED;
329 1.9 minoura else {
330 1.9 minoura xf->dx_ocr |= DMAC_OCR_CHAIN_ARRAY;
331 1.9 minoura xf->dx_nextoff = ~0;
332 1.9 minoura xf->dx_nextsize = ~0;
333 1.9 minoura }
334 1.9 minoura
335 1.9 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
336 1.9 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_SCR, xf->dx_scr);
337 1.9 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht,
338 1.9 minoura DMAC_REG_OCR, (xf->dx_ocr | chan->ch_ocr));
339 1.9 minoura bus_space_write_4(sc->sc_bst, chan->ch_bht,
340 1.9 minoura DMAC_REG_DAR, (int) xf->dx_device);
341 1.9 minoura
342 1.9 minoura return 0;
343 1.9 minoura }
344 1.9 minoura
345 1.9 minoura struct dmac_dma_xfer *
346 1.9 minoura dmac_prepare_xfer (chan, dmat, dmamap, dir, scr, dar)
347 1.9 minoura struct dmac_channel_stat *chan;
348 1.9 minoura bus_dma_tag_t dmat;
349 1.9 minoura bus_dmamap_t dmamap;
350 1.9 minoura int dir, scr;
351 1.9 minoura void *dar;
352 1.9 minoura {
353 1.9 minoura struct dmac_dma_xfer *xf;
354 1.9 minoura struct dmac_softc *sc = (struct dmac_softc*) chan->ch_softc;
355 1.9 minoura
356 1.9 minoura xf = dmac_alloc_xfer(chan, dmat, dmamap);
357 1.9 minoura
358 1.8 minoura xf->dx_ocr = dir & DMAC_OCR_DIR_MASK;
359 1.8 minoura xf->dx_scr = scr & (DMAC_SCR_MAC_MASK|DMAC_SCR_DAC_MASK);
360 1.8 minoura xf->dx_device = dar;
361 1.9 minoura
362 1.9 minoura dmac_load_xfer(&sc->sc_dev, xf);
363 1.2 minoura
364 1.8 minoura return xf;
365 1.2 minoura }
366 1.2 minoura
367 1.2 minoura #ifdef DMAC_DEBUG
368 1.2 minoura static struct dmac_channel_stat *debugchan = 0;
369 1.2 minoura #endif
370 1.2 minoura
371 1.2 minoura /*
372 1.2 minoura * Do the actual transfer.
373 1.2 minoura */
374 1.2 minoura int
375 1.2 minoura dmac_start_xfer(self, xf)
376 1.2 minoura struct device *self;
377 1.2 minoura struct dmac_dma_xfer *xf;
378 1.2 minoura {
379 1.9 minoura return dmac_start_xfer_offset(self, xf, 0, 0);
380 1.9 minoura }
381 1.9 minoura
382 1.9 minoura int
383 1.9 minoura dmac_start_xfer_offset(self, xf, offset, size)
384 1.9 minoura struct device *self;
385 1.9 minoura struct dmac_dma_xfer *xf;
386 1.9 minoura u_int offset;
387 1.9 minoura u_int size;
388 1.9 minoura {
389 1.2 minoura struct dmac_softc *sc = (void*) self;
390 1.2 minoura struct dmac_channel_stat *chan = xf->dx_channel;
391 1.9 minoura struct x68k_bus_dmamap *dmamap = xf->dx_dmamap;
392 1.12 minoura int go = DMAC_CCR_STR|DMAC_CCR_INT;
393 1.12 minoura #ifdef DMAC_ARRAYCHAIN
394 1.12 minoura int c;
395 1.12 minoura #endif
396 1.2 minoura
397 1.8 minoura DPRINTF (3, ("dmac_start_xfer\n"));
398 1.2 minoura #ifdef DMAC_DEBUG
399 1.2 minoura debugchan=chan;
400 1.2 minoura #endif
401 1.2 minoura
402 1.9 minoura if (size == 0) {
403 1.9 minoura #ifdef DIAGNOSTIC
404 1.9 minoura if (offset != 0)
405 1.9 minoura panic ("dmac_start_xfer_offset: invalid offset %x",
406 1.9 minoura offset);
407 1.9 minoura #endif
408 1.9 minoura size = dmamap->dm_mapsize;
409 1.9 minoura }
410 1.9 minoura
411 1.9 minoura #ifdef DMAC_ARRAYCHAIN
412 1.9 minoura #ifdef DIAGNOSTIC
413 1.9 minoura if (xf->dx_done)
414 1.9 minoura panic("dmac_start_xfer: DMA transfer in progress");
415 1.9 minoura #endif
416 1.9 minoura #endif
417 1.2 minoura DPRINTF (3, ("First program:\n"));
418 1.9 minoura #ifdef DIAGNOSTIC
419 1.9 minoura if ((offset >= dmamap->dm_mapsize) ||
420 1.9 minoura (offset + size > dmamap->dm_mapsize))
421 1.9 minoura panic ("dmac_start_xfer_offset: invalid offset: "
422 1.14 isaki "offset=%d, size=%d, mapsize=%ld",
423 1.9 minoura offset, size, dmamap->dm_mapsize);
424 1.9 minoura #endif
425 1.8 minoura /* program DMAC in single block mode or array chainning mode */
426 1.9 minoura if (dmamap->dm_nsegs == 1) {
427 1.8 minoura DPRINTF(3, ("single block mode\n"));
428 1.9 minoura #ifdef DIAGNOSTIC
429 1.9 minoura if (dmamap->dm_mapsize != dmamap->dm_segs[0].ds_len)
430 1.9 minoura panic ("dmac_start_xfer_offset: dmamap curruption");
431 1.9 minoura #endif
432 1.9 minoura if (offset == xf->dx_nextoff &&
433 1.9 minoura size == xf->dx_nextsize) {
434 1.9 minoura /* Use continued operation */
435 1.9 minoura go |= DMAC_CCR_CNT;
436 1.9 minoura xf->dx_nextoff += size;
437 1.9 minoura } else {
438 1.9 minoura bus_space_write_4(sc->sc_bst, chan->ch_bht,
439 1.9 minoura DMAC_REG_MAR,
440 1.9 minoura (int) dmamap->dm_segs[0].ds_addr
441 1.9 minoura + offset);
442 1.9 minoura bus_space_write_2(sc->sc_bst, chan->ch_bht,
443 1.9 minoura DMAC_REG_MTCR, (int) size);
444 1.9 minoura xf->dx_nextoff = offset;
445 1.9 minoura xf->dx_nextsize = size;
446 1.9 minoura }
447 1.9 minoura #ifdef DMAC_ARRAYCHAIN
448 1.8 minoura xf->dx_done = 1;
449 1.9 minoura #endif
450 1.8 minoura } else {
451 1.9 minoura #ifdef DMAC_ARRAYCHAIN
452 1.9 minoura c = dmac_program_arraychain(self, xf, offset, size);
453 1.8 minoura bus_space_write_4(sc->sc_bst, chan->ch_bht,
454 1.8 minoura DMAC_REG_BAR, (int) chan->ch_seg[0].ds_addr);
455 1.8 minoura bus_space_write_2(sc->sc_bst, chan->ch_bht,
456 1.8 minoura DMAC_REG_BTCR, c);
457 1.9 minoura #else
458 1.9 minoura panic ("DMAC: unexpected use of arraychaining mode");
459 1.9 minoura #endif
460 1.8 minoura }
461 1.2 minoura
462 1.9 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
463 1.2 minoura
464 1.2 minoura /* START!! */
465 1.2 minoura DDUMPREGS (3, ("first start\n"));
466 1.18 isaki
467 1.9 minoura #ifdef DMAC_ARRAYCHAIN
468 1.2 minoura #if defined(M68040) || defined(M68060)
469 1.9 minoura /* flush data cache for the map */
470 1.9 minoura if (dmamap->dm_nsegs != 1 && mmutype == MMU_68040)
471 1.9 minoura dma_cachectl((caddr_t) xf->dx_array,
472 1.9 minoura sizeof(struct dmac_sg_array) * c);
473 1.9 minoura #endif
474 1.2 minoura #endif
475 1.9 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR, go);
476 1.9 minoura
477 1.9 minoura if (xf->dx_nextoff != ~0) {
478 1.9 minoura bus_space_write_4(sc->sc_bst, chan->ch_bht,
479 1.9 minoura DMAC_REG_BAR, xf->dx_nextoff);
480 1.9 minoura bus_space_write_2(sc->sc_bst, chan->ch_bht,
481 1.9 minoura DMAC_REG_BTCR, xf->dx_nextsize);
482 1.9 minoura }
483 1.2 minoura
484 1.2 minoura return 0;
485 1.2 minoura }
486 1.2 minoura
487 1.9 minoura #ifdef DMAC_ARRAYCHAIN
488 1.2 minoura static int
489 1.9 minoura dmac_program_arraychain(self, xf, offset, size)
490 1.2 minoura struct device *self;
491 1.2 minoura struct dmac_dma_xfer *xf;
492 1.9 minoura u_int offset;
493 1.9 minoura u_int size;
494 1.2 minoura {
495 1.2 minoura struct dmac_channel_stat *chan = xf->dx_channel;
496 1.2 minoura int ch = chan->ch_channel;
497 1.2 minoura struct x68k_bus_dmamap *map = xf->dx_dmamap;
498 1.2 minoura int i, j;
499 1.2 minoura
500 1.9 minoura /* XXX not yet!! */
501 1.9 minoura if (offset != 0 || size != map->dm_mapsize)
502 1.9 minoura panic ("dmac_program_arraychain: unsupported offset/size");
503 1.9 minoura
504 1.8 minoura DPRINTF (3, ("dmac_program_arraychain\n"));
505 1.2 minoura for (i=0, j=xf->dx_done; i<DMAC_MAPSIZE && j<map->dm_nsegs;
506 1.2 minoura i++, j++) {
507 1.8 minoura xf->dx_array[i].da_addr = map->dm_segs[j].ds_addr;
508 1.2 minoura #ifdef DIAGNOSTIC
509 1.9 minoura if (map->dm_segs[j].ds_len > DMAC_MAXSEGSZ)
510 1.9 minoura panic ("dmac_program_arraychain: wrong map: %ld",
511 1.9 minoura map->dm_segs[j].ds_len);
512 1.2 minoura #endif
513 1.8 minoura xf->dx_array[i].da_count = map->dm_segs[j].ds_len;
514 1.2 minoura }
515 1.2 minoura xf->dx_done = j;
516 1.2 minoura
517 1.2 minoura return i;
518 1.2 minoura }
519 1.9 minoura #endif
520 1.2 minoura
521 1.2 minoura /*
522 1.2 minoura * interrupt handlers.
523 1.2 minoura */
524 1.2 minoura static int
525 1.2 minoura dmac_done(arg)
526 1.2 minoura void *arg;
527 1.2 minoura {
528 1.2 minoura struct dmac_channel_stat *chan = arg;
529 1.2 minoura struct dmac_softc *sc = (void*) chan->ch_softc;
530 1.12 minoura #ifdef DMAC_ARRAYCHAIN
531 1.8 minoura struct dmac_dma_xfer *xf = &chan->ch_xfer;
532 1.2 minoura struct x68k_bus_dmamap *map = xf->dx_dmamap;
533 1.2 minoura int c;
534 1.12 minoura #endif
535 1.2 minoura
536 1.2 minoura DPRINTF (3, ("dmac_done\n"));
537 1.9 minoura
538 1.2 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
539 1.2 minoura
540 1.9 minoura #ifdef DMAC_ARRAYCHAIN
541 1.2 minoura if (xf->dx_done == map->dm_nsegs) {
542 1.9 minoura xf->dx_done = 0;
543 1.9 minoura #endif
544 1.2 minoura /* Done */
545 1.2 minoura return (*chan->ch_normal) (chan->ch_normalarg);
546 1.9 minoura #ifdef DMAC_ARRAYCHAIN
547 1.2 minoura }
548 1.9 minoura #endif
549 1.2 minoura
550 1.9 minoura #ifdef DMAC_ARRAYCHAIN
551 1.2 minoura /* Continue transfer */
552 1.2 minoura DPRINTF (3, ("reprograming\n"));
553 1.9 minoura c = dmac_program_arraychain (&sc->sc_dev, xf, 0, map->dm_mapsize);
554 1.2 minoura
555 1.9 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
556 1.2 minoura bus_space_write_4(sc->sc_bst, chan->ch_bht,
557 1.2 minoura DMAC_REG_BAR, (int) chan->ch_map);
558 1.2 minoura bus_space_write_4(sc->sc_bst, chan->ch_bht,
559 1.2 minoura DMAC_REG_DAR, (int) xf->dx_device);
560 1.9 minoura bus_space_write_2(sc->sc_bst, chan->ch_bht, DMAC_REG_BTCR, c);
561 1.2 minoura
562 1.2 minoura /* START!! */
563 1.2 minoura DDUMPREGS (3, ("restart\n"));
564 1.2 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht,
565 1.2 minoura DMAC_REG_CCR, DMAC_CCR_STR|DMAC_CCR_INT);
566 1.2 minoura
567 1.2 minoura return 1;
568 1.9 minoura #endif
569 1.2 minoura }
570 1.2 minoura
571 1.2 minoura static int
572 1.2 minoura dmac_error(arg)
573 1.2 minoura void *arg;
574 1.2 minoura {
575 1.2 minoura struct dmac_channel_stat *chan = arg;
576 1.2 minoura struct dmac_softc *sc = (void*) chan->ch_softc;
577 1.2 minoura
578 1.2 minoura printf ("DMAC transfer error CSR=%02x, CER=%02x\n",
579 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR),
580 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CER));
581 1.18 isaki DDUMPREGS(3, ("registers were:\n"));
582 1.2 minoura
583 1.9 minoura /* Clear the status bits */
584 1.2 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
585 1.2 minoura
586 1.9 minoura #ifdef DMAC_ARRAYCHAIN
587 1.9 minoura chan->ch_xfer.dx_done = 0;
588 1.9 minoura #endif
589 1.9 minoura
590 1.2 minoura return (*chan->ch_error) (chan->ch_errorarg);
591 1.2 minoura }
592 1.2 minoura
593 1.9 minoura int
594 1.9 minoura dmac_abort_xfer(self, xf)
595 1.9 minoura struct device *self;
596 1.9 minoura struct dmac_dma_xfer *xf;
597 1.9 minoura {
598 1.9 minoura struct dmac_softc *sc = (void*) self;
599 1.9 minoura struct dmac_channel_stat *chan = xf->dx_channel;
600 1.9 minoura
601 1.9 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR,
602 1.9 minoura DMAC_CCR_INT | DMAC_CCR_HLT);
603 1.10 minoura bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
604 1.11 minoura xf->dx_nextoff = xf->dx_nextsize = -1;
605 1.9 minoura
606 1.9 minoura return 0;
607 1.9 minoura }
608 1.2 minoura
609 1.2 minoura #ifdef DMAC_DEBUG
610 1.2 minoura static int
611 1.2 minoura dmac_dump_regs(void)
612 1.2 minoura {
613 1.2 minoura struct dmac_channel_stat *chan = debugchan;
614 1.2 minoura struct dmac_softc *sc;
615 1.2 minoura
616 1.13 isaki if ((chan == 0) || (dmacdebug & 0xf0))
617 1.13 isaki return 0;
618 1.2 minoura sc = (void*) chan->ch_softc;
619 1.2 minoura
620 1.2 minoura printf ("DMAC channel %d registers\n", chan->ch_channel);
621 1.18 isaki printf ("CSR=%02x, CER=%02x, DCR=%02x, OCR=%02x, SCR=%02x, "
622 1.2 minoura "CCR=%02x, CPR=%02x, GCR=%02x\n",
623 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR),
624 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CER),
625 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DCR),
626 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_OCR),
627 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_SCR),
628 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR),
629 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CPR),
630 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_GCR));
631 1.18 isaki printf ("NIVR=%02x, EIVR=%02x, MTCR=%04x, BTCR=%04x, DFCR=%02x, "
632 1.2 minoura "MFCR=%02x, BFCR=%02x\n",
633 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_NIVR),
634 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_EIVR),
635 1.2 minoura bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_MTCR),
636 1.2 minoura bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_BTCR),
637 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DFCR),
638 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_MFCR),
639 1.2 minoura bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_BFCR));
640 1.2 minoura printf ("DAR=%08x, MAR=%08x, BAR=%08x\n",
641 1.2 minoura bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_DAR),
642 1.2 minoura bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_MAR),
643 1.2 minoura bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_BAR));
644 1.2 minoura
645 1.2 minoura return 0;
646 1.2 minoura }
647 1.2 minoura #endif
648