Home | History | Annotate | Line # | Download | only in dev
intio_dmac.c revision 1.7.2.1
      1  1.7.2.1  nathanw /*	$NetBSD: intio_dmac.c,v 1.7.2.1 2001/06/21 19:58:17 nathanw Exp $	*/
      2      1.2  minoura 
      3      1.2  minoura /*-
      4      1.2  minoura  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5      1.2  minoura  * All rights reserved.
      6      1.2  minoura  *
      7      1.2  minoura  * This code is derived from software contributed to The NetBSD Foundation
      8      1.2  minoura  * by Minoura Makoto.
      9      1.2  minoura  *
     10      1.2  minoura  * Redistribution and use in source and binary forms, with or without
     11      1.2  minoura  * modification, are permitted provided that the following conditions
     12      1.2  minoura  * are met:
     13      1.2  minoura  * 1. Redistributions of source code must retain the above copyright
     14      1.2  minoura  *    notice, this list of conditions and the following disclaimer.
     15      1.2  minoura  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.2  minoura  *    notice, this list of conditions and the following disclaimer in the
     17      1.2  minoura  *    documentation and/or other materials provided with the distribution.
     18      1.2  minoura  * 3. All advertising materials mentioning features or use of this software
     19      1.2  minoura  *    must display the following acknowledgement:
     20      1.2  minoura  *	This product includes software developed by the NetBSD
     21      1.2  minoura  *	Foundation, Inc. and its contributors.
     22      1.2  minoura  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.2  minoura  *    contributors may be used to endorse or promote products derived
     24      1.2  minoura  *    from this software without specific prior written permission.
     25      1.2  minoura  *
     26      1.2  minoura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.2  minoura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.2  minoura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.2  minoura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.2  minoura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.2  minoura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.2  minoura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.2  minoura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.2  minoura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.2  minoura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.2  minoura  * POSSIBILITY OF SUCH DAMAGE.
     37      1.2  minoura  */
     38      1.2  minoura 
     39      1.2  minoura /*
     40      1.2  minoura  * Hitachi HD63450 (= Motorola MC68450) DMAC driver for x68k.
     41      1.2  minoura  */
     42      1.6  minoura 
     43      1.6  minoura #include "opt_m680x0.h"
     44      1.2  minoura 
     45      1.2  minoura #include <sys/param.h>
     46      1.2  minoura #include <sys/systm.h>
     47      1.2  minoura #include <sys/device.h>
     48  1.7.2.1  nathanw #include <uvm/uvm_extern.h>
     49      1.2  minoura 
     50      1.2  minoura #include <machine/bus.h>
     51      1.2  minoura #include <machine/cpu.h>
     52      1.2  minoura #include <machine/frame.h>
     53      1.2  minoura 
     54      1.2  minoura #include <arch/x68k/dev/intiovar.h>
     55      1.2  minoura #include <arch/x68k/dev/dmacvar.h>
     56      1.2  minoura 
     57      1.2  minoura #ifdef DMAC_DEBUG
     58      1.2  minoura #define DPRINTF(n,x)	if (dmacdebug>(n)&0x0f) printf x
     59      1.2  minoura #define DDUMPREGS(n,x)	if (dmacdebug>(n)&0x0f) {printf x; dmac_dump_regs();}
     60      1.2  minoura int dmacdebug = 0;
     61      1.2  minoura #else
     62      1.2  minoura #define DPRINTF(n,x)
     63      1.2  minoura #define DDUMPREGS(n,x)
     64      1.2  minoura #endif
     65      1.2  minoura 
     66      1.2  minoura static void dmac_init_channels __P((struct dmac_softc*));
     67  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
     68  1.7.2.1  nathanw static int dmac_program_arraychain __P((struct device*, struct dmac_dma_xfer*,
     69  1.7.2.1  nathanw 					u_int, u_int));
     70  1.7.2.1  nathanw #endif
     71      1.2  minoura static int dmac_done __P((void*));
     72      1.2  minoura static int dmac_error __P((void*));
     73      1.2  minoura 
     74      1.3  minoura #ifdef DMAC_DEBUG
     75      1.2  minoura static int dmac_dump_regs __P((void));
     76      1.3  minoura #endif
     77      1.2  minoura 
     78      1.2  minoura /*
     79      1.2  minoura  * autoconf stuff
     80      1.2  minoura  */
     81      1.2  minoura static int dmac_match __P((struct device *, struct cfdata *, void *));
     82      1.2  minoura static void dmac_attach __P((struct device *, struct device *, void *));
     83      1.2  minoura 
     84      1.2  minoura struct cfattach dmac_ca = {
     85      1.2  minoura 	sizeof(struct dmac_softc), dmac_match, dmac_attach
     86      1.2  minoura };
     87      1.2  minoura 
     88      1.2  minoura static int
     89      1.2  minoura dmac_match(parent, cf, aux)
     90      1.2  minoura 	struct device *parent;
     91      1.2  minoura 	struct cfdata *cf;
     92      1.2  minoura 	void *aux;
     93      1.2  minoura {
     94      1.2  minoura 	struct intio_attach_args *ia = aux;
     95      1.2  minoura 
     96      1.2  minoura 	if (strcmp (ia->ia_name, "dmac") != 0)
     97      1.2  minoura 		return (0);
     98      1.2  minoura 	if (cf->cf_unit != 0)
     99      1.2  minoura 		return (0);
    100      1.2  minoura 
    101      1.2  minoura 	if (ia->ia_addr == INTIOCF_ADDR_DEFAULT)
    102      1.2  minoura 		ia->ia_addr = DMAC_ADDR;
    103      1.2  minoura 
    104      1.2  minoura 	/* fixed address */
    105      1.2  minoura 	if (ia->ia_addr != DMAC_ADDR)
    106      1.2  minoura 		return (0);
    107      1.2  minoura 	if (ia->ia_intr != INTIOCF_INTR_DEFAULT)
    108      1.2  minoura 		return (0);
    109      1.2  minoura 
    110      1.2  minoura 	return 1;
    111      1.2  minoura }
    112      1.2  minoura 
    113      1.2  minoura static void
    114      1.2  minoura dmac_attach(parent, self, aux)
    115      1.2  minoura 	struct device *parent, *self;
    116      1.2  minoura 	void *aux;
    117      1.2  minoura {
    118      1.2  minoura 	struct dmac_softc *sc = (struct dmac_softc *)self;
    119      1.2  minoura 	struct intio_attach_args *ia = aux;
    120      1.2  minoura 	int r;
    121      1.2  minoura 
    122      1.2  minoura 	ia->ia_size = DMAC_CHAN_SIZE * DMAC_NCHAN;
    123      1.2  minoura 	r = intio_map_allocate_region (parent, ia, INTIO_MAP_ALLOCATE);
    124      1.2  minoura #ifdef DIAGNOSTIC
    125      1.2  minoura 	if (r)
    126      1.2  minoura 		panic ("IO map for DMAC corruption??");
    127      1.2  minoura #endif
    128      1.2  minoura 
    129      1.2  minoura 	((struct intio_softc*) parent)->sc_dmac = self;
    130      1.2  minoura 	sc->sc_bst = ia->ia_bst;
    131      1.2  minoura 	bus_space_map (sc->sc_bst, ia->ia_addr, ia->ia_size, 0, &sc->sc_bht);
    132      1.2  minoura 	dmac_init_channels(sc);
    133      1.2  minoura 
    134      1.2  minoura 	printf (": HD63450 DMAC\n%s: 4 channels available.\n", self->dv_xname);
    135      1.2  minoura }
    136      1.2  minoura 
    137      1.2  minoura static void
    138      1.2  minoura dmac_init_channels(sc)
    139      1.2  minoura 	struct dmac_softc *sc;
    140      1.2  minoura {
    141      1.2  minoura 	int i;
    142      1.2  minoura 	pmap_t pmap = pmap_kernel();
    143      1.2  minoura 
    144  1.7.2.1  nathanw 	DPRINTF (3, ("dmac_init_channels\n"));
    145      1.2  minoura 	for (i=0; i<DMAC_NCHAN; i++) {
    146      1.2  minoura 		sc->sc_channels[i].ch_channel = i;
    147      1.2  minoura 		sc->sc_channels[i].ch_name[0] = 0;
    148      1.2  minoura 		sc->sc_channels[i].ch_softc = &sc->sc_dev;
    149      1.2  minoura 		bus_space_subregion(sc->sc_bst, sc->sc_bht,
    150      1.2  minoura 				    DMAC_CHAN_SIZE*i, DMAC_CHAN_SIZE,
    151      1.2  minoura 				    &sc->sc_channels[i].ch_bht);
    152  1.7.2.1  nathanw 		sc->sc_channels[i].ch_xfer.dx_dmamap = 0;
    153  1.7.2.1  nathanw 		/* reset the status register */
    154  1.7.2.1  nathanw 		bus_space_write_1(sc->sc_bst, sc->sc_channels[i].ch_bht,
    155  1.7.2.1  nathanw 				  DMAC_REG_CSR, 0xff);
    156      1.2  minoura 	}
    157      1.2  minoura 
    158      1.2  minoura 	return;
    159      1.2  minoura }
    160      1.2  minoura 
    161      1.2  minoura 
    162      1.2  minoura /*
    163      1.2  minoura  * Channel initialization/deinitialization per user device.
    164      1.2  minoura  */
    165      1.2  minoura struct dmac_channel_stat *
    166      1.2  minoura dmac_alloc_channel(self, ch, name,
    167      1.2  minoura 		   normalv, normal, normalarg,
    168      1.2  minoura 		   errorv, error, errorarg)
    169      1.2  minoura 	struct device *self;
    170      1.2  minoura 	int ch;
    171      1.2  minoura 	char *name;
    172      1.2  minoura 	int normalv, errorv;
    173      1.2  minoura 	dmac_intr_handler_t normal, error;
    174      1.2  minoura 	void *normalarg, *errorarg;
    175      1.2  minoura {
    176      1.2  minoura 	struct intio_softc *intio = (void*) self;
    177      1.2  minoura 	struct dmac_softc *sc = (void*) intio->sc_dmac;
    178      1.2  minoura 	struct dmac_channel_stat *chan = &sc->sc_channels[ch];
    179      1.2  minoura 	char intrname[16];
    180  1.7.2.1  nathanw 	int r, dummy;
    181      1.2  minoura 
    182  1.7.2.1  nathanw 	printf ("%s: allocating ch %d for %s.\n",
    183  1.7.2.1  nathanw 		sc->sc_dev.dv_xname, ch, name);
    184  1.7.2.1  nathanw 	DPRINTF (3, ("dmamap=%p\n", (void*) chan->ch_xfer.dx_dmamap));
    185      1.2  minoura #ifdef DIAGNOSTIC
    186      1.2  minoura 	if (ch < 0 || ch >= DMAC_NCHAN)
    187      1.2  minoura 		panic ("Invalid DMAC channel.");
    188      1.2  minoura 	if (chan->ch_name[0])
    189      1.2  minoura 		panic ("DMAC: channel in use.");
    190      1.2  minoura 	if (strlen(name) > 8)
    191      1.2  minoura 	  	panic ("DMAC: wrong user name.");
    192      1.2  minoura #endif
    193      1.2  minoura 
    194  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    195  1.7.2.1  nathanw 	/* allocate the DMAC arraychaining map */
    196  1.7.2.1  nathanw 	r = bus_dmamem_alloc(intio->sc_dmat,
    197  1.7.2.1  nathanw 			     sizeof(struct dmac_sg_array) * DMAC_MAPSIZE,
    198  1.7.2.1  nathanw 			     4, 0, &chan->ch_seg[0], 1, &dummy,
    199  1.7.2.1  nathanw 			     BUS_DMA_NOWAIT);
    200  1.7.2.1  nathanw 	if (r)
    201  1.7.2.1  nathanw 		panic ("DMAC: cannot alloc DMA safe memory");
    202  1.7.2.1  nathanw 	r = bus_dmamem_map(intio->sc_dmat,
    203  1.7.2.1  nathanw 			   &chan->ch_seg[0], 1,
    204  1.7.2.1  nathanw 			   sizeof(struct dmac_sg_array) * DMAC_MAPSIZE,
    205  1.7.2.1  nathanw 			   (caddr_t*) &chan->ch_map,
    206  1.7.2.1  nathanw 			   BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
    207  1.7.2.1  nathanw 	if (r)
    208  1.7.2.1  nathanw 		panic ("DMAC: cannot map DMA safe memory");
    209  1.7.2.1  nathanw #endif
    210  1.7.2.1  nathanw 
    211  1.7.2.1  nathanw 	/* fill the channel status structure by the default values. */
    212      1.2  minoura 	strcpy(chan->ch_name, name);
    213      1.2  minoura 	chan->ch_dcr = (DMAC_DCR_XRM_CSWH | DMAC_DCR_OTYP_EASYNC |
    214      1.2  minoura 			DMAC_DCR_OPS_8BIT);
    215  1.7.2.1  nathanw 	chan->ch_ocr = (DMAC_OCR_SIZE_BYTE | DMAC_OCR_REQG_EXTERNAL);
    216      1.2  minoura 	chan->ch_normalv = normalv;
    217      1.2  minoura 	chan->ch_errorv = errorv;
    218      1.2  minoura 	chan->ch_normal = normal;
    219      1.2  minoura 	chan->ch_error = error;
    220      1.2  minoura 	chan->ch_normalarg = normalarg;
    221      1.2  minoura 	chan->ch_errorarg = errorarg;
    222  1.7.2.1  nathanw 	chan->ch_xfer.dx_dmamap = 0;
    223      1.2  minoura 
    224      1.2  minoura 	/* setup the device-specific registers */
    225      1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    226      1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht,
    227      1.2  minoura 			   DMAC_REG_DCR, chan->ch_dcr);
    228      1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_CPR, 0);
    229      1.2  minoura 
    230      1.2  minoura 	/*
    231      1.2  minoura 	 * X68k physical user space is a subset of the kernel space;
    232      1.2  minoura 	 * the memory is always included in the physical user space,
    233      1.2  minoura 	 * while the device is not.
    234      1.2  minoura 	 */
    235      1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht,
    236      1.2  minoura 			   DMAC_REG_BFCR, DMAC_FC_USER_DATA);
    237      1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht,
    238      1.2  minoura 			   DMAC_REG_MFCR, DMAC_FC_USER_DATA);
    239      1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht,
    240      1.2  minoura 			   DMAC_REG_DFCR, DMAC_FC_KERNEL_DATA);
    241      1.2  minoura 
    242      1.2  minoura 	/* setup the interrupt handlers */
    243      1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_NIVR, normalv);
    244      1.2  minoura 	bus_space_write_1 (sc->sc_bst, chan->ch_bht, DMAC_REG_EIVR, errorv);
    245      1.2  minoura 
    246      1.2  minoura 	strcpy(intrname, name);
    247      1.2  minoura 	strcat(intrname, "dma");
    248      1.2  minoura 	intio_intr_establish (normalv, intrname, dmac_done, chan);
    249      1.2  minoura 
    250      1.2  minoura 	strcpy(intrname, name);
    251      1.2  minoura 	strcat(intrname, "dmaerr");
    252      1.2  minoura 	intio_intr_establish (errorv, intrname, dmac_error, chan);
    253      1.2  minoura 
    254      1.2  minoura 	return chan;
    255      1.2  minoura }
    256      1.2  minoura 
    257      1.2  minoura int
    258      1.2  minoura dmac_free_channel(self, ch, channel)
    259      1.2  minoura 	struct device *self;
    260      1.2  minoura 	int ch;
    261      1.2  minoura 	void *channel;
    262      1.2  minoura {
    263  1.7.2.1  nathanw 	struct intio_softc *intio = (void*) self;
    264  1.7.2.1  nathanw 	struct dmac_softc *sc = (void*) intio->sc_dmac;
    265      1.2  minoura 	struct dmac_channel_stat *chan = &sc->sc_channels[ch];
    266      1.2  minoura 
    267  1.7.2.1  nathanw 	DPRINTF (3, ("dmac_free_channel, %d\n", ch));
    268  1.7.2.1  nathanw 	DPRINTF (3, ("dmamap=%p\n", (void*) chan->ch_xfer.dx_dmamap));
    269      1.2  minoura 	if (chan != channel)
    270      1.2  minoura 		return -1;
    271      1.2  minoura 	if (ch != chan->ch_channel)
    272      1.2  minoura 		return -1;
    273      1.2  minoura 
    274  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    275  1.7.2.1  nathanw 	bus_dmamem_unmap(intio->sc_dmat, (caddr_t) chan->ch_map,
    276  1.7.2.1  nathanw 			 sizeof(struct dmac_sg_array) * DMAC_MAPSIZE);
    277  1.7.2.1  nathanw 	bus_dmamem_free(intio->sc_dmat, &chan->ch_seg[0], 1);
    278  1.7.2.1  nathanw #endif
    279      1.2  minoura 	chan->ch_name[0] = 0;
    280      1.2  minoura 	intio_intr_disestablish(chan->ch_normalv, channel);
    281      1.2  minoura 	intio_intr_disestablish(chan->ch_errorv, channel);
    282      1.2  minoura 
    283      1.2  minoura 	return 0;
    284      1.2  minoura }
    285      1.2  minoura 
    286      1.2  minoura /*
    287      1.2  minoura  * Initialization / deinitialization per transfer.
    288      1.2  minoura  */
    289      1.2  minoura struct dmac_dma_xfer *
    290  1.7.2.1  nathanw dmac_alloc_xfer (chan, dmat, dmamap)
    291  1.7.2.1  nathanw 	struct dmac_channel_stat *chan;
    292  1.7.2.1  nathanw 	bus_dma_tag_t dmat;
    293  1.7.2.1  nathanw 	bus_dmamap_t dmamap;
    294  1.7.2.1  nathanw {
    295  1.7.2.1  nathanw 	struct dmac_dma_xfer *xf = &chan->ch_xfer;
    296  1.7.2.1  nathanw 	struct dmac_softc *sc = (struct dmac_softc*) chan->ch_softc;
    297  1.7.2.1  nathanw 
    298  1.7.2.1  nathanw 	DPRINTF (3, ("dmac_alloc_xfer\n"));
    299  1.7.2.1  nathanw 	xf->dx_channel = chan;
    300  1.7.2.1  nathanw 	xf->dx_dmamap = dmamap;
    301  1.7.2.1  nathanw 	xf->dx_tag = dmat;
    302  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    303  1.7.2.1  nathanw 	xf->dx_array = chan->ch_map;
    304  1.7.2.1  nathanw 	xf->dx_done = 0;
    305  1.7.2.1  nathanw #endif
    306  1.7.2.1  nathanw 	xf->dx_nextoff = xf->dx_nextsize = -1;
    307  1.7.2.1  nathanw 	return xf;
    308  1.7.2.1  nathanw }
    309  1.7.2.1  nathanw 
    310  1.7.2.1  nathanw int
    311  1.7.2.1  nathanw dmac_load_xfer (self, xf)
    312  1.7.2.1  nathanw 	struct device *self;
    313  1.7.2.1  nathanw 	struct dmac_dma_xfer *xf;
    314  1.7.2.1  nathanw {
    315  1.7.2.1  nathanw 	struct dmac_softc *sc = (void*) self;
    316  1.7.2.1  nathanw 	struct dmac_channel_stat *chan = xf->dx_channel;
    317  1.7.2.1  nathanw 
    318  1.7.2.1  nathanw 	DPRINTF (3, ("dmac_load_xfer\n"));
    319  1.7.2.1  nathanw 
    320  1.7.2.1  nathanw 	xf->dx_ocr &= ~DMAC_OCR_CHAIN_MASK;
    321  1.7.2.1  nathanw 	if (xf->dx_dmamap->dm_nsegs == 1)
    322  1.7.2.1  nathanw 		xf->dx_ocr |= DMAC_OCR_CHAIN_DISABLED;
    323  1.7.2.1  nathanw 	else {
    324  1.7.2.1  nathanw 		xf->dx_ocr |= DMAC_OCR_CHAIN_ARRAY;
    325  1.7.2.1  nathanw 		xf->dx_nextoff = ~0;
    326  1.7.2.1  nathanw 		xf->dx_nextsize = ~0;
    327  1.7.2.1  nathanw 	}
    328  1.7.2.1  nathanw 
    329  1.7.2.1  nathanw 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    330  1.7.2.1  nathanw 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_SCR, xf->dx_scr);
    331  1.7.2.1  nathanw 	bus_space_write_1(sc->sc_bst, chan->ch_bht,
    332  1.7.2.1  nathanw 			  DMAC_REG_OCR, (xf->dx_ocr | chan->ch_ocr));
    333  1.7.2.1  nathanw 	bus_space_write_4(sc->sc_bst, chan->ch_bht,
    334  1.7.2.1  nathanw 			  DMAC_REG_DAR, (int) xf->dx_device);
    335  1.7.2.1  nathanw 
    336  1.7.2.1  nathanw 	return 0;
    337  1.7.2.1  nathanw }
    338  1.7.2.1  nathanw 
    339  1.7.2.1  nathanw struct dmac_dma_xfer *
    340      1.2  minoura dmac_prepare_xfer (chan, dmat, dmamap, dir, scr, dar)
    341      1.2  minoura 	struct dmac_channel_stat *chan;
    342      1.2  minoura 	bus_dma_tag_t dmat;
    343      1.2  minoura 	bus_dmamap_t dmamap;
    344      1.2  minoura 	int dir, scr;
    345      1.2  minoura 	void *dar;
    346      1.2  minoura {
    347  1.7.2.1  nathanw 	struct dmac_dma_xfer *xf;
    348  1.7.2.1  nathanw 	struct dmac_softc *sc = (struct dmac_softc*) chan->ch_softc;
    349      1.2  minoura 
    350  1.7.2.1  nathanw 	xf = dmac_alloc_xfer(chan, dmat, dmamap);
    351      1.2  minoura 
    352  1.7.2.1  nathanw 	xf->dx_ocr = dir & DMAC_OCR_DIR_MASK;
    353  1.7.2.1  nathanw 	xf->dx_scr = scr & (DMAC_SCR_MAC_MASK|DMAC_SCR_DAC_MASK);
    354  1.7.2.1  nathanw 	xf->dx_device = dar;
    355  1.7.2.1  nathanw 
    356  1.7.2.1  nathanw 	dmac_load_xfer(&sc->sc_dev, xf);
    357  1.7.2.1  nathanw 
    358  1.7.2.1  nathanw 	return xf;
    359      1.2  minoura }
    360      1.2  minoura 
    361      1.2  minoura #ifdef DMAC_DEBUG
    362      1.2  minoura static struct dmac_channel_stat *debugchan = 0;
    363      1.2  minoura #endif
    364      1.2  minoura 
    365      1.2  minoura #ifdef DMAC_DEBUG
    366      1.2  minoura static u_int8_t dcsr, dcer, ddcr, docr, dscr, dccr, dcpr, dgcr,
    367      1.2  minoura   dnivr, deivr, ddfcr, dmfcr, dbfcr;
    368      1.2  minoura static u_int16_t dmtcr, dbtcr;
    369      1.2  minoura static u_int32_t ddar, dmar, dbar;
    370      1.2  minoura #endif
    371      1.2  minoura /*
    372      1.2  minoura  * Do the actual transfer.
    373      1.2  minoura  */
    374      1.2  minoura int
    375      1.2  minoura dmac_start_xfer(self, xf)
    376      1.2  minoura 	struct device *self;
    377      1.2  minoura 	struct dmac_dma_xfer *xf;
    378      1.2  minoura {
    379  1.7.2.1  nathanw 	return dmac_start_xfer_offset(self, xf, 0, 0);
    380  1.7.2.1  nathanw }
    381  1.7.2.1  nathanw 
    382  1.7.2.1  nathanw int
    383  1.7.2.1  nathanw dmac_start_xfer_offset(self, xf, offset, size)
    384  1.7.2.1  nathanw 	struct device *self;
    385  1.7.2.1  nathanw 	struct dmac_dma_xfer *xf;
    386  1.7.2.1  nathanw 	u_int offset;
    387  1.7.2.1  nathanw 	u_int size;
    388  1.7.2.1  nathanw {
    389      1.2  minoura 	struct dmac_softc *sc = (void*) self;
    390      1.2  minoura 	struct dmac_channel_stat *chan = xf->dx_channel;
    391  1.7.2.1  nathanw 	struct x68k_bus_dmamap *dmamap = xf->dx_dmamap;
    392  1.7.2.1  nathanw 	int c, go = DMAC_CCR_STR|DMAC_CCR_INT;
    393      1.2  minoura 
    394  1.7.2.1  nathanw 	DPRINTF (3, ("dmac_start_xfer\n"));
    395      1.2  minoura #ifdef DMAC_DEBUG
    396      1.2  minoura 	debugchan=chan;
    397      1.2  minoura #endif
    398      1.2  minoura 
    399  1.7.2.1  nathanw 	if (size == 0) {
    400  1.7.2.1  nathanw #ifdef DIAGNOSTIC
    401  1.7.2.1  nathanw 		if (offset != 0)
    402  1.7.2.1  nathanw 			panic ("dmac_start_xfer_offset: invalid offset %x",
    403  1.7.2.1  nathanw 			       offset);
    404  1.7.2.1  nathanw #endif
    405  1.7.2.1  nathanw 		size = dmamap->dm_mapsize;
    406  1.7.2.1  nathanw 	}
    407  1.7.2.1  nathanw 
    408  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    409  1.7.2.1  nathanw #ifdef DIAGNOSTIC
    410  1.7.2.1  nathanw 	if (xf->dx_done)
    411  1.7.2.1  nathanw 		panic("dmac_start_xfer: DMA transfer in progress");
    412  1.7.2.1  nathanw #endif
    413  1.7.2.1  nathanw #endif
    414      1.2  minoura 	DPRINTF (3, ("First program:\n"));
    415  1.7.2.1  nathanw #ifdef DIAGNOSTIC
    416  1.7.2.1  nathanw 	if ((offset >= dmamap->dm_mapsize) ||
    417  1.7.2.1  nathanw 	    (offset + size > dmamap->dm_mapsize))
    418  1.7.2.1  nathanw 		panic ("dmac_start_xfer_offset: invalid offset: "
    419  1.7.2.1  nathanw 			"offset=%d, size=%d, mapsize=%d",
    420  1.7.2.1  nathanw 		       offset, size, dmamap->dm_mapsize);
    421  1.7.2.1  nathanw #endif
    422  1.7.2.1  nathanw 	/* program DMAC in single block mode or array chainning mode */
    423  1.7.2.1  nathanw 	if (dmamap->dm_nsegs == 1) {
    424  1.7.2.1  nathanw 		DPRINTF(3, ("single block mode\n"));
    425  1.7.2.1  nathanw #ifdef DIAGNOSTIC
    426  1.7.2.1  nathanw 		if (dmamap->dm_mapsize != dmamap->dm_segs[0].ds_len)
    427  1.7.2.1  nathanw 			panic ("dmac_start_xfer_offset: dmamap curruption");
    428  1.7.2.1  nathanw #endif
    429  1.7.2.1  nathanw 		if (offset == xf->dx_nextoff &&
    430  1.7.2.1  nathanw 		    size == xf->dx_nextsize) {
    431  1.7.2.1  nathanw 			/* Use continued operation */
    432  1.7.2.1  nathanw 			go |=  DMAC_CCR_CNT;
    433  1.7.2.1  nathanw 			xf->dx_nextoff += size;
    434  1.7.2.1  nathanw 		} else {
    435  1.7.2.1  nathanw 			bus_space_write_4(sc->sc_bst, chan->ch_bht,
    436  1.7.2.1  nathanw 					  DMAC_REG_MAR,
    437  1.7.2.1  nathanw 					  (int) dmamap->dm_segs[0].ds_addr
    438  1.7.2.1  nathanw 					  + offset);
    439  1.7.2.1  nathanw 			bus_space_write_2(sc->sc_bst, chan->ch_bht,
    440  1.7.2.1  nathanw 					  DMAC_REG_MTCR, (int) size);
    441  1.7.2.1  nathanw 			xf->dx_nextoff = offset;
    442  1.7.2.1  nathanw 			xf->dx_nextsize = size;
    443  1.7.2.1  nathanw 		}
    444  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    445  1.7.2.1  nathanw 		xf->dx_done = 1;
    446  1.7.2.1  nathanw #endif
    447  1.7.2.1  nathanw 	} else {
    448  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    449  1.7.2.1  nathanw 		c = dmac_program_arraychain(self, xf, offset, size);
    450  1.7.2.1  nathanw 		bus_space_write_4(sc->sc_bst, chan->ch_bht,
    451  1.7.2.1  nathanw 				  DMAC_REG_BAR, (int) chan->ch_seg[0].ds_addr);
    452  1.7.2.1  nathanw 		bus_space_write_2(sc->sc_bst, chan->ch_bht,
    453  1.7.2.1  nathanw 				  DMAC_REG_BTCR, c);
    454  1.7.2.1  nathanw #else
    455  1.7.2.1  nathanw 		panic ("DMAC: unexpected use of arraychaining mode");
    456  1.7.2.1  nathanw #endif
    457  1.7.2.1  nathanw 	}
    458      1.2  minoura 
    459  1.7.2.1  nathanw 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    460      1.2  minoura 
    461      1.2  minoura 	/* START!! */
    462      1.2  minoura 	DDUMPREGS (3, ("first start\n"));
    463      1.2  minoura #ifdef DMAC_DEBUG
    464      1.2  minoura 	dcsr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR);
    465      1.2  minoura 	dcer = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CER);
    466      1.2  minoura 	ddcr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DCR);
    467      1.2  minoura 	docr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_OCR);
    468      1.2  minoura 	dscr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_SCR);
    469      1.2  minoura 	dccr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR);
    470      1.2  minoura 	dcpr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CPR);
    471      1.2  minoura 	dgcr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_GCR);
    472      1.2  minoura 	dnivr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_NIVR);
    473      1.2  minoura 	deivr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_EIVR);
    474      1.2  minoura 	ddfcr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DFCR);
    475      1.2  minoura 	dmfcr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_MFCR);
    476      1.2  minoura 	dbfcr = bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_BFCR);
    477      1.2  minoura 	dmtcr = bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_MTCR);
    478      1.2  minoura 	dbtcr = bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_BTCR);
    479      1.2  minoura 	ddar = bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_DAR);
    480      1.2  minoura 	dmar = bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_MAR);
    481      1.2  minoura 	dbar = bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_BAR);
    482      1.2  minoura #endif
    483  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    484      1.2  minoura #if defined(M68040) || defined(M68060)
    485  1.7.2.1  nathanw 	/* flush data cache for the map */
    486  1.7.2.1  nathanw 	if (dmamap->dm_nsegs != 1 && mmutype == MMU_68040)
    487  1.7.2.1  nathanw 		dma_cachectl((caddr_t) xf->dx_array,
    488  1.7.2.1  nathanw 			     sizeof(struct dmac_sg_array) * c);
    489      1.2  minoura #endif
    490  1.7.2.1  nathanw #endif
    491  1.7.2.1  nathanw 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR, go);
    492  1.7.2.1  nathanw 
    493  1.7.2.1  nathanw 	if (xf->dx_nextoff != ~0) {
    494  1.7.2.1  nathanw 		bus_space_write_4(sc->sc_bst, chan->ch_bht,
    495  1.7.2.1  nathanw 				  DMAC_REG_BAR, xf->dx_nextoff);
    496  1.7.2.1  nathanw 		bus_space_write_2(sc->sc_bst, chan->ch_bht,
    497  1.7.2.1  nathanw 				  DMAC_REG_BTCR, xf->dx_nextsize);
    498  1.7.2.1  nathanw 	}
    499      1.2  minoura 
    500      1.2  minoura 	return 0;
    501      1.2  minoura }
    502      1.2  minoura 
    503  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    504      1.2  minoura static int
    505  1.7.2.1  nathanw dmac_program_arraychain(self, xf, offset, size)
    506      1.2  minoura 	struct device *self;
    507      1.2  minoura 	struct dmac_dma_xfer *xf;
    508  1.7.2.1  nathanw 	u_int offset;
    509  1.7.2.1  nathanw 	u_int size;
    510      1.2  minoura {
    511      1.2  minoura 	struct dmac_channel_stat *chan = xf->dx_channel;
    512      1.2  minoura 	int ch = chan->ch_channel;
    513      1.2  minoura 	struct x68k_bus_dmamap *map = xf->dx_dmamap;
    514      1.2  minoura 	int i, j;
    515      1.2  minoura 
    516  1.7.2.1  nathanw 	/* XXX not yet!! */
    517  1.7.2.1  nathanw 	if (offset != 0 || size != map->dm_mapsize)
    518  1.7.2.1  nathanw 		panic ("dmac_program_arraychain: unsupported offset/size");
    519  1.7.2.1  nathanw 
    520  1.7.2.1  nathanw 	DPRINTF (3, ("dmac_program_arraychain\n"));
    521      1.2  minoura 	for (i=0, j=xf->dx_done; i<DMAC_MAPSIZE && j<map->dm_nsegs;
    522      1.2  minoura 	     i++, j++) {
    523  1.7.2.1  nathanw 		xf->dx_array[i].da_addr = map->dm_segs[j].ds_addr;
    524      1.2  minoura #ifdef DIAGNOSTIC
    525  1.7.2.1  nathanw 		if (map->dm_segs[j].ds_len > DMAC_MAXSEGSZ)
    526  1.7.2.1  nathanw 			panic ("dmac_program_arraychain: wrong map: %ld",
    527  1.7.2.1  nathanw 			       map->dm_segs[j].ds_len);
    528      1.2  minoura #endif
    529  1.7.2.1  nathanw 		xf->dx_array[i].da_count = map->dm_segs[j].ds_len;
    530      1.2  minoura 	}
    531      1.2  minoura 	xf->dx_done = j;
    532      1.2  minoura 
    533      1.2  minoura 	return i;
    534      1.2  minoura }
    535  1.7.2.1  nathanw #endif
    536      1.2  minoura 
    537      1.2  minoura /*
    538      1.2  minoura  * interrupt handlers.
    539      1.2  minoura  */
    540      1.2  minoura static int
    541      1.2  minoura dmac_done(arg)
    542      1.2  minoura 	void *arg;
    543      1.2  minoura {
    544      1.2  minoura 	struct dmac_channel_stat *chan = arg;
    545      1.2  minoura 	struct dmac_softc *sc = (void*) chan->ch_softc;
    546  1.7.2.1  nathanw 	struct dmac_dma_xfer *xf = &chan->ch_xfer;
    547      1.2  minoura 	struct x68k_bus_dmamap *map = xf->dx_dmamap;
    548      1.2  minoura 	int c;
    549      1.2  minoura 
    550      1.2  minoura 	DPRINTF (3, ("dmac_done\n"));
    551  1.7.2.1  nathanw 
    552      1.2  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    553      1.2  minoura 
    554  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    555      1.2  minoura 	if (xf->dx_done == map->dm_nsegs) {
    556  1.7.2.1  nathanw 		xf->dx_done = 0;
    557  1.7.2.1  nathanw #endif
    558      1.2  minoura 		/* Done */
    559      1.2  minoura 		return (*chan->ch_normal) (chan->ch_normalarg);
    560  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    561      1.2  minoura 	}
    562  1.7.2.1  nathanw #endif
    563      1.2  minoura 
    564  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    565      1.2  minoura 	/* Continue transfer */
    566      1.2  minoura 	DPRINTF (3, ("reprograming\n"));
    567  1.7.2.1  nathanw 	c = dmac_program_arraychain (&sc->sc_dev, xf, 0, map->dm_mapsize);
    568      1.2  minoura 
    569  1.7.2.1  nathanw 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    570      1.2  minoura 	bus_space_write_4(sc->sc_bst, chan->ch_bht,
    571      1.2  minoura 			  DMAC_REG_BAR, (int) chan->ch_map);
    572      1.2  minoura 	bus_space_write_4(sc->sc_bst, chan->ch_bht,
    573      1.2  minoura 			  DMAC_REG_DAR, (int) xf->dx_device);
    574  1.7.2.1  nathanw 	bus_space_write_2(sc->sc_bst, chan->ch_bht, DMAC_REG_BTCR, c);
    575      1.2  minoura 
    576      1.2  minoura 	/* START!! */
    577      1.2  minoura 	DDUMPREGS (3, ("restart\n"));
    578      1.2  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht,
    579      1.2  minoura 			  DMAC_REG_CCR, DMAC_CCR_STR|DMAC_CCR_INT);
    580      1.2  minoura 
    581      1.2  minoura 	return 1;
    582  1.7.2.1  nathanw #endif
    583      1.2  minoura }
    584      1.2  minoura 
    585      1.2  minoura static int
    586      1.2  minoura dmac_error(arg)
    587      1.2  minoura 	void *arg;
    588      1.2  minoura {
    589      1.2  minoura 	struct dmac_channel_stat *chan = arg;
    590      1.2  minoura 	struct dmac_softc *sc = (void*) chan->ch_softc;
    591      1.2  minoura 
    592      1.2  minoura 	printf ("DMAC transfer error CSR=%02x, CER=%02x\n",
    593      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR),
    594      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CER));
    595      1.2  minoura 	DPRINTF(5, ("registers were:\n"));
    596      1.2  minoura #ifdef DMAC_DEBUG
    597      1.2  minoura 	if ((dmacdebug & 0x0f) > 5) {
    598  1.7.2.1  nathanw 		printf ("CSR=%02x, CER=%02x, DCR=%02x, OCR=%02x, SCR=%02x, "
    599      1.2  minoura 			"CCR=%02x, CPR=%02x, GCR=%02x\n",
    600      1.2  minoura 			dcsr, dcer, ddcr, docr, dscr, dccr, dcpr, dgcr);
    601      1.2  minoura 		printf ("NIVR=%02x, EIVR=%02x, MTCR=%04x, BTCR=%04x, "
    602      1.2  minoura 			"DFCR=%02x, MFCR=%02x, BFCR=%02x\n",
    603      1.2  minoura 			dnivr, deivr, dmtcr, dbtcr, ddfcr, dmfcr, dbfcr);
    604      1.2  minoura 		printf ("DAR=%08x, MAR=%08x, BAR=%08x\n",
    605      1.2  minoura 			ddar, dmar, dbar);
    606      1.2  minoura 	}
    607      1.2  minoura #endif
    608      1.2  minoura 
    609  1.7.2.1  nathanw 	/* Clear the status bits */
    610      1.2  minoura 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    611      1.2  minoura 	DDUMPREGS(3, ("dmac_error\n"));
    612      1.2  minoura 
    613  1.7.2.1  nathanw #ifdef DMAC_ARRAYCHAIN
    614  1.7.2.1  nathanw 	chan->ch_xfer.dx_done = 0;
    615  1.7.2.1  nathanw #endif
    616  1.7.2.1  nathanw 
    617      1.2  minoura 	return (*chan->ch_error) (chan->ch_errorarg);
    618      1.2  minoura }
    619      1.2  minoura 
    620  1.7.2.1  nathanw int
    621  1.7.2.1  nathanw dmac_abort_xfer(self, xf)
    622  1.7.2.1  nathanw 	struct device *self;
    623  1.7.2.1  nathanw 	struct dmac_dma_xfer *xf;
    624  1.7.2.1  nathanw {
    625  1.7.2.1  nathanw 	struct dmac_softc *sc = (void*) self;
    626  1.7.2.1  nathanw 	struct dmac_channel_stat *chan = xf->dx_channel;
    627  1.7.2.1  nathanw 	struct x68k_bus_dmamap *dmamap = xf->dx_dmamap;
    628  1.7.2.1  nathanw 
    629  1.7.2.1  nathanw 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR,
    630  1.7.2.1  nathanw 			  DMAC_CCR_INT | DMAC_CCR_HLT);
    631  1.7.2.1  nathanw 	bus_space_write_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR, 0xff);
    632  1.7.2.1  nathanw 	xf->dx_nextoff = xf->dx_nextsize = -1;
    633  1.7.2.1  nathanw 
    634  1.7.2.1  nathanw 	return 0;
    635  1.7.2.1  nathanw }
    636      1.2  minoura 
    637      1.2  minoura #ifdef DMAC_DEBUG
    638      1.2  minoura static int
    639      1.2  minoura dmac_dump_regs(void)
    640      1.2  minoura {
    641      1.2  minoura 	struct dmac_channel_stat *chan = debugchan;
    642      1.2  minoura 	struct dmac_softc *sc;
    643      1.2  minoura 
    644      1.2  minoura 	if ((chan == 0) || (dmacdebug & 0xf0)) return;
    645      1.2  minoura 	sc = (void*) chan->ch_softc;
    646      1.2  minoura 
    647      1.2  minoura 	printf ("DMAC channel %d registers\n", chan->ch_channel);
    648      1.2  minoura 	printf ("CSR=%02x, CER=%02x, DCR=%02x, OCR=%02x, SCR=%02x,"
    649      1.2  minoura 		"CCR=%02x, CPR=%02x, GCR=%02x\n",
    650      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CSR),
    651      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CER),
    652      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DCR),
    653      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_OCR),
    654      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_SCR),
    655      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CCR),
    656      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_CPR),
    657      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_GCR));
    658      1.2  minoura 	printf ("NIVR=%02x, EIVR=%02x, MTCR=%04x, BTCR=%04x, DFCR=%02x,"
    659      1.2  minoura 		"MFCR=%02x, BFCR=%02x\n",
    660      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_NIVR),
    661      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_EIVR),
    662      1.2  minoura 		bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_MTCR),
    663      1.2  minoura 		bus_space_read_2(sc->sc_bst, chan->ch_bht, DMAC_REG_BTCR),
    664      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_DFCR),
    665      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_MFCR),
    666      1.2  minoura 		bus_space_read_1(sc->sc_bst, chan->ch_bht, DMAC_REG_BFCR));
    667      1.2  minoura 	printf ("DAR=%08x, MAR=%08x, BAR=%08x\n",
    668      1.2  minoura 		bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_DAR),
    669      1.2  minoura 		bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_MAR),
    670      1.2  minoura 		bus_space_read_4(sc->sc_bst, chan->ch_bht, DMAC_REG_BAR));
    671      1.2  minoura 
    672      1.2  minoura 	return 0;
    673      1.2  minoura }
    674      1.2  minoura #endif
    675