mha.c revision 1.34 1 1.34 lukem /* $NetBSD: mha.c,v 1.34 2003/07/15 01:44:52 lukem Exp $ */
2 1.1 oki
3 1.14 minoura /*-
4 1.14 minoura * Copyright (c) 1996-1999 The NetBSD Foundation, Inc.
5 1.14 minoura * All rights reserved.
6 1.14 minoura *
7 1.14 minoura * This code is derived from software contributed to The NetBSD Foundation
8 1.14 minoura * by Charles M. Hannum, Masaru Oki, Takumi Nakamura, Masanobu Saitoh and
9 1.14 minoura * Minoura Makoto.
10 1.1 oki *
11 1.1 oki * Redistribution and use in source and binary forms, with or without
12 1.1 oki * modification, are permitted provided that the following conditions
13 1.1 oki * are met:
14 1.1 oki * 1. Redistributions of source code must retain the above copyright
15 1.1 oki * notice, this list of conditions and the following disclaimer.
16 1.1 oki * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 oki * notice, this list of conditions and the following disclaimer in the
18 1.1 oki * documentation and/or other materials provided with the distribution.
19 1.1 oki * 3. All advertising materials mentioning features or use of this software
20 1.1 oki * must display the following acknowledgement:
21 1.14 minoura * This product includes software developed by the NetBSD
22 1.14 minoura * Foundation, Inc. and its contributors.
23 1.14 minoura * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.14 minoura * contributors may be used to endorse or promote products derived
25 1.14 minoura * from this software without specific prior written permission.
26 1.1 oki *
27 1.14 minoura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.14 minoura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.14 minoura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.14 minoura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.14 minoura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.14 minoura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.14 minoura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.14 minoura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.14 minoura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.14 minoura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.14 minoura * POSSIBILITY OF SUCH DAMAGE.
38 1.15 minoura */
39 1.14 minoura
40 1.14 minoura /*-
41 1.1 oki * Copyright (c) 1994 Jarle Greipsland
42 1.1 oki * All rights reserved.
43 1.1 oki *
44 1.1 oki * Redistribution and use in source and binary forms, with or without
45 1.1 oki * modification, are permitted provided that the following conditions
46 1.1 oki * are met:
47 1.1 oki * 1. Redistributions of source code must retain the above copyright
48 1.1 oki * notice, this list of conditions and the following disclaimer.
49 1.1 oki * 2. Redistributions in binary form must reproduce the above copyright
50 1.1 oki * notice, this list of conditions and the following disclaimer in the
51 1.1 oki * documentation and/or other materials provided with the distribution.
52 1.1 oki * 3. The name of the author may not be used to endorse or promote products
53 1.1 oki * derived from this software without specific prior written permission.
54 1.1 oki *
55 1.1 oki * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
56 1.1 oki * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
57 1.1 oki * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
58 1.1 oki * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
59 1.1 oki * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
60 1.1 oki * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
61 1.1 oki * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
62 1.1 oki * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
63 1.1 oki * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
64 1.1 oki * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.1 oki * POSSIBILITY OF SUCH DAMAGE.
66 1.1 oki */
67 1.34 lukem
68 1.34 lukem #include <sys/cdefs.h>
69 1.34 lukem __KERNEL_RCSID(0, "$NetBSD: mha.c,v 1.34 2003/07/15 01:44:52 lukem Exp $");
70 1.5 jonathan
71 1.5 jonathan #include "opt_ddb.h"
72 1.1 oki
73 1.1 oki /* Synchronous data transfers? */
74 1.1 oki #define SPC_USE_SYNCHRONOUS 0
75 1.1 oki #define SPC_SYNC_REQ_ACK_OFS 8
76 1.1 oki
77 1.4 msaitoh /* Default DMA mode? */
78 1.4 msaitoh #define MHA_DMA_LIMIT_XFER 1
79 1.4 msaitoh #define MHA_DMA_BURST_XFER 1
80 1.4 msaitoh #define MHA_DMA_SHORT_BUS_CYCLE 1
81 1.4 msaitoh
82 1.4 msaitoh #define MHA_DMA_DATAIN (0 | (MHA_DMA_LIMIT_XFER << 1) \
83 1.4 msaitoh | (MHA_DMA_BURST_XFER << 2) \
84 1.4 msaitoh | (MHA_DMA_SHORT_BUS_CYCLE << 3))
85 1.4 msaitoh #define MHA_DMA_DATAOUT (1 | (MHA_DMA_LIMIT_XFER << 1) \
86 1.4 msaitoh | (MHA_DMA_BURST_XFER << 2) \
87 1.4 msaitoh | (MHA_DMA_SHORT_BUS_CYCLE << 3))
88 1.4 msaitoh
89 1.1 oki /* Include debug functions? At the end of this file there are a bunch of
90 1.1 oki * functions that will print out various information regarding queued SCSI
91 1.1 oki * commands, driver state and chip contents. You can call them from the
92 1.1 oki * kernel debugger. If you set SPC_DEBUG to 0 they are not included (the
93 1.1 oki * kernel uses less memory) but you lose the debugging facilities.
94 1.1 oki */
95 1.1 oki #define SPC_DEBUG 0
96 1.1 oki
97 1.1 oki /* End of customizable parameters */
98 1.1 oki
99 1.1 oki /*
100 1.1 oki * MB86601A SCSI Protocol Controller (SPC) routines for MANKAI Mach-2
101 1.1 oki */
102 1.1 oki
103 1.1 oki #include <sys/types.h>
104 1.1 oki #include <sys/param.h>
105 1.1 oki #include <sys/systm.h>
106 1.1 oki #include <sys/kernel.h>
107 1.1 oki #include <sys/errno.h>
108 1.1 oki #include <sys/ioctl.h>
109 1.1 oki #include <sys/device.h>
110 1.1 oki #include <sys/buf.h>
111 1.1 oki #include <sys/proc.h>
112 1.1 oki #include <sys/user.h>
113 1.1 oki #include <sys/queue.h>
114 1.1 oki
115 1.13 minoura #include <machine/bus.h>
116 1.13 minoura
117 1.1 oki #include <dev/scsipi/scsi_all.h>
118 1.1 oki #include <dev/scsipi/scsipi_all.h>
119 1.1 oki #include <dev/scsipi/scsi_message.h>
120 1.1 oki #include <dev/scsipi/scsiconf.h>
121 1.1 oki
122 1.1 oki #include <x68k/x68k/iodevice.h>
123 1.1 oki #include <x68k/dev/mb86601reg.h>
124 1.1 oki #include <x68k/dev/mhavar.h>
125 1.13 minoura #include <x68k/dev/intiovar.h>
126 1.13 minoura #include <x68k/dev/scsiromvar.h>
127 1.1 oki
128 1.1 oki #if 0
129 1.1 oki #define WAIT {if (sc->sc_pc[2]) {printf("[W_%d", __LINE__); while (sc->sc_pc[2] & 0x40);printf("]");}}
130 1.1 oki #else
131 1.1 oki #define WAIT {while (sc->sc_pc[2] & 0x40);}
132 1.1 oki #endif
133 1.1 oki
134 1.1 oki #define SSR (sc->sc_pc[2])
135 1.1 oki #define SS_IREQUEST 0x80
136 1.1 oki #define SS_BUSY 0x40
137 1.1 oki #define SS_DREG_FULL 0x02
138 1.1 oki
139 1.1 oki #define NSR (sc->sc_pc[3])
140 1.1 oki
141 1.1 oki #define SIR (sc->sc_pc[4])
142 1.1 oki
143 1.1 oki #define CMR (sc->sc_pc[5])
144 1.1 oki #define CMD_SEL_AND_CMD 0x00
145 1.1 oki #define CMD_SELECT 0x09
146 1.1 oki #define CMD_SET_ATN 0x0a
147 1.1 oki #define CMD_RESET_ATN 0x0b
148 1.1 oki #define CMD_RESET_ACK 0x0d
149 1.1 oki #define CMD_SEND_FROM_MPU 0x10
150 1.1 oki #define CMD_SEND_FROM_DMA 0x11
151 1.1 oki #define CMD_RECEIVE_TO_MPU 0x12
152 1.1 oki #define CMD_RECEIVE_TO_DMA 0x13
153 1.1 oki #define CMD_RECEIVE_MSG 0x1a
154 1.1 oki #define CMD_RECEIVE_STS 0x1c
155 1.1 oki #define CMD_SOFT_RESET 0x40
156 1.1 oki #define CMD_SCSI_RESET 0x42
157 1.1 oki #define CMD_SET_UP_REG 0x43
158 1.1 oki
159 1.1 oki #define SCR (sc->sc_pc[11])
160 1.1 oki
161 1.1 oki #define TMR (sc->sc_pc[12])
162 1.1 oki #define TM_SYNC 0x80
163 1.1 oki #define TM_ASYNC 0x00
164 1.1 oki
165 1.1 oki #define WAR (sc->sc_pc[15])
166 1.1 oki #define WA_MCSBUFWIN 0x00
167 1.1 oki #define WA_UPMWIN 0x80
168 1.1 oki #define WA_INITWIN 0xc0
169 1.1 oki
170 1.1 oki #define MBR (sc->sc_pc[15])
171 1.1 oki
172 1.1 oki #define ISCSR (sc->sc_ps[2])
173 1.1 oki
174 1.1 oki #define CCR (sc->sc_pcx[0])
175 1.1 oki #define OIR (sc->sc_pcx[1])
176 1.1 oki #define AMR (sc->sc_pcx[2])
177 1.1 oki #define SMR (sc->sc_pcx[3])
178 1.1 oki #define SRR (sc->sc_pcx[4])
179 1.1 oki #define STR (sc->sc_pcx[5])
180 1.1 oki #define RTR (sc->sc_pcx[6])
181 1.1 oki #define ATR (sc->sc_pcx[7])
182 1.1 oki #define PER (sc->sc_pcx[8])
183 1.1 oki #define IER (sc->sc_pcx[9])
184 1.1 oki #define IE_ALL 0xBF
185 1.1 oki
186 1.1 oki #define GLR (sc->sc_pcx[10])
187 1.1 oki #define DMR (sc->sc_pcx[11])
188 1.1 oki #define IMR (sc->sc_pcx[12])
189 1.1 oki
190 1.1 oki
191 1.1 oki #ifndef DDB
193 1.1 oki #define Debugger() panic("should call debugger here (mha.c)")
194 1.1 oki #endif /* ! DDB */
195 1.1 oki
196 1.1 oki
197 1.1 oki #if SPC_DEBUG
198 1.1 oki #define SPC_SHOWACBS 0x01
199 1.1 oki #define SPC_SHOWINTS 0x02
200 1.1 oki #define SPC_SHOWCMDS 0x04
201 1.1 oki #define SPC_SHOWMISC 0x08
202 1.1 oki #define SPC_SHOWTRAC 0x10
203 1.1 oki #define SPC_SHOWSTART 0x20
204 1.1 oki #define SPC_SHOWPHASE 0x40
205 1.1 oki #define SPC_SHOWDMA 0x80
206 1.1 oki #define SPC_SHOWCCMDS 0x100
207 1.1 oki #define SPC_SHOWMSGS 0x200
208 1.1 oki #define SPC_DOBREAK 0x400
209 1.1 oki
210 1.1 oki int mha_debug =
211 1.1 oki #if 0
212 1.1 oki 0x7FF;
213 1.1 oki #else
214 1.1 oki SPC_SHOWSTART|SPC_SHOWTRAC;
215 1.1 oki #endif
216 1.1 oki
217 1.1 oki
218 1.1 oki #define SPC_ACBS(str) do {if (mha_debug & SPC_SHOWACBS) printf str;} while (0)
219 1.1 oki #define SPC_MISC(str) do {if (mha_debug & SPC_SHOWMISC) printf str;} while (0)
220 1.1 oki #define SPC_INTS(str) do {if (mha_debug & SPC_SHOWINTS) printf str;} while (0)
221 1.1 oki #define SPC_TRACE(str) do {if (mha_debug & SPC_SHOWTRAC) printf str;} while (0)
222 1.1 oki #define SPC_CMDS(str) do {if (mha_debug & SPC_SHOWCMDS) printf str;} while (0)
223 1.1 oki #define SPC_START(str) do {if (mha_debug & SPC_SHOWSTART) printf str;}while (0)
224 1.1 oki #define SPC_PHASE(str) do {if (mha_debug & SPC_SHOWPHASE) printf str;}while (0)
225 1.1 oki #define SPC_DMA(str) do {if (mha_debug & SPC_SHOWDMA) printf str;}while (0)
226 1.1 oki #define SPC_MSGS(str) do {if (mha_debug & SPC_SHOWMSGS) printf str;}while (0)
227 1.1 oki #define SPC_BREAK() do {if ((mha_debug & SPC_DOBREAK) != 0) Debugger();} while (0)
228 1.1 oki #define SPC_ASSERT(x) do {if (x) {} else {printf("%s at line %d: assertion failed\n", sc->sc_dev.dv_xname, __LINE__); Debugger();}} while (0)
229 1.1 oki #else
230 1.1 oki #define SPC_ACBS(str)
231 1.1 oki #define SPC_MISC(str)
232 1.1 oki #define SPC_INTS(str)
233 1.1 oki #define SPC_TRACE(str)
234 1.1 oki #define SPC_CMDS(str)
235 1.1 oki #define SPC_START(str)
236 1.1 oki #define SPC_PHASE(str)
237 1.1 oki #define SPC_DMA(str)
238 1.1 oki #define SPC_MSGS(str)
239 1.1 oki #define SPC_BREAK()
240 1.1 oki #define SPC_ASSERT(x)
241 1.1 oki #endif
242 1.6 minoura
243 1.1 oki int mhamatch __P((struct device *, struct cfdata *, void *));
244 1.1 oki void mhaattach __P((struct device *, struct device *, void *));
245 1.1 oki void mhaselect __P((struct mha_softc *,
246 1.20 minoura u_char, u_char, u_char *, u_char));
247 1.1 oki void mha_scsi_reset __P((struct mha_softc *));
248 1.1 oki void mha_reset __P((struct mha_softc *));
249 1.1 oki void mha_free_acb __P((struct mha_softc *, struct acb *, int));
250 1.1 oki void mha_sense __P((struct mha_softc *, struct acb *));
251 1.1 oki void mha_msgin __P((struct mha_softc *));
252 1.1 oki void mha_msgout __P((struct mha_softc *));
253 1.1 oki int mha_dataout_pio __P((struct mha_softc *, u_char *, int));
254 1.1 oki int mha_datain_pio __P((struct mha_softc *, u_char *, int));
255 1.1 oki int mha_dataout __P((struct mha_softc *, u_char *, int));
256 1.1 oki int mha_datain __P((struct mha_softc *, u_char *, int));
257 1.1 oki void mha_abort __P((struct mha_softc *, struct acb *));
258 1.22 bouyer void mha_init __P((struct mha_softc *));
259 1.22 bouyer void mha_scsi_request __P((struct scsipi_channel *,
260 1.22 bouyer scsipi_adapter_req_t, void *));
261 1.1 oki void mha_poll __P((struct mha_softc *, struct acb *));
262 1.1 oki void mha_sched __P((struct mha_softc *));
263 1.13 minoura void mha_done __P((struct mha_softc *, struct acb *));
264 1.1 oki int mhaintr __P((void*));
265 1.1 oki void mha_timeout __P((void *));
266 1.1 oki void mha_minphys __P((struct buf *));
267 1.1 oki void mha_dequeue __P((struct mha_softc *, struct acb *));
268 1.4 msaitoh inline void mha_setsync __P((struct mha_softc *, struct spc_tinfo *));
269 1.1 oki #if SPC_DEBUG
270 1.1 oki void mha_print_acb __P((struct acb *));
271 1.1 oki void mha_show_scsi_cmd __P((struct acb *));
272 1.1 oki void mha_print_active_acb __P((void));
273 1.1 oki void mha_dump_driver __P((struct mha_softc *));
274 1.1 oki #endif
275 1.1 oki
276 1.1 oki static int mha_dataio_dma __P((int, int, struct mha_softc *, u_char *, int));
277 1.31 thorpej
278 1.32 thorpej CFATTACH_DECL(mha, sizeof(struct mha_softc),
279 1.1 oki mhamatch, mhaattach, NULL, NULL);
280 1.3 thorpej
281 1.1 oki extern struct cfdriver mha_cd;
282 1.1 oki
283 1.1 oki
284 1.1 oki /*
286 1.1 oki * returns non-zero value if a controller is found.
287 1.6 minoura */
288 1.1 oki int
289 1.6 minoura mhamatch(parent, cf, aux)
290 1.6 minoura struct device *parent;
291 1.1 oki struct cfdata *cf;
292 1.13 minoura void *aux;
293 1.13 minoura {
294 1.13 minoura struct intio_attach_args *ia = aux;
295 1.13 minoura bus_space_tag_t iot = ia->ia_bst;
296 1.13 minoura bus_space_handle_t ioh;
297 1.13 minoura
298 1.1 oki ia->ia_size=0x20;
299 1.1 oki if (ia->ia_addr != 0xea0000)
300 1.13 minoura return 0;
301 1.13 minoura
302 1.13 minoura if (intio_map_allocate_region(parent->dv_parent, ia,
303 1.1 oki INTIO_MAP_TESTONLY) < 0) /* FAKE */
304 1.13 minoura return 0;
305 1.13 minoura
306 1.1 oki if (bus_space_map(iot, ia->ia_addr, 0x20, BUS_SPACE_MAP_SHIFTED,
307 1.15 minoura &ioh) < 0)
308 1.6 minoura return 0;
309 1.13 minoura if (!badaddr ((caddr_t)INTIO_ADDR(ia->ia_addr + 0)))
310 1.1 oki return 0;
311 1.13 minoura bus_space_unmap(iot, ioh, 0x20);
312 1.1 oki
313 1.1 oki return 1;
314 1.1 oki }
315 1.1 oki
316 1.1 oki /*
317 1.1 oki */
318 1.1 oki
319 1.1 oki struct mha_softc *tmpsc;
320 1.1 oki
321 1.1 oki void
322 1.1 oki mhaattach(parent, self, aux)
323 1.1 oki struct device *parent, *self;
324 1.1 oki void *aux;
325 1.13 minoura {
326 1.1 oki struct mha_softc *sc = (void *)self;
327 1.1 oki struct intio_attach_args *ia = aux;
328 1.21 minoura
329 1.21 minoura tmpsc = sc; /* XXX */
330 1.1 oki
331 1.1 oki printf (": Mankai Mach-2 Fast SCSI Host Adaptor\n");
332 1.1 oki
333 1.13 minoura SPC_TRACE(("mhaattach "));
334 1.13 minoura sc->sc_state = SPC_INIT;
335 1.13 minoura sc->sc_iobase = INTIO_ADDR(ia->ia_addr + 0x80); /* XXX */
336 1.14 minoura intio_map_allocate_region (parent->dv_parent, ia, INTIO_MAP_ALLOCATE);
337 1.1 oki /* XXX: FAKE */
338 1.1 oki sc->sc_dmat = ia->ia_dmat;
339 1.1 oki
340 1.1 oki sc->sc_pc = (volatile u_char *)sc->sc_iobase;
341 1.1 oki sc->sc_ps = (volatile u_short *)sc->sc_iobase;
342 1.1 oki sc->sc_pcx = &sc->sc_pc[0x10];
343 1.1 oki
344 1.13 minoura sc->sc_id = IODEVbase->io_sram[0x70] & 0x7; /* XXX */
345 1.13 minoura
346 1.1 oki intio_intr_establish (ia->ia_intr, "mha", mhaintr, sc);
347 1.12 minoura
348 1.20 minoura mha_init(sc); /* Init chip and driver */
349 1.20 minoura
350 1.1 oki mha_scsi_reset(sc); /* XXX: some devices need this. */
351 1.1 oki
352 1.1 oki sc->sc_phase = BUSFREE_PHASE;
353 1.10 thorpej
354 1.10 thorpej /*
355 1.22 bouyer * Fill in the adapter.
356 1.22 bouyer */
357 1.22 bouyer sc->sc_adapter.adapt_dev = &sc->sc_dev;
358 1.22 bouyer sc->sc_adapter.adapt_nchannels = 1;
359 1.22 bouyer sc->sc_adapter.adapt_openings = 7;
360 1.22 bouyer sc->sc_adapter.adapt_max_periph = 1;
361 1.22 bouyer sc->sc_adapter.adapt_ioctl = NULL;
362 1.22 bouyer sc->sc_adapter.adapt_minphys = mha_minphys;
363 1.22 bouyer sc->sc_adapter.adapt_request = mha_scsi_request;
364 1.22 bouyer
365 1.22 bouyer sc->sc_channel.chan_adapter = &sc->sc_adapter;
366 1.22 bouyer sc->sc_channel.chan_bustype = &scsi_bustype;
367 1.22 bouyer sc->sc_channel.chan_channel = 0;
368 1.22 bouyer sc->sc_channel.chan_ntargets = 8;
369 1.1 oki sc->sc_channel.chan_nluns = 8;
370 1.1 oki sc->sc_channel.chan_id = sc->sc_id;
371 1.1 oki
372 1.1 oki sc->sc_spcinitialized = 0;
373 1.1 oki WAR = WA_INITWIN;
374 1.1 oki #if 1
375 1.1 oki CCR = 0x14;
376 1.1 oki OIR = sc->sc_id;
377 1.1 oki AMR = 0x00;
378 1.1 oki SMR = 0x00;
379 1.1 oki SRR = 0x00;
380 1.1 oki STR = 0x20;
381 1.1 oki RTR = 0x40;
382 1.1 oki ATR = 0x01;
383 1.15 minoura PER = 0xc9;
384 1.1 oki #endif
385 1.1 oki IER = IE_ALL; /* $B$9$Y$F$N3d$j9~$_$r5v2D(B */
386 1.1 oki #if 1
387 1.1 oki GLR = 0x00;
388 1.1 oki DMR = 0x30;
389 1.1 oki IMR = 0x00;
390 1.1 oki #endif
391 1.1 oki WAR = WA_MCSBUFWIN;
392 1.1 oki
393 1.25 minoura /* drop off */
394 1.25 minoura while (SSR & SS_IREQUEST)
395 1.25 minoura {
396 1.1 oki (void) ISCSR;
397 1.1 oki }
398 1.1 oki
399 1.1 oki CMR = CMD_SET_UP_REG; /* setup reg cmd. */
400 1.8 minoura
401 1.8 minoura SPC_TRACE(("waiting for intr..."));
402 1.13 minoura while (!(SSR & SS_IREQUEST))
403 1.1 oki delay(10);
404 1.1 oki mhaintr (sc);
405 1.1 oki
406 1.22 bouyer tmpsc = NULL;
407 1.1 oki
408 1.1 oki config_found(self, &sc->sc_channel, scsiprint);
409 1.12 minoura }
410 1.1 oki
411 1.1 oki #if 0
412 1.1 oki void
413 1.1 oki mha_reset(sc)
414 1.1 oki struct mha_softc *sc;
415 1.1 oki {
416 1.1 oki u_short dummy;
417 1.1 oki printf("reset...");
418 1.1 oki CMR = CMD_SOFT_RESET;
419 1.1 oki asm volatile ("nop"); /* XXX wait (4clk in 20mhz) ??? */
420 1.1 oki dummy = sc->sc_ps[-1];
421 1.1 oki dummy = sc->sc_ps[-1];
422 1.1 oki dummy = sc->sc_ps[-1];
423 1.1 oki dummy = sc->sc_ps[-1];
424 1.1 oki asm volatile ("nop");
425 1.1 oki CMR = CMD_SOFT_RESET;
426 1.1 oki sc->sc_spcinitialized = 0;
427 1.1 oki CMR = CMD_SET_UP_REG; /* setup reg cmd. */
428 1.1 oki while(!sc->sc_spcinitialized);
429 1.1 oki
430 1.1 oki sc->sc_id = IODEVbase->io_sram[0x70] & 0x7; /* XXX */
431 1.12 minoura printf("done.\n");
432 1.20 minoura }
433 1.20 minoura #endif
434 1.20 minoura
435 1.20 minoura /*
436 1.20 minoura * Pull the SCSI RST line for 500us.
437 1.20 minoura */
438 1.20 minoura void
439 1.20 minoura mha_scsi_reset(sc) /* FINISH? */
440 1.20 minoura struct mha_softc *sc;
441 1.20 minoura {
442 1.20 minoura
443 1.20 minoura CMR = CMD_SCSI_RESET; /* SCSI RESET */
444 1.20 minoura while (!(SSR&SS_IREQUEST))
445 1.1 oki delay(10);
446 1.1 oki }
447 1.1 oki
448 1.1 oki /*
449 1.1 oki * Initialize mha SCSI driver.
450 1.1 oki */
451 1.1 oki void
452 1.1 oki mha_init(sc)
453 1.1 oki struct mha_softc *sc;
454 1.1 oki {
455 1.1 oki struct acb *acb;
456 1.1 oki int r;
457 1.1 oki
458 1.1 oki if (sc->sc_state == SPC_INIT) {
459 1.1 oki /* First time through; initialize. */
460 1.1 oki TAILQ_INIT(&sc->ready_list);
461 1.1 oki TAILQ_INIT(&sc->nexus_list);
462 1.1 oki TAILQ_INIT(&sc->free_list);
463 1.27 wiz sc->sc_nexus = NULL;
464 1.1 oki acb = sc->sc_acb;
465 1.1 oki memset(acb, 0, sizeof(sc->sc_acb));
466 1.1 oki for (r = 0; r < sizeof(sc->sc_acb) / sizeof(*acb); r++) {
467 1.1 oki TAILQ_INSERT_TAIL(&sc->free_list, acb, chain);
468 1.27 wiz acb++;
469 1.14 minoura }
470 1.14 minoura memset(&sc->sc_tinfo, 0, sizeof(sc->sc_tinfo));
471 1.14 minoura
472 1.14 minoura r = bus_dmamem_alloc(sc->sc_dmat, MAXBSIZE, 0, 0,
473 1.14 minoura sc->sc_dmaseg, 1, &sc->sc_ndmasegs,
474 1.33 wiz BUS_DMA_NOWAIT);
475 1.14 minoura if (r)
476 1.14 minoura panic("mha_init: cannot allocate DMA memory");
477 1.14 minoura if (sc->sc_ndmasegs != 1)
478 1.14 minoura panic("mha_init: number of segment > 1??");
479 1.14 minoura r = bus_dmamem_map(sc->sc_dmat, sc->sc_dmaseg, sc->sc_ndmasegs,
480 1.33 wiz MAXBSIZE, &sc->sc_dmabuf, BUS_DMA_NOWAIT);
481 1.14 minoura if (r)
482 1.14 minoura panic("mha_init: cannot map DMA memory");
483 1.14 minoura r = bus_dmamap_create(sc->sc_dmat, MAXBSIZE, 1,
484 1.14 minoura MAXBSIZE, 0, BUS_DMA_NOWAIT,
485 1.14 minoura &sc->sc_dmamap);
486 1.14 minoura if (r)
487 1.14 minoura panic("mha_init: cannot create dmamap structure");
488 1.14 minoura r = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
489 1.14 minoura sc->sc_dmabuf, MAXBSIZE, NULL,
490 1.33 wiz BUS_DMA_NOWAIT);
491 1.14 minoura if (r)
492 1.1 oki panic("mha_init: cannot load DMA buffer into dmamap");
493 1.1 oki sc->sc_p = 0;
494 1.1 oki } else {
495 1.1 oki /* Cancel any active commands. */
496 1.1 oki sc->sc_flags |= SPC_ABORTING;
497 1.1 oki sc->sc_state = SPC_IDLE;
498 1.1 oki if ((acb = sc->sc_nexus) != NULL) {
499 1.1 oki acb->xs->error = XS_DRIVER_STUFFUP;
500 1.1 oki mha_done(sc, acb);
501 1.1 oki }
502 1.1 oki while ((acb = sc->nexus_list.tqh_first) != NULL) {
503 1.1 oki acb->xs->error = XS_DRIVER_STUFFUP;
504 1.1 oki mha_done(sc, acb);
505 1.1 oki }
506 1.1 oki }
507 1.1 oki
508 1.1 oki sc->sc_phase = sc->sc_prevphase = INVALID_PHASE;
509 1.1 oki for (r = 0; r < 8; r++) {
510 1.1 oki struct spc_tinfo *ti = &sc->sc_tinfo[r];
511 1.1 oki
512 1.1 oki ti->flags = 0;
513 1.1 oki #if SPC_USE_SYNCHRONOUS
514 1.1 oki ti->flags |= T_SYNCMODE;
515 1.1 oki ti->period = sc->sc_minsync;
516 1.1 oki ti->offset = SPC_SYNC_REQ_ACK_OFS;
517 1.1 oki #else
518 1.1 oki ti->period = ti->offset = 0;
519 1.1 oki #endif
520 1.1 oki ti->width = 0;
521 1.1 oki }
522 1.1 oki
523 1.1 oki sc->sc_state = SPC_IDLE;
524 1.1 oki }
525 1.1 oki
526 1.1 oki void
527 1.1 oki mha_free_acb(sc, acb, flags)
528 1.1 oki struct mha_softc *sc;
529 1.1 oki struct acb *acb;
530 1.1 oki int flags;
531 1.1 oki {
532 1.1 oki int s;
533 1.1 oki
534 1.1 oki s = splbio();
535 1.1 oki
536 1.1 oki acb->flags = 0;
537 1.1 oki TAILQ_INSERT_HEAD(&sc->free_list, acb, chain);
538 1.1 oki
539 1.1 oki /*
540 1.1 oki * If there were none, wake anybody waiting for one to come free,
541 1.1 oki * starting with queued entries.
542 1.1 oki */
543 1.1 oki if (acb->chain.tqe_next == 0)
544 1.1 oki wakeup(&sc->free_list);
545 1.1 oki
546 1.1 oki splx(s);
547 1.1 oki }
548 1.1 oki
549 1.1 oki
550 1.1 oki /*
552 1.1 oki * DRIVER FUNCTIONS CALLABLE FROM HIGHER LEVEL DRIVERS
553 1.1 oki */
554 1.1 oki
555 1.1 oki /*
556 1.1 oki * Expected sequence:
557 1.1 oki * 1) Command inserted into ready list
558 1.1 oki * 2) Command selected for execution
559 1.1 oki * 3) Command won arbitration and has selected target device
560 1.1 oki * 4) Send message out (identify message, eventually also sync.negotiations)
561 1.1 oki * 5) Send command
562 1.1 oki * 5a) Receive disconnect message, disconnect.
563 1.1 oki * 5b) Reselected by target
564 1.1 oki * 5c) Receive identify message from target.
565 1.1 oki * 6) Send or receive data
566 1.1 oki * 7) Receive status
567 1.1 oki * 8) Receive message (command complete etc.)
568 1.1 oki * 9) If status == SCSI_CHECK construct a synthetic request sense SCSI cmd.
569 1.1 oki * Repeat 2-8 (no disconnects please...)
570 1.1 oki */
571 1.1 oki
572 1.1 oki /*
573 1.1 oki * Start a selection. This is used by mha_sched() to select an idle target,
574 1.1 oki * and by mha_done() to immediately reselect a target to get sense information.
575 1.1 oki */
576 1.1 oki void
577 1.1 oki mhaselect(sc, target, lun, cmd, clen)
578 1.1 oki struct mha_softc *sc;
579 1.1 oki u_char target, lun;
580 1.1 oki u_char *cmd;
581 1.1 oki u_char clen;
582 1.1 oki {
583 1.1 oki int i;
584 1.1 oki int s;
585 1.1 oki
586 1.1 oki s = splbio(); /* XXX */
587 1.15 minoura
588 1.1 oki SPC_TRACE(("[mhaselect(t%d,l%d,cmd:%x)] ", target, lun, *(u_char *)cmd));
589 1.1 oki
590 1.1 oki /* CDB $B$r(B SPC $B$N(B MCS REG $B$K%;%C%H$9$k(B */
591 1.1 oki /* Now the command into the FIFO */
592 1.1 oki WAIT;
593 1.1 oki #if 1
594 1.1 oki SPC_MISC(("[cmd:"));
595 1.1 oki for (i = 0; i < clen; i++)
596 1.1 oki {
597 1.1 oki unsigned c = cmd[i];
598 1.1 oki if (i == 1)
599 1.1 oki c |= lun << 5;
600 1.1 oki SPC_MISC((" %02x", c));
601 1.1 oki sc->sc_pcx[i] = c;
602 1.27 wiz }
603 1.1 oki SPC_MISC(("], target=%d\n", target));
604 1.1 oki #else
605 1.1 oki memcpy(sc->sc_pcx, cmd, clen);
606 1.1 oki #endif
607 1.1 oki if (NSR & 0x80)
608 1.1 oki panic("scsistart: already selected...");
609 1.1 oki sc->sc_phase = COMMAND_PHASE;
610 1.1 oki
611 1.1 oki /* new state ASP_SELECTING */
612 1.1 oki sc->sc_state = SPC_SELECTING;
613 1.1 oki
614 1.1 oki SIR = target;
615 1.1 oki #if 0
616 1.1 oki CMR = CMD_SELECT;
617 1.1 oki #else
618 1.1 oki CMR = CMD_SEL_AND_CMD; /* select & cmd */
619 1.1 oki #endif
620 1.1 oki splx(s);
621 1.1 oki }
622 1.1 oki
623 1.1 oki #if 0
624 1.1 oki int
625 1.1 oki mha_reselect(sc, message)
626 1.1 oki struct mha_softc *sc;
627 1.1 oki u_char message;
628 1.22 bouyer {
629 1.1 oki u_char selid, target, lun;
630 1.1 oki struct acb *acb;
631 1.1 oki struct scsipi_periph *periph;
632 1.1 oki struct spc_tinfo *ti;
633 1.1 oki
634 1.1 oki /*
635 1.1 oki * The SCSI chip made a snapshot of the data bus while the reselection
636 1.1 oki * was being negotiated. This enables us to determine which target did
637 1.1 oki * the reselect.
638 1.1 oki */
639 1.1 oki selid = sc->sc_selid & ~(1 << sc->sc_id);
640 1.1 oki if (selid & (selid - 1)) {
641 1.1 oki printf("%s: reselect with invalid selid %02x; sending DEVICE RESET\n",
642 1.1 oki sc->sc_dev.dv_xname, selid);
643 1.1 oki SPC_BREAK();
644 1.1 oki goto reset;
645 1.1 oki }
646 1.1 oki
647 1.1 oki /*
648 1.1 oki * Search wait queue for disconnected cmd
649 1.1 oki * The list should be short, so I haven't bothered with
650 1.1 oki * any more sophisticated structures than a simple
651 1.1 oki * singly linked list.
652 1.1 oki */
653 1.1 oki target = ffs(selid) - 1;
654 1.22 bouyer lun = message & 0x07;
655 1.22 bouyer for (acb = sc->nexus_list.tqh_first; acb != NULL;
656 1.22 bouyer acb = acb->chain.tqe_next) {
657 1.1 oki periph = acb->xs->xs_periph;
658 1.1 oki if (periph->periph_target == target &&
659 1.1 oki periph->periph_lun == lun)
660 1.1 oki break;
661 1.1 oki }
662 1.1 oki if (acb == NULL) {
663 1.1 oki printf("%s: reselect from target %d lun %d with no nexus; sending ABORT\n",
664 1.1 oki sc->sc_dev.dv_xname, target, lun);
665 1.1 oki SPC_BREAK();
666 1.1 oki goto abort;
667 1.1 oki }
668 1.1 oki
669 1.1 oki /* Make this nexus active again. */
670 1.1 oki TAILQ_REMOVE(&sc->nexus_list, acb, chain);
671 1.1 oki sc->sc_state = SPC_HASNEXUS;
672 1.1 oki sc->sc_nexus = acb;
673 1.1 oki ti = &sc->sc_tinfo[target];
674 1.1 oki ti->lubusy |= (1 << lun);
675 1.1 oki mha_setsync(sc, ti);
676 1.1 oki
677 1.1 oki if (acb->flags & ACB_RESET)
678 1.1 oki mha_sched_msgout(sc, SEND_DEV_RESET);
679 1.1 oki else if (acb->flags & ACB_ABORTED)
680 1.1 oki mha_sched_msgout(sc, SEND_ABORT);
681 1.1 oki
682 1.1 oki /* Do an implicit RESTORE POINTERS. */
683 1.1 oki sc->sc_dp = acb->daddr;
684 1.1 oki sc->sc_dleft = acb->dleft;
685 1.1 oki sc->sc_cp = (u_char *)&acb->cmd;
686 1.1 oki sc->sc_cleft = acb->clen;
687 1.1 oki
688 1.1 oki return (0);
689 1.1 oki
690 1.1 oki reset:
691 1.1 oki mha_sched_msgout(sc, SEND_DEV_RESET);
692 1.1 oki return (1);
693 1.1 oki
694 1.1 oki abort:
695 1.1 oki mha_sched_msgout(sc, SEND_ABORT);
696 1.1 oki return (1);
697 1.1 oki }
698 1.1 oki #endif
699 1.1 oki /*
700 1.1 oki * Start a SCSI-command
701 1.22 bouyer * This function is called by the higher level SCSI-driver to queue/run
702 1.22 bouyer * SCSI-commands.
703 1.22 bouyer */
704 1.22 bouyer void
705 1.22 bouyer mha_scsi_request(chan, req, arg)
706 1.22 bouyer struct scsipi_channel *chan;
707 1.1 oki scsipi_adapter_req_t req;
708 1.22 bouyer void *arg;
709 1.22 bouyer {
710 1.1 oki struct scsipi_xfer *xs;
711 1.1 oki struct scsipi_periph *periph;
712 1.1 oki struct mha_softc *sc = (void *)chan->chan_adapter->adapt_dev;
713 1.22 bouyer struct acb *acb;
714 1.22 bouyer int s, flags;
715 1.22 bouyer
716 1.22 bouyer switch (req) {
717 1.22 bouyer case ADAPTER_REQ_RUN_XFER:
718 1.22 bouyer xs = arg;
719 1.22 bouyer periph = xs->xs_periph;
720 1.22 bouyer
721 1.22 bouyer SPC_TRACE(("[mha_scsi_cmd] "));
722 1.22 bouyer SPC_CMDS(("[0x%x, %d]->%d ", (int)xs->cmd->opcode, xs->cmdlen,
723 1.22 bouyer periph->periph_target));
724 1.22 bouyer
725 1.22 bouyer flags = xs->xs_control;
726 1.22 bouyer
727 1.22 bouyer /* Get a mha command block */
728 1.22 bouyer s = splbio();
729 1.22 bouyer acb = sc->free_list.tqh_first;
730 1.22 bouyer if (acb) {
731 1.1 oki TAILQ_REMOVE(&sc->free_list, acb, chain);
732 1.22 bouyer ACB_SETQ(acb, ACB_QNONE);
733 1.22 bouyer }
734 1.22 bouyer
735 1.22 bouyer if (acb == NULL) {
736 1.22 bouyer xs->error = XS_RESOURCE_SHORTAGE;
737 1.22 bouyer scsipi_done(xs);
738 1.22 bouyer splx(s);
739 1.1 oki return;
740 1.22 bouyer }
741 1.22 bouyer splx(s);
742 1.27 wiz
743 1.22 bouyer /* Initialize acb */
744 1.22 bouyer acb->xs = xs;
745 1.22 bouyer memcpy(&acb->cmd, xs->cmd, xs->cmdlen);
746 1.22 bouyer acb->clen = xs->cmdlen;
747 1.22 bouyer acb->daddr = xs->data;
748 1.22 bouyer acb->dleft = xs->datalen;
749 1.22 bouyer acb->stat = 0;
750 1.22 bouyer
751 1.22 bouyer s = splbio();
752 1.22 bouyer ACB_SETQ(acb, ACB_QREADY);
753 1.28 bouyer TAILQ_INSERT_TAIL(&sc->ready_list, acb, chain);
754 1.22 bouyer #if 1
755 1.1 oki callout_reset(&acb->xs->xs_callout,
756 1.22 bouyer mstohz(xs->timeout), mha_timeout, acb);
757 1.22 bouyer #endif
758 1.22 bouyer
759 1.22 bouyer /*
760 1.22 bouyer * $B%-%e!<$N=hM}Cf$G$J$1$l$P!"%9%1%8%e!<%j%s%03+;O$9$k(B
761 1.1 oki */
762 1.22 bouyer if (sc->sc_state == SPC_IDLE)
763 1.1 oki mha_sched(sc);
764 1.22 bouyer
765 1.22 bouyer splx(s);
766 1.22 bouyer
767 1.22 bouyer if (flags & XS_CTL_POLL) {
768 1.1 oki /* Not allowed to use interrupts, use polling instead */
769 1.22 bouyer mha_poll(sc, acb);
770 1.22 bouyer }
771 1.1 oki
772 1.22 bouyer SPC_MISC(("SUCCESSFULLY_QUEUED"));
773 1.22 bouyer return;
774 1.22 bouyer
775 1.1 oki case ADAPTER_REQ_GROW_RESOURCES:
776 1.22 bouyer /* XXX Not supported. */
777 1.22 bouyer return;
778 1.22 bouyer
779 1.1 oki case ADAPTER_REQ_SET_XFER_MODE:
780 1.1 oki /* XXX Not supported. */
781 1.1 oki return;
782 1.1 oki }
783 1.1 oki }
784 1.1 oki
785 1.1 oki /*
786 1.1 oki * Adjust transfer size in buffer structure
787 1.1 oki */
788 1.1 oki void
789 1.1 oki mha_minphys(bp)
790 1.1 oki struct buf *bp;
791 1.1 oki {
792 1.1 oki
793 1.1 oki SPC_TRACE(("mha_minphys "));
794 1.1 oki minphys(bp);
795 1.1 oki }
796 1.1 oki
797 1.22 bouyer /*
798 1.1 oki * Used when interrupt driven I/O isn't allowed, e.g. during boot.
799 1.1 oki */
800 1.1 oki void
801 1.1 oki mha_poll(sc, acb)
802 1.1 oki struct mha_softc *sc;
803 1.1 oki struct acb *acb;
804 1.1 oki {
805 1.1 oki struct scsipi_xfer *xs = acb->xs;
806 1.1 oki int count = xs->timeout * 100;
807 1.1 oki int s = splbio();
808 1.1 oki
809 1.1 oki SPC_TRACE(("[mha_poll] "));
810 1.1 oki
811 1.1 oki while (count) {
812 1.1 oki /*
813 1.1 oki * If we had interrupts enabled, would we
814 1.13 minoura * have got an interrupt?
815 1.17 thorpej */
816 1.1 oki if (SSR & SS_IREQUEST)
817 1.1 oki mhaintr(sc);
818 1.1 oki if ((xs->xs_status & XS_STS_DONE) != 0)
819 1.1 oki break;
820 1.1 oki DELAY(10);
821 1.1 oki #if 1
822 1.1 oki if (sc->sc_state == SPC_IDLE) {
823 1.1 oki SPC_TRACE(("[mha_poll: rescheduling] "));
824 1.1 oki mha_sched(sc);
825 1.1 oki }
826 1.1 oki #endif
827 1.1 oki count--;
828 1.1 oki }
829 1.1 oki
830 1.1 oki if (count == 0) {
831 1.1 oki SPC_MISC(("mha_poll: timeout"));
832 1.22 bouyer mha_timeout((caddr_t)acb);
833 1.1 oki }
834 1.1 oki splx(s);
835 1.1 oki scsipi_done(xs);
836 1.1 oki }
837 1.1 oki
838 1.1 oki /*
840 1.1 oki * LOW LEVEL SCSI UTILITIES
841 1.1 oki */
842 1.1 oki
843 1.1 oki /*
844 1.1 oki * Set synchronous transfer offset and period.
845 1.1 oki */
846 1.1 oki inline void
847 1.1 oki mha_setsync(sc, ti)
848 1.1 oki struct mha_softc *sc;
849 1.1 oki struct spc_tinfo *ti;
850 1.1 oki {
851 1.1 oki }
852 1.1 oki
853 1.1 oki
854 1.1 oki /*
856 1.1 oki * Schedule a SCSI operation. This has now been pulled out of the interrupt
857 1.1 oki * handler so that we may call it from mha_scsi_cmd and mha_done. This may
858 1.1 oki * save us an unecessary interrupt just to get things going. Should only be
859 1.1 oki * called when state == SPC_IDLE and at bio pl.
860 1.22 bouyer */
861 1.1 oki void
862 1.1 oki mha_sched(sc)
863 1.1 oki register struct mha_softc *sc;
864 1.1 oki {
865 1.1 oki struct scsipi_periph *periph;
866 1.1 oki struct acb *acb;
867 1.1 oki int t;
868 1.1 oki
869 1.1 oki SPC_TRACE(("[mha_sched] "));
870 1.1 oki if (sc->sc_state != SPC_IDLE)
871 1.1 oki panic("mha_sched: not IDLE (state=%d)", sc->sc_state);
872 1.1 oki
873 1.1 oki if (sc->sc_flags & SPC_ABORTING)
874 1.1 oki return;
875 1.1 oki
876 1.1 oki /*
877 1.22 bouyer * Find first acb in ready queue that is for a target/lunit
878 1.22 bouyer * combinations that is not busy.
879 1.1 oki */
880 1.22 bouyer for (acb = sc->ready_list.tqh_first; acb ; acb = acb->chain.tqe_next) {
881 1.1 oki struct spc_tinfo *ti;
882 1.1 oki periph = acb->xs->xs_periph;
883 1.1 oki t = periph->periph_target;
884 1.1 oki ti = &sc->sc_tinfo[t];
885 1.1 oki if (!(ti->lubusy & (1 << periph->periph_lun))) {
886 1.1 oki if ((acb->flags & ACB_QBITS) != ACB_QREADY)
887 1.1 oki panic("mha: busy entry on ready list");
888 1.1 oki TAILQ_REMOVE(&sc->ready_list, acb, chain);
889 1.1 oki ACB_SETQ(acb, ACB_QNONE);
890 1.22 bouyer sc->sc_nexus = acb;
891 1.22 bouyer sc->sc_flags = 0;
892 1.1 oki sc->sc_prevphase = INVALID_PHASE;
893 1.1 oki sc->sc_dp = acb->daddr;
894 1.1 oki sc->sc_dleft = acb->dleft;
895 1.1 oki ti->lubusy |= (1<<periph->periph_lun);
896 1.22 bouyer mhaselect(sc, t, periph->periph_lun,
897 1.22 bouyer (u_char *)&acb->cmd, acb->clen);
898 1.1 oki break;
899 1.1 oki } else {
900 1.1 oki SPC_MISC(("%d:%d busy\n",
901 1.1 oki periph->periph_target,
902 1.1 oki periph->periph_lun));
903 1.1 oki }
904 1.1 oki }
905 1.1 oki }
906 1.1 oki
907 1.1 oki /*
909 1.1 oki * POST PROCESSING OF SCSI_CMD (usually current)
910 1.1 oki */
911 1.22 bouyer void
912 1.22 bouyer mha_done(sc, acb)
913 1.1 oki struct mha_softc *sc;
914 1.1 oki struct acb *acb;
915 1.1 oki {
916 1.1 oki struct scsipi_xfer *xs = acb->xs;
917 1.19 thorpej struct scsipi_periph *periph = xs->xs_periph;
918 1.1 oki struct spc_tinfo *ti = &sc->sc_tinfo[periph->periph_target];
919 1.1 oki
920 1.1 oki SPC_TRACE(("[mha_done(error:%x)] ", xs->error));
921 1.1 oki
922 1.1 oki #if 1
923 1.1 oki callout_stop(&acb->xs->xs_callout);
924 1.1 oki #endif
925 1.1 oki
926 1.1 oki /*
927 1.1 oki * Now, if we've come here with no error code, i.e. we've kept the
928 1.1 oki * initial XS_NOERROR, and the status code signals that we should
929 1.1 oki * check sense, we'll need to set up a request sense cmd block and
930 1.1 oki * push the command back into the ready queue *before* any other
931 1.1 oki * commands for this target/lunit, else we lose the sense info.
932 1.1 oki * We don't support chk sense conditions for the request sense cmd.
933 1.4 msaitoh */
934 1.22 bouyer if (xs->error == XS_NOERROR) {
935 1.22 bouyer if ((acb->flags & ACB_ABORTED) != 0) {
936 1.4 msaitoh xs->error = XS_TIMEOUT;
937 1.4 msaitoh } else if (acb->flags & ACB_CHKSENSE) {
938 1.22 bouyer xs->error = XS_SENSE;
939 1.4 msaitoh } else {
940 1.4 msaitoh xs->status = acb->stat & ST_MASK;
941 1.4 msaitoh switch (xs->status) {
942 1.4 msaitoh case SCSI_CHECK:
943 1.4 msaitoh xs->resid = acb->dleft;
944 1.4 msaitoh /* FALLTHOUGH */
945 1.4 msaitoh case SCSI_BUSY:
946 1.4 msaitoh xs->error = XS_BUSY;
947 1.4 msaitoh break;
948 1.4 msaitoh case SCSI_OK:
949 1.4 msaitoh xs->resid = acb->dleft;
950 1.4 msaitoh break;
951 1.4 msaitoh default:
952 1.1 oki xs->error = XS_DRIVER_STUFFUP;
953 1.1 oki #if SPC_DEBUG
954 1.1 oki printf("%s: mha_done: bad stat 0x%x\n",
955 1.1 oki sc->sc_dev.dv_xname, acb->stat);
956 1.1 oki #endif
957 1.1 oki break;
958 1.1 oki }
959 1.1 oki }
960 1.1 oki }
961 1.4 msaitoh
962 1.1 oki #if SPC_DEBUG
963 1.1 oki if ((mha_debug & SPC_SHOWMISC) != 0) {
964 1.1 oki if (xs->resid != 0)
965 1.1 oki printf("resid=%d ", xs->resid);
966 1.1 oki if (xs->error == XS_SENSE)
967 1.1 oki printf("sense=0x%02x\n", xs->sense.scsi_sense.error_code);
968 1.1 oki else
969 1.1 oki printf("error=%d\n", xs->error);
970 1.1 oki }
971 1.1 oki #endif
972 1.1 oki
973 1.1 oki /*
974 1.1 oki * Remove the ACB from whatever queue it's on.
975 1.1 oki */
976 1.1 oki switch (acb->flags & ACB_QBITS) {
977 1.22 bouyer case ACB_QNONE:
978 1.1 oki if (acb != sc->sc_nexus) {
979 1.1 oki panic("%s: floating acb", sc->sc_dev.dv_xname);
980 1.1 oki }
981 1.1 oki sc->sc_nexus = NULL;
982 1.1 oki sc->sc_state = SPC_IDLE;
983 1.1 oki ti->lubusy &= ~(1<<periph->periph_lun);
984 1.1 oki mha_sched(sc);
985 1.22 bouyer break;
986 1.1 oki case ACB_QREADY:
987 1.1 oki TAILQ_REMOVE(&sc->ready_list, acb, chain);
988 1.1 oki break;
989 1.1 oki case ACB_QNEXUS:
990 1.1 oki TAILQ_REMOVE(&sc->nexus_list, acb, chain);
991 1.1 oki ti->lubusy &= ~(1<<periph->periph_lun);
992 1.1 oki break;
993 1.1 oki case ACB_QFREE:
994 1.1 oki panic("%s: dequeue: busy acb on free list",
995 1.1 oki sc->sc_dev.dv_xname);
996 1.1 oki break;
997 1.1 oki default:
998 1.1 oki panic("%s: dequeue: unknown queue %d",
999 1.1 oki sc->sc_dev.dv_xname, acb->flags & ACB_QBITS);
1000 1.1 oki }
1001 1.17 thorpej
1002 1.1 oki /* Put it on the free list, and clear flags. */
1003 1.1 oki #if 0
1004 1.1 oki TAILQ_INSERT_HEAD(&sc->free_list, acb, chain);
1005 1.1 oki acb->flags = ACB_QFREE;
1006 1.1 oki #else
1007 1.1 oki mha_free_acb(sc, acb, xs->xs_control);
1008 1.1 oki #endif
1009 1.1 oki
1010 1.1 oki ti->cmds++;
1011 1.1 oki scsipi_done(xs);
1012 1.1 oki }
1013 1.1 oki
1014 1.1 oki void
1015 1.1 oki mha_dequeue(sc, acb)
1016 1.1 oki struct mha_softc *sc;
1017 1.1 oki struct acb *acb;
1018 1.1 oki {
1019 1.1 oki
1020 1.1 oki if (acb->flags & ACB_QNEXUS) {
1021 1.1 oki TAILQ_REMOVE(&sc->nexus_list, acb, chain);
1022 1.1 oki } else {
1023 1.1 oki TAILQ_REMOVE(&sc->ready_list, acb, chain);
1024 1.1 oki }
1025 1.1 oki }
1026 1.1 oki
1027 1.1 oki /*
1029 1.1 oki * INTERRUPT/PROTOCOL ENGINE
1030 1.1 oki */
1031 1.1 oki
1032 1.1 oki /*
1033 1.1 oki * Schedule an outgoing message by prioritizing it, and asserting
1034 1.1 oki * attention on the bus. We can only do this when we are the initiator
1035 1.1 oki * else there will be an illegal command interrupt.
1036 1.1 oki */
1037 1.1 oki #define mha_sched_msgout(m) \
1038 1.1 oki do { \
1039 1.1 oki SPC_MISC(("mha_sched_msgout %d ", m)); \
1040 1.1 oki CMR = CMD_SET_ATN; \
1041 1.1 oki sc->sc_msgpriq |= (m); \
1042 1.1 oki } while (0)
1043 1.1 oki
1044 1.1 oki /*
1045 1.1 oki * Precondition:
1046 1.1 oki * The SCSI bus is already in the MSGI phase and there is a message byte
1047 1.1 oki * on the bus, along with an asserted REQ signal.
1048 1.1 oki */
1049 1.1 oki void
1050 1.1 oki mha_msgin(sc)
1051 1.1 oki register struct mha_softc *sc;
1052 1.1 oki {
1053 1.1 oki register int v;
1054 1.1 oki
1055 1.1 oki SPC_TRACE(("[mha_msgin(curmsglen:%d)] ", sc->sc_imlen));
1056 1.1 oki
1057 1.1 oki /*
1058 1.1 oki * Prepare for a new message. A message should (according
1059 1.1 oki * to the SCSI standard) be transmitted in one single
1060 1.1 oki * MESSAGE_IN_PHASE. If we have been in some other phase,
1061 1.1 oki * then this is a new message.
1062 1.1 oki */
1063 1.1 oki if (sc->sc_prevphase != MESSAGE_IN_PHASE) {
1064 1.1 oki sc->sc_flags &= ~SPC_DROP_MSGI;
1065 1.1 oki sc->sc_imlen = 0;
1066 1.1 oki }
1067 1.1 oki
1068 1.1 oki WAIT;
1069 1.1 oki
1070 1.1 oki v = MBR; /* modified byte */
1071 1.1 oki v = sc->sc_pcx[0];
1072 1.1 oki
1073 1.1 oki sc->sc_imess[sc->sc_imlen] = v;
1074 1.1 oki
1075 1.1 oki /*
1076 1.1 oki * If we're going to reject the message, don't bother storing
1077 1.1 oki * the incoming bytes. But still, we need to ACK them.
1078 1.1 oki */
1079 1.1 oki
1080 1.1 oki if ((sc->sc_flags & SPC_DROP_MSGI)) {
1081 1.1 oki CMR = CMD_SET_ATN;
1082 1.1 oki /* ESPCMD(sc, ESPCMD_MSGOK);*/
1083 1.1 oki printf("<dropping msg byte %x>",
1084 1.1 oki sc->sc_imess[sc->sc_imlen]);
1085 1.1 oki return;
1086 1.1 oki }
1087 1.1 oki
1088 1.1 oki if (sc->sc_imlen >= SPC_MAX_MSG_LEN) {
1089 1.1 oki mha_sched_msgout(SEND_REJECT);
1090 1.1 oki sc->sc_flags |= SPC_DROP_MSGI;
1091 1.1 oki } else {
1092 1.23 tsutsui sc->sc_imlen++;
1093 1.1 oki /*
1094 1.23 tsutsui * This testing is suboptimal, but most
1095 1.1 oki * messages will be of the one byte variety, so
1096 1.23 tsutsui * it should not effect performance
1097 1.1 oki * significantly.
1098 1.1 oki */
1099 1.1 oki if (sc->sc_imlen == 1 && MSG_IS1BYTE(sc->sc_imess[0]))
1100 1.1 oki goto gotit;
1101 1.1 oki if (sc->sc_imlen == 2 && MSG_IS2BYTE(sc->sc_imess[0]))
1102 1.1 oki goto gotit;
1103 1.1 oki if (sc->sc_imlen >= 3 && MSG_ISEXTENDED(sc->sc_imess[0]) &&
1104 1.1 oki sc->sc_imlen == sc->sc_imess[1] + 2)
1105 1.1 oki goto gotit;
1106 1.1 oki }
1107 1.1 oki #if 0
1108 1.1 oki /* Ack what we have so far */
1109 1.1 oki ESPCMD(sc, ESPCMD_MSGOK);
1110 1.1 oki #endif
1111 1.1 oki return;
1112 1.1 oki
1113 1.1 oki gotit:
1114 1.1 oki SPC_MSGS(("gotmsg(%x)", sc->sc_imess[0]));
1115 1.1 oki /*
1116 1.1 oki * Now we should have a complete message (1 byte, 2 byte
1117 1.22 bouyer * and moderately long extended messages). We only handle
1118 1.1 oki * extended messages which total length is shorter than
1119 1.1 oki * SPC_MAX_MSG_LEN. Longer messages will be amputated.
1120 1.1 oki */
1121 1.1 oki if (sc->sc_state == SPC_HASNEXUS) {
1122 1.1 oki struct acb *acb = sc->sc_nexus;
1123 1.22 bouyer struct spc_tinfo *ti =
1124 1.1 oki &sc->sc_tinfo[acb->xs->xs_periph->periph_target];
1125 1.1 oki
1126 1.22 bouyer switch (sc->sc_imess[0]) {
1127 1.22 bouyer case MSG_CMDCOMPLETE:
1128 1.1 oki SPC_MSGS(("cmdcomplete "));
1129 1.1 oki if (sc->sc_dleft < 0) {
1130 1.1 oki struct scsipi_periph *periph = acb->xs->xs_periph;
1131 1.1 oki printf("mha: %d extra bytes from %d:%d\n",
1132 1.1 oki -sc->sc_dleft,
1133 1.1 oki periph->periph_target,
1134 1.1 oki periph->periph_lun);
1135 1.1 oki sc->sc_dleft = 0;
1136 1.1 oki }
1137 1.1 oki acb->xs->resid = acb->dleft = sc->sc_dleft;
1138 1.1 oki sc->sc_flags |= SPC_BUSFREE_OK;
1139 1.1 oki break;
1140 1.1 oki
1141 1.22 bouyer case MSG_MESSAGE_REJECT:
1142 1.14 minoura #if SPC_DEBUG
1143 1.1 oki if (mha_debug & SPC_SHOWMSGS)
1144 1.1 oki printf("%s: our msg rejected by target\n",
1145 1.1 oki sc->sc_dev.dv_xname);
1146 1.1 oki #endif
1147 1.1 oki #if 1 /* XXX - must remember last message */
1148 1.1 oki scsipi_printaddr(acb->xs->xs_periph);
1149 1.1 oki printf("MSG_MESSAGE_REJECT>>");
1150 1.1 oki #endif
1151 1.1 oki if (sc->sc_flags & SPC_SYNCHNEGO) {
1152 1.1 oki ti->period = ti->offset = 0;
1153 1.1 oki sc->sc_flags &= ~SPC_SYNCHNEGO;
1154 1.1 oki ti->flags &= ~T_NEGOTIATE;
1155 1.1 oki }
1156 1.1 oki /* Not all targets understand INITIATOR_DETECTED_ERR */
1157 1.1 oki if (sc->sc_msgout == SEND_INIT_DET_ERR)
1158 1.1 oki mha_sched_msgout(SEND_ABORT);
1159 1.1 oki break;
1160 1.1 oki case MSG_NOOP:
1161 1.22 bouyer SPC_MSGS(("noop "));
1162 1.1 oki break;
1163 1.1 oki case MSG_DISCONNECT:
1164 1.1 oki SPC_MSGS(("disconnect "));
1165 1.1 oki ti->dconns++;
1166 1.1 oki sc->sc_flags |= SPC_DISCON;
1167 1.1 oki sc->sc_flags |= SPC_BUSFREE_OK;
1168 1.1 oki if ((acb->xs->xs_periph->periph_quirks & PQUIRK_AUTOSAVE) == 0)
1169 1.1 oki break;
1170 1.1 oki /*FALLTHROUGH*/
1171 1.1 oki case MSG_SAVEDATAPOINTER:
1172 1.1 oki SPC_MSGS(("save datapointer "));
1173 1.1 oki acb->dleft = sc->sc_dleft;
1174 1.1 oki acb->daddr = sc->sc_dp;
1175 1.1 oki break;
1176 1.1 oki case MSG_RESTOREPOINTERS:
1177 1.1 oki SPC_MSGS(("restore datapointer "));
1178 1.1 oki if (!acb) {
1179 1.1 oki mha_sched_msgout(SEND_ABORT);
1180 1.1 oki printf("%s: no DATAPOINTERs to restore\n",
1181 1.1 oki sc->sc_dev.dv_xname);
1182 1.1 oki break;
1183 1.22 bouyer }
1184 1.1 oki sc->sc_dp = acb->daddr;
1185 1.1 oki sc->sc_dleft = acb->dleft;
1186 1.1 oki break;
1187 1.1 oki case MSG_PARITY_ERROR:
1188 1.1 oki printf("%s:target%d: MSG_PARITY_ERROR\n",
1189 1.1 oki sc->sc_dev.dv_xname,
1190 1.1 oki acb->xs->xs_periph->periph_target);
1191 1.1 oki break;
1192 1.1 oki case MSG_EXTENDED:
1193 1.1 oki SPC_MSGS(("extended(%x) ", sc->sc_imess[2]));
1194 1.1 oki switch (sc->sc_imess[2]) {
1195 1.1 oki case MSG_EXT_SDTR:
1196 1.1 oki SPC_MSGS(("SDTR period %d, offset %d ",
1197 1.1 oki sc->sc_imess[3], sc->sc_imess[4]));
1198 1.1 oki ti->period = sc->sc_imess[3];
1199 1.22 bouyer ti->offset = sc->sc_imess[4];
1200 1.1 oki if (sc->sc_minsync == 0) {
1201 1.1 oki /* We won't do synch */
1202 1.1 oki ti->offset = 0;
1203 1.1 oki mha_sched_msgout(SEND_SDTR);
1204 1.22 bouyer } else if (ti->offset == 0) {
1205 1.1 oki printf("%s:%d: async\n", "mha",
1206 1.1 oki acb->xs->xs_periph->periph_target);
1207 1.1 oki ti->offset = 0;
1208 1.24 minoura sc->sc_flags &= ~SPC_SYNCHNEGO;
1209 1.1 oki } else if (ti->period > 124) {
1210 1.1 oki printf("%s:%d: async\n", "mha",
1211 1.1 oki acb->xs->xs_periph->periph_target);
1212 1.1 oki ti->offset = 0;
1213 1.1 oki mha_sched_msgout(SEND_SDTR);
1214 1.4 msaitoh } else {
1215 1.22 bouyer #if 0
1216 1.1 oki int p;
1217 1.1 oki p = mha_stp2cpb(sc, ti->period);
1218 1.1 oki ti->period = mha_cpb2stp(sc, p);
1219 1.1 oki #endif
1220 1.1 oki
1221 1.4 msaitoh #if SPC_DEBUG
1222 1.1 oki scsipi_printaddr(acb->xs->xs_periph);
1223 1.1 oki #endif
1224 1.1 oki if ((sc->sc_flags&SPC_SYNCHNEGO) == 0) {
1225 1.1 oki /* Target initiated negotiation */
1226 1.1 oki if (ti->flags & T_SYNCMODE) {
1227 1.1 oki ti->flags &= ~T_SYNCMODE;
1228 1.1 oki #if SPC_DEBUG
1229 1.1 oki printf("renegotiated ");
1230 1.1 oki #endif
1231 1.1 oki }
1232 1.1 oki TMR=TM_ASYNC;
1233 1.1 oki /* Clamp to our maxima */
1234 1.1 oki if (ti->period < sc->sc_minsync)
1235 1.1 oki ti->period = sc->sc_minsync;
1236 1.1 oki if (ti->offset > 15)
1237 1.1 oki ti->offset = 15;
1238 1.1 oki mha_sched_msgout(SEND_SDTR);
1239 1.1 oki } else {
1240 1.1 oki /* we are sync */
1241 1.1 oki sc->sc_flags &= ~SPC_SYNCHNEGO;
1242 1.1 oki TMR = TM_SYNC;
1243 1.1 oki ti->flags |= T_SYNCMODE;
1244 1.1 oki }
1245 1.1 oki }
1246 1.1 oki ti->flags &= ~T_NEGOTIATE;
1247 1.1 oki break;
1248 1.1 oki default: /* Extended messages we don't handle */
1249 1.1 oki CMR = CMD_SET_ATN; /* XXX? */
1250 1.1 oki break;
1251 1.1 oki }
1252 1.1 oki break;
1253 1.1 oki default:
1254 1.1 oki SPC_MSGS(("ident "));
1255 1.1 oki /* thanks for that ident... */
1256 1.1 oki if (!MSG_ISIDENTIFY(sc->sc_imess[0])) {
1257 1.22 bouyer SPC_MISC(("unknown "));
1258 1.1 oki printf("%s: unimplemented message: %d\n", sc->sc_dev.dv_xname, sc->sc_imess[0]);
1259 1.1 oki CMR = CMD_SET_ATN; /* XXX? */
1260 1.1 oki }
1261 1.1 oki break;
1262 1.1 oki }
1263 1.1 oki } else if (sc->sc_state == SPC_RESELECTED) {
1264 1.1 oki struct scsipi_periph *periph = NULL;
1265 1.1 oki struct acb *acb;
1266 1.1 oki struct spc_tinfo *ti;
1267 1.1 oki u_char lunit;
1268 1.1 oki
1269 1.1 oki if (MSG_ISIDENTIFY(sc->sc_imess[0])) { /* Identify? */
1270 1.1 oki SPC_MISC(("searching "));
1271 1.1 oki /*
1272 1.1 oki * Search wait queue for disconnected cmd
1273 1.22 bouyer * The list should be short, so I haven't bothered with
1274 1.22 bouyer * any more sophisticated structures than a simple
1275 1.22 bouyer * singly linked list.
1276 1.1 oki */
1277 1.1 oki lunit = sc->sc_imess[0] & 0x07;
1278 1.1 oki for (acb = sc->nexus_list.tqh_first; acb;
1279 1.1 oki acb = acb->chain.tqe_next) {
1280 1.1 oki periph = acb->xs->xs_periph;
1281 1.1 oki if (periph->periph_lun == lunit &&
1282 1.1 oki sc->sc_selid == (1<<periph->periph_target)) {
1283 1.1 oki TAILQ_REMOVE(&sc->nexus_list, acb,
1284 1.1 oki chain);
1285 1.14 minoura ACB_SETQ(acb, ACB_QNONE);
1286 1.1 oki break;
1287 1.1 oki }
1288 1.1 oki }
1289 1.1 oki
1290 1.1 oki if (!acb) { /* Invalid reselection! */
1291 1.1 oki mha_sched_msgout(SEND_ABORT);
1292 1.22 bouyer printf("mha: invalid reselect (idbit=0x%2x)\n",
1293 1.1 oki sc->sc_selid);
1294 1.1 oki } else { /* Reestablish nexus */
1295 1.1 oki /*
1296 1.22 bouyer * Setup driver data structures and
1297 1.22 bouyer * do an implicit RESTORE POINTERS
1298 1.1 oki */
1299 1.1 oki ti = &sc->sc_tinfo[periph->periph_target];
1300 1.1 oki sc->sc_nexus = acb;
1301 1.1 oki sc->sc_dp = acb->daddr;
1302 1.1 oki sc->sc_dleft = acb->dleft;
1303 1.1 oki sc->sc_tinfo[periph->periph_target].lubusy
1304 1.1 oki |= (1<<periph->periph_lun);
1305 1.1 oki if (ti->flags & T_SYNCMODE) {
1306 1.1 oki TMR = TM_SYNC; /* XXX */
1307 1.1 oki } else {
1308 1.1 oki TMR = TM_ASYNC;
1309 1.1 oki }
1310 1.1 oki SPC_MISC(("... found acb"));
1311 1.1 oki sc->sc_state = SPC_HASNEXUS;
1312 1.1 oki }
1313 1.1 oki } else {
1314 1.1 oki printf("%s: bogus reselect (no IDENTIFY) %0x2x\n",
1315 1.1 oki sc->sc_dev.dv_xname, sc->sc_selid);
1316 1.1 oki mha_sched_msgout(SEND_DEV_RESET);
1317 1.1 oki }
1318 1.1 oki } else { /* Neither SPC_HASNEXUS nor SPC_RESELECTED! */
1319 1.1 oki printf("%s: unexpected message in; will send DEV_RESET\n",
1320 1.1 oki sc->sc_dev.dv_xname);
1321 1.1 oki mha_sched_msgout(SEND_DEV_RESET);
1322 1.1 oki }
1323 1.1 oki
1324 1.1 oki /* Ack last message byte */
1325 1.1 oki #if 0
1326 1.1 oki ESPCMD(sc, ESPCMD_MSGOK);
1327 1.1 oki #endif
1328 1.1 oki
1329 1.1 oki /* Done, reset message pointer. */
1330 1.1 oki sc->sc_flags &= ~SPC_DROP_MSGI;
1331 1.1 oki sc->sc_imlen = 0;
1332 1.1 oki }
1333 1.1 oki
1334 1.24 minoura /*
1335 1.1 oki * Send the highest priority, scheduled message.
1336 1.24 minoura */
1337 1.1 oki void
1338 1.1 oki mha_msgout(sc)
1339 1.1 oki register struct mha_softc *sc;
1340 1.1 oki {
1341 1.1 oki #if (SPC_USE_SYNCHRONOUS || SPC_USE_WIDE)
1342 1.1 oki struct spc_tinfo *ti;
1343 1.1 oki #endif
1344 1.1 oki int n;
1345 1.1 oki
1346 1.1 oki SPC_TRACE(("mha_msgout "));
1347 1.1 oki
1348 1.1 oki if (sc->sc_prevphase == MESSAGE_OUT_PHASE) {
1349 1.1 oki if (sc->sc_omp == sc->sc_omess) {
1350 1.1 oki /*
1351 1.1 oki * This is a retransmission.
1352 1.1 oki *
1353 1.1 oki * We get here if the target stayed in MESSAGE OUT
1354 1.1 oki * phase. Section 5.1.9.2 of the SCSI 2 spec indicates
1355 1.1 oki * that all of the previously transmitted messages must
1356 1.1 oki * be sent again, in the same order. Therefore, we
1357 1.1 oki * requeue all the previously transmitted messages, and
1358 1.1 oki * start again from the top. Our simple priority
1359 1.1 oki * scheme keeps the messages in the right order.
1360 1.1 oki */
1361 1.1 oki SPC_MISC(("retransmitting "));
1362 1.1 oki sc->sc_msgpriq |= sc->sc_msgoutq;
1363 1.1 oki /*
1364 1.1 oki * Set ATN. If we're just sending a trivial 1-byte
1365 1.1 oki * message, we'll clear ATN later on anyway.
1366 1.1 oki */
1367 1.1 oki CMR = CMD_SET_ATN; /* XXX? */
1368 1.1 oki } else {
1369 1.1 oki /* This is a continuation of the previous message. */
1370 1.1 oki n = sc->sc_omp - sc->sc_omess;
1371 1.1 oki goto nextbyte;
1372 1.1 oki }
1373 1.1 oki }
1374 1.1 oki
1375 1.1 oki /* No messages transmitted so far. */
1376 1.1 oki sc->sc_msgoutq = 0;
1377 1.1 oki sc->sc_lastmsg = 0;
1378 1.1 oki
1379 1.1 oki nextmsg:
1380 1.1 oki /* Pick up highest priority message. */
1381 1.1 oki sc->sc_currmsg = sc->sc_msgpriq & -sc->sc_msgpriq;
1382 1.1 oki sc->sc_msgpriq &= ~sc->sc_currmsg;
1383 1.22 bouyer sc->sc_msgoutq |= sc->sc_currmsg;
1384 1.1 oki
1385 1.1 oki /* Build the outgoing message data. */
1386 1.1 oki switch (sc->sc_currmsg) {
1387 1.1 oki case SEND_IDENTIFY:
1388 1.1 oki SPC_ASSERT(sc->sc_nexus != NULL);
1389 1.1 oki sc->sc_omess[0] =
1390 1.22 bouyer MSG_IDENTIFY(sc->sc_nexus->xs->xs_periph->periph_lun, 1);
1391 1.1 oki n = 1;
1392 1.1 oki break;
1393 1.1 oki
1394 1.1 oki #if SPC_USE_SYNCHRONOUS
1395 1.1 oki case SEND_SDTR:
1396 1.1 oki SPC_ASSERT(sc->sc_nexus != NULL);
1397 1.1 oki ti = &sc->sc_tinfo[sc->sc_nexus->xs->xs_periph->periph_target];
1398 1.1 oki sc->sc_omess[4] = MSG_EXTENDED;
1399 1.1 oki sc->sc_omess[3] = 3;
1400 1.1 oki sc->sc_omess[2] = MSG_EXT_SDTR;
1401 1.1 oki sc->sc_omess[1] = ti->period >> 2;
1402 1.1 oki sc->sc_omess[0] = ti->offset;
1403 1.22 bouyer n = 5;
1404 1.1 oki break;
1405 1.1 oki #endif
1406 1.1 oki
1407 1.1 oki #if SPC_USE_WIDE
1408 1.1 oki case SEND_WDTR:
1409 1.1 oki SPC_ASSERT(sc->sc_nexus != NULL);
1410 1.1 oki ti = &sc->sc_tinfo[sc->sc_nexus->xs->xs_periph->periph_target];
1411 1.1 oki sc->sc_omess[3] = MSG_EXTENDED;
1412 1.1 oki sc->sc_omess[2] = 2;
1413 1.1 oki sc->sc_omess[1] = MSG_EXT_WDTR;
1414 1.1 oki sc->sc_omess[0] = ti->width;
1415 1.1 oki n = 4;
1416 1.1 oki break;
1417 1.1 oki #endif
1418 1.1 oki
1419 1.1 oki case SEND_DEV_RESET:
1420 1.1 oki sc->sc_flags |= SPC_ABORTING;
1421 1.1 oki sc->sc_omess[0] = MSG_BUS_DEV_RESET;
1422 1.1 oki n = 1;
1423 1.1 oki break;
1424 1.1 oki
1425 1.1 oki case SEND_REJECT:
1426 1.1 oki sc->sc_omess[0] = MSG_MESSAGE_REJECT;
1427 1.1 oki n = 1;
1428 1.1 oki break;
1429 1.1 oki
1430 1.1 oki case SEND_PARITY_ERROR:
1431 1.1 oki sc->sc_omess[0] = MSG_PARITY_ERROR;
1432 1.1 oki n = 1;
1433 1.1 oki break;
1434 1.1 oki
1435 1.1 oki case SEND_INIT_DET_ERR:
1436 1.1 oki sc->sc_omess[0] = MSG_INITIATOR_DET_ERR;
1437 1.1 oki n = 1;
1438 1.1 oki break;
1439 1.1 oki
1440 1.1 oki case SEND_ABORT:
1441 1.1 oki sc->sc_flags |= SPC_ABORTING;
1442 1.1 oki sc->sc_omess[0] = MSG_ABORT;
1443 1.1 oki n = 1;
1444 1.1 oki break;
1445 1.1 oki
1446 1.1 oki default:
1447 1.1 oki printf("%s: unexpected MESSAGE OUT; sending NOOP\n",
1448 1.1 oki sc->sc_dev.dv_xname);
1449 1.1 oki SPC_BREAK();
1450 1.1 oki sc->sc_omess[0] = MSG_NOOP;
1451 1.1 oki n = 1;
1452 1.1 oki break;
1453 1.1 oki }
1454 1.1 oki sc->sc_omp = &sc->sc_omess[n];
1455 1.1 oki
1456 1.1 oki nextbyte:
1457 1.1 oki /* Send message bytes. */
1458 1.1 oki /* send TRANSFER command. */
1459 1.1 oki sc->sc_ps[3] = 1;
1460 1.1 oki sc->sc_ps[4] = n >> 8;
1461 1.1 oki sc->sc_pc[10] = n;
1462 1.1 oki sc->sc_ps[-1] = 0x000F; /* burst */
1463 1.1 oki asm volatile ("nop");
1464 1.1 oki CMR = CMD_SEND_FROM_DMA; /* send from DMA */
1465 1.1 oki for (;;) {
1466 1.1 oki if ((SSR & SS_BUSY) != 0)
1467 1.1 oki break;
1468 1.1 oki if (SSR & SS_IREQUEST)
1469 1.1 oki goto out;
1470 1.1 oki }
1471 1.1 oki for (;;) {
1472 1.1 oki #if 0
1473 1.1 oki for (;;) {
1474 1.1 oki if ((PSNS & PSNS_REQ) != 0)
1475 1.1 oki break;
1476 1.1 oki /* Wait for REQINIT. XXX Need timeout. */
1477 1.1 oki }
1478 1.1 oki #endif
1479 1.1 oki if (SSR & SS_IREQUEST) {
1480 1.1 oki /*
1481 1.1 oki * Target left MESSAGE OUT, possibly to reject
1482 1.1 oki * our message.
1483 1.1 oki *
1484 1.1 oki * If this is the last message being sent, then we
1485 1.1 oki * deassert ATN, since either the target is going to
1486 1.1 oki * ignore this message, or it's going to ask for a
1487 1.1 oki * retransmission via MESSAGE PARITY ERROR (in which
1488 1.1 oki * case we reassert ATN anyway).
1489 1.1 oki */
1490 1.1 oki #if 0
1491 1.1 oki if (sc->sc_msgpriq == 0)
1492 1.1 oki CMR = CMD_RESET_ATN;
1493 1.1 oki #endif
1494 1.1 oki goto out;
1495 1.1 oki }
1496 1.1 oki
1497 1.1 oki #if 0
1498 1.1 oki /* Clear ATN before last byte if this is the last message. */
1499 1.1 oki if (n == 1 && sc->sc_msgpriq == 0)
1500 1.1 oki CMR = CMD_RESET_ATN;
1501 1.1 oki #endif
1502 1.1 oki
1503 1.1 oki while ((SSR & SS_DREG_FULL) != 0)
1504 1.1 oki ;
1505 1.1 oki /* Send message byte. */
1506 1.1 oki sc->sc_pc[0] = *--sc->sc_omp;
1507 1.1 oki --n;
1508 1.1 oki /* Keep track of the last message we've sent any bytes of. */
1509 1.1 oki sc->sc_lastmsg = sc->sc_currmsg;
1510 1.1 oki
1511 1.1 oki if (n == 0)
1512 1.1 oki break;
1513 1.1 oki }
1514 1.1 oki
1515 1.1 oki /* We get here only if the entire message has been transmitted. */
1516 1.1 oki if (sc->sc_msgpriq != 0) {
1517 1.1 oki /* There are more outgoing messages. */
1518 1.1 oki goto nextmsg;
1519 1.1 oki }
1520 1.1 oki
1521 1.1 oki /*
1522 1.1 oki * The last message has been transmitted. We need to remember the last
1523 1.1 oki * message transmitted (in case the target switches to MESSAGE IN phase
1524 1.29 thorpej * and sends a MESSAGE REJECT), and the list of messages transmitted
1525 1.1 oki * this time around (in case the target stays in MESSAGE OUT phase to
1526 1.1 oki * request a retransmit).
1527 1.1 oki */
1528 1.1 oki
1529 1.1 oki out:
1530 1.1 oki /* Disable REQ/ACK protocol. */
1531 1.1 oki return;
1532 1.1 oki }
1533 1.1 oki
1534 1.1 oki
1535 1.1 oki /***************************************************************
1537 1.1 oki *
1538 1.1 oki * datain/dataout
1539 1.1 oki *
1540 1.1 oki */
1541 1.1 oki
1542 1.1 oki int
1543 1.1 oki mha_datain_pio(sc, p, n)
1544 1.24 minoura register struct mha_softc *sc;
1545 1.1 oki u_char *p;
1546 1.1 oki int n;
1547 1.1 oki {
1548 1.1 oki u_short d;
1549 1.1 oki int a;
1550 1.15 minoura int total_n = n;
1551 1.1 oki
1552 1.1 oki SPC_TRACE(("[mha_datain_pio(%p,%d)", p, n));
1553 1.1 oki
1554 1.1 oki WAIT;
1555 1.1 oki sc->sc_ps[3] = 1;
1556 1.1 oki sc->sc_ps[4] = n >> 8;
1557 1.1 oki sc->sc_pc[10] = n;
1558 1.1 oki /* $BHa$7$-%=%U%HE>Aw(B */
1559 1.1 oki CMR = CMD_RECEIVE_TO_MPU;
1560 1.1 oki for (;;) {
1561 1.1 oki a = SSR;
1562 1.1 oki if (a & 0x04) {
1563 1.1 oki d = sc->sc_ps[0];
1564 1.1 oki *p++ = d >> 8;
1565 1.1 oki if (--n > 0) {
1566 1.1 oki *p++ = d;
1567 1.1 oki --n;
1568 1.1 oki }
1569 1.1 oki a = SSR;
1570 1.1 oki }
1571 1.1 oki if (a & 0x40)
1572 1.1 oki continue;
1573 1.1 oki if (a & 0x80)
1574 1.1 oki break;
1575 1.1 oki }
1576 1.1 oki SPC_TRACE(("...%d resd]", n));
1577 1.1 oki return total_n - n;
1578 1.1 oki }
1579 1.1 oki
1580 1.1 oki int
1581 1.1 oki mha_dataout_pio(sc, p, n)
1582 1.24 minoura register struct mha_softc *sc;
1583 1.1 oki u_char *p;
1584 1.1 oki int n;
1585 1.1 oki {
1586 1.1 oki u_short d;
1587 1.1 oki int a;
1588 1.15 minoura int total_n = n;
1589 1.1 oki
1590 1.1 oki SPC_TRACE(("[mha_dataout_pio(%p,%d)", p, n));
1591 1.1 oki
1592 1.1 oki WAIT;
1593 1.1 oki sc->sc_ps[3] = 1;
1594 1.1 oki sc->sc_ps[4] = n >> 8;
1595 1.1 oki sc->sc_pc[10] = n;
1596 1.1 oki /* $BHa$7$-%=%U%HE>Aw(B */
1597 1.1 oki CMR = CMD_SEND_FROM_MPU;
1598 1.1 oki for (;;) {
1599 1.1 oki a = SSR;
1600 1.1 oki if (a & 0x04) {
1601 1.1 oki d = *p++ << 8;
1602 1.1 oki if (--n > 0) {
1603 1.1 oki d |= *p++;
1604 1.1 oki --n;
1605 1.1 oki }
1606 1.1 oki sc->sc_ps[0] = d;
1607 1.1 oki a = SSR;
1608 1.1 oki }
1609 1.1 oki if (a & 0x40)
1610 1.1 oki continue;
1611 1.1 oki if (a & 0x80)
1612 1.1 oki break;
1613 1.1 oki }
1614 1.1 oki SPC_TRACE(("...%d resd]", n));
1615 1.1 oki return total_n - n;
1616 1.1 oki }
1617 1.1 oki
1618 1.24 minoura static int
1619 1.1 oki mha_dataio_dma(dw, cw, sc, p, n)
1620 1.14 minoura int dw; /* DMA word */
1621 1.14 minoura int cw; /* CMR word */
1622 1.14 minoura register struct mha_softc *sc;
1623 1.14 minoura u_char *p;
1624 1.14 minoura int n;
1625 1.16 minoura {
1626 1.16 minoura char *paddr;
1627 1.16 minoura
1628 1.16 minoura if (n > MAXBSIZE)
1629 1.16 minoura panic("transfer size exceeds MAXBSIZE");
1630 1.16 minoura if (sc->sc_dmasize > 0)
1631 1.14 minoura panic("DMA request while another DMA transfer is in pregress");
1632 1.14 minoura
1633 1.14 minoura if (cw == CMD_SEND_FROM_DMA) {
1634 1.14 minoura memcpy(sc->sc_dmabuf, p, n);
1635 1.4 msaitoh bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 0, n, BUS_DMASYNC_PREWRITE);
1636 1.7 minoura } else {
1637 1.4 msaitoh bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 0, n, BUS_DMASYNC_PREREAD);
1638 1.1 oki }
1639 1.1 oki sc->sc_p = p;
1640 1.1 oki sc->sc_dmasize = n;
1641 1.1 oki
1642 1.1 oki paddr = (char *)sc->sc_dmaseg[0].ds_addr;
1643 1.1 oki #if MHA_DMA_SHORT_BUS_CYCLE == 1
1644 1.14 minoura if ((*(int *)&IODEVbase->io_sram[0xac]) & (1 << ((paddr_t)paddr >> 19)))
1645 1.14 minoura dw &= ~(1 << 3);
1646 1.15 minoura #endif
1647 1.1 oki sc->sc_pc[0x80 + (((long)paddr >> 16) & 0xFF)] = 0;
1648 1.1 oki sc->sc_pc[0x180 + (((long)paddr >> 8) & 0xFF)] = 0;
1649 1.1 oki sc->sc_pc[0x280 + (((long)paddr >> 0) & 0xFF)] = 0;
1650 1.1 oki WAIT;
1651 1.1 oki sc->sc_ps[3] = 1;
1652 1.1 oki sc->sc_ps[4] = n >> 8;
1653 1.1 oki sc->sc_pc[10] = n;
1654 1.14 minoura /* DMA $BE>Aw@)8f$O0J2<$NDL$j!#(B
1655 1.1 oki 3 ... short bus cycle
1656 1.1 oki 2 ... MAXIMUM XFER.
1657 1.1 oki 1 ... BURST XFER.
1658 1.1 oki 0 ... R/W */
1659 1.1 oki sc->sc_ps[-1] = dw; /* burst */
1660 1.1 oki asm volatile ("nop");
1661 1.1 oki CMR = cw; /* receive to DMA */
1662 1.1 oki return n;
1663 1.1 oki }
1664 1.1 oki int
1665 1.14 minoura mha_dataout(sc, p, n)
1666 1.1 oki register struct mha_softc *sc;
1667 1.4 msaitoh u_char *p;
1668 1.1 oki int n;
1669 1.1 oki {
1670 1.1 oki if (n == 0)
1671 1.1 oki return n;
1672 1.1 oki
1673 1.1 oki if (n & 1)
1674 1.1 oki return mha_dataout_pio(sc, p, n);
1675 1.1 oki return mha_dataio_dma(MHA_DMA_DATAOUT, CMD_SEND_FROM_DMA, sc, p, n);
1676 1.1 oki }
1677 1.1 oki
1678 1.1 oki int
1680 1.14 minoura mha_datain(sc, p, n)
1681 1.1 oki register struct mha_softc *sc;
1682 1.4 msaitoh u_char *p;
1683 1.1 oki int n;
1684 1.1 oki {
1685 1.1 oki register struct acb *acb = sc->sc_nexus;
1686 1.1 oki
1687 1.1 oki if (n == 0)
1688 1.1 oki return n;
1689 1.1 oki if (acb->cmd.opcode == REQUEST_SENSE || (n & 1))
1690 1.1 oki return mha_datain_pio(sc, p, n);
1691 1.1 oki return mha_dataio_dma(MHA_DMA_DATAIN, CMD_RECEIVE_TO_DMA, sc, p, n);
1692 1.1 oki }
1693 1.1 oki
1694 1.1 oki
1696 1.13 minoura /*
1697 1.1 oki * Catch an interrupt from the adaptor
1698 1.13 minoura */
1699 1.14 minoura /*
1700 1.1 oki * This is the workhorse routine of the driver.
1701 1.14 minoura * Deficiencies (for now):
1702 1.2 oki * 1) always uses programmed I/O
1703 1.1 oki */
1704 1.1 oki int
1705 1.1 oki mhaintr(arg)
1706 1.1 oki void *arg;
1707 1.4 msaitoh {
1708 1.4 msaitoh struct mha_softc *sc = arg;
1709 1.24 minoura #if 0
1710 1.4 msaitoh u_char ints;
1711 1.4 msaitoh #endif
1712 1.4 msaitoh struct acb *acb;
1713 1.4 msaitoh u_char ph;
1714 1.1 oki u_short r;
1715 1.4 msaitoh int n;
1716 1.1 oki
1717 1.1 oki #if 1 /* XXX called during attach? */
1718 1.14 minoura if (tmpsc != NULL) {
1719 1.1 oki SPC_MISC(("[%p %p]\n", mha_cd.cd_devs, sc));
1720 1.15 minoura sc = tmpsc;
1721 1.1 oki } else {
1722 1.1 oki #endif
1723 1.1 oki
1724 1.1 oki #if 1 /* XXX */
1725 1.1 oki }
1726 1.1 oki #endif
1727 1.1 oki
1728 1.15 minoura #if 0
1729 1.1 oki /*
1730 1.1 oki * $B3d$j9~$_6X;_$K$9$k(B
1731 1.1 oki */
1732 1.1 oki SCTL &= ~SCTL_INTR_ENAB;
1733 1.1 oki #endif
1734 1.1 oki
1735 1.1 oki SPC_TRACE(("[mhaintr]"));
1736 1.1 oki
1737 1.1 oki /*
1738 1.1 oki * $BA4E>Aw$,40A4$K=*N;$9$k$^$G%k!<%W$9$k(B
1739 1.1 oki */
1740 1.1 oki /*
1741 1.1 oki * First check for abnormal conditions, such as reset.
1742 1.14 minoura */
1743 1.14 minoura #if 0
1744 1.14 minoura #if 1 /* XXX? */
1745 1.14 minoura while (((ints = SSR) & SS_IREQUEST) == 0)
1746 1.14 minoura delay(1);
1747 1.14 minoura SPC_MISC(("ints = 0x%x ", ints));
1748 1.24 minoura #else /* usually? */
1749 1.14 minoura ints = SSR;
1750 1.14 minoura #endif
1751 1.14 minoura #endif
1752 1.14 minoura while (SSR & SS_IREQUEST) {
1753 1.14 minoura acb = sc->sc_nexus;
1754 1.14 minoura r = ISCSR;
1755 1.14 minoura SPC_MISC(("[r=0x%x]", r));
1756 1.14 minoura switch (r >> 8) {
1757 1.14 minoura default:
1758 1.14 minoura printf("[addr=%p\n"
1759 1.14 minoura "result=0x%x\n"
1760 1.14 minoura "cmd=0x%x\n"
1761 1.14 minoura "ph=0x%x(ought to be %d)]\n",
1762 1.14 minoura &ISCSR,
1763 1.14 minoura r,
1764 1.14 minoura acb->xs->cmd->opcode,
1765 1.14 minoura SCR, sc->sc_phase);
1766 1.14 minoura panic("unexpected result.");
1767 1.14 minoura case 0x82: /* selection timeout */
1768 1.14 minoura SPC_MISC(("selection timeout "));
1769 1.14 minoura sc->sc_phase = BUSFREE_PHASE;
1770 1.14 minoura SPC_ASSERT(sc->sc_nexus != NULL);
1771 1.14 minoura acb = sc->sc_nexus;
1772 1.14 minoura delay(250);
1773 1.15 minoura acb->xs->error = XS_SELTIMEOUT;
1774 1.14 minoura mha_done(sc, acb);
1775 1.14 minoura continue; /* XXX ??? msaitoh */
1776 1.14 minoura case 0x60: /* command completed */
1777 1.14 minoura sc->sc_spcinitialized++;
1778 1.1 oki if (sc->sc_phase == BUSFREE_PHASE)
1779 1.14 minoura continue;
1780 1.1 oki ph = SCR;
1781 1.14 minoura if (ph & PSNS_ACK) {
1782 1.14 minoura int s;
1783 1.14 minoura /* $B$U$D!<$N%3%^%s%I$,=*N;$7$?$i$7$$(B */
1784 1.14 minoura SPC_MISC(("0x60)phase = %x(ought to be %x)\n",
1785 1.14 minoura ph & PHASE_MASK, sc->sc_phase));
1786 1.14 minoura #if 0
1787 1.14 minoura /* switch (sc->sc_phase) {*/
1788 1.14 minoura #else
1789 1.14 minoura switch (ph & PHASE_MASK) {
1790 1.14 minoura #endif
1791 1.14 minoura case STATUS_PHASE:
1792 1.14 minoura if (sc->sc_state != SPC_HASNEXUS)
1793 1.14 minoura printf("stsin: !SPC_HASNEXUS->(%d)\n",
1794 1.14 minoura sc->sc_state);
1795 1.14 minoura SPC_ASSERT(sc->sc_nexus != NULL);
1796 1.14 minoura acb = sc->sc_nexus;
1797 1.14 minoura WAIT;
1798 1.14 minoura s = MBR;
1799 1.14 minoura SPC_ASSERT(s == 1);
1800 1.14 minoura acb->stat = sc->sc_pcx[0]; /* XXX */
1801 1.14 minoura SPC_MISC(("stat=0x%02x ", acb->stat));
1802 1.14 minoura sc->sc_prevphase = STATUS_PHASE;
1803 1.14 minoura break;
1804 1.14 minoura case MESSAGE_IN_PHASE:
1805 1.14 minoura mha_msgin(sc);
1806 1.14 minoura sc->sc_prevphase = MESSAGE_IN_PHASE;
1807 1.14 minoura /* thru */
1808 1.14 minoura case DATA_IN_PHASE:
1809 1.14 minoura if (sc->sc_dmasize == 0)
1810 1.14 minoura break;
1811 1.14 minoura bus_dmamap_sync(sc->sc_dmat,
1812 1.14 minoura sc->sc_dmamap,
1813 1.14 minoura 0, sc->sc_dmasize,
1814 1.14 minoura BUS_DMASYNC_POSTREAD);
1815 1.14 minoura memcpy(sc->sc_p, sc->sc_dmabuf,
1816 1.14 minoura sc->sc_dmasize);
1817 1.14 minoura sc->sc_dmasize = 0;
1818 1.14 minoura break;
1819 1.14 minoura case DATA_OUT_PHASE:
1820 1.14 minoura if (sc->sc_dmasize == 0)
1821 1.14 minoura break;
1822 1.14 minoura bus_dmamap_sync(sc->sc_dmat,
1823 1.14 minoura sc->sc_dmamap,
1824 1.1 oki 0, sc->sc_dmasize,
1825 1.14 minoura BUS_DMASYNC_POSTWRITE);
1826 1.14 minoura sc->sc_dmasize = 0;
1827 1.15 minoura break;
1828 1.15 minoura }
1829 1.15 minoura WAIT;
1830 1.15 minoura CMR = CMD_RESET_ACK; /* reset ack */
1831 1.14 minoura /*mha_done(sc, acb); XXX */
1832 1.14 minoura continue;
1833 1.14 minoura } else if (NSR & 0x80) { /* nexus */
1834 1.14 minoura #if 1
1835 1.14 minoura if (sc->sc_state == SPC_SELECTING) /* XXX msaitoh */
1836 1.15 minoura sc->sc_state = SPC_HASNEXUS;
1837 1.14 minoura /* $B%U%'!<%:$N7h$aBG$A$r$9$k(B
1838 1.15 minoura $B30$l$?$i!"(Binitial-phase error(0x54) $B$,(B
1839 1.14 minoura $BJV$C$F$/$k$s$GCm0U$7$?$^$(!#(B
1840 1.14 minoura $B$G$b$J$<$+(B 0x65 $B$,JV$C$F$-$?$j$7$F$M!<$+(B? */
1841 1.14 minoura WAIT;
1842 1.14 minoura if (SSR & SS_IREQUEST)
1843 1.14 minoura continue;
1844 1.14 minoura switch (sc->sc_phase) {
1845 1.14 minoura default:
1846 1.14 minoura panic("$B8+CN$i$L(B phase $B$,Mh$A$^$C$?$@$h(B");
1847 1.15 minoura case MESSAGE_IN_PHASE:
1848 1.15 minoura /* $B2?$b$7$J$$(B */
1849 1.14 minoura continue;
1850 1.14 minoura case STATUS_PHASE:
1851 1.14 minoura sc->sc_phase = MESSAGE_IN_PHASE;
1852 1.14 minoura CMR = CMD_RECEIVE_MSG; /* receive msg */
1853 1.14 minoura continue;
1854 1.14 minoura case DATA_IN_PHASE:
1855 1.14 minoura sc->sc_prevphase = DATA_IN_PHASE;
1856 1.14 minoura if (sc->sc_dleft == 0) {
1857 1.14 minoura /* $BE>Aw%G!<%?$O$b$&$J$$$N$G(B
1858 1.14 minoura $B%9%F!<%?%9%U%'!<%:$r4|BT$7$h$&(B */
1859 1.14 minoura sc->sc_phase = STATUS_PHASE;
1860 1.14 minoura CMR = CMD_RECEIVE_STS; /* receive sts */
1861 1.15 minoura continue;
1862 1.15 minoura }
1863 1.14 minoura n = mha_datain(sc, sc->sc_dp,
1864 1.14 minoura sc->sc_dleft);
1865 1.14 minoura sc->sc_dp += n;
1866 1.14 minoura sc->sc_dleft -= n;
1867 1.15 minoura continue;
1868 1.14 minoura case DATA_OUT_PHASE:
1869 1.14 minoura sc->sc_prevphase = DATA_OUT_PHASE;
1870 1.14 minoura if (sc->sc_dleft == 0) {
1871 1.14 minoura /* $BE>Aw%G!<%?$O$b$&$J$$$N$G(B
1872 1.14 minoura $B%9%F!<%?%9%U%'!<%:$r4|BT$7$h$&(B */
1873 1.15 minoura sc->sc_phase = STATUS_PHASE;
1874 1.14 minoura CMR = CMD_RECEIVE_STS; /* receive sts */
1875 1.15 minoura continue;
1876 1.17 thorpej }
1877 1.14 minoura /* data phase $B$NB3$-$r$d$m$&(B */
1878 1.14 minoura n = mha_dataout(sc, sc->sc_dp, sc->sc_dleft);
1879 1.14 minoura sc->sc_dp += n;
1880 1.14 minoura sc->sc_dleft -= n;
1881 1.14 minoura continue;
1882 1.17 thorpej case COMMAND_PHASE:
1883 1.14 minoura /* $B:G=i$O(B CMD PHASE $B$H$$$&$3$H$i$7$$(B */
1884 1.14 minoura if (acb->dleft) {
1885 1.14 minoura /* $B%G!<%?E>Aw$,$"$j$&$k>l9g(B */
1886 1.14 minoura if (acb->xs->xs_control & XS_CTL_DATA_IN) {
1887 1.14 minoura sc->sc_phase = DATA_IN_PHASE;
1888 1.14 minoura n = mha_datain(sc, sc->sc_dp, sc->sc_dleft);
1889 1.14 minoura sc->sc_dp += n;
1890 1.14 minoura sc->sc_dleft -= n;
1891 1.15 minoura }
1892 1.14 minoura else if (acb->xs->xs_control & XS_CTL_DATA_OUT) {
1893 1.14 minoura sc->sc_phase = DATA_OUT_PHASE;
1894 1.14 minoura n = mha_dataout(sc, sc->sc_dp, sc->sc_dleft);
1895 1.14 minoura sc->sc_dp += n;
1896 1.14 minoura sc->sc_dleft -= n;
1897 1.14 minoura }
1898 1.14 minoura continue;
1899 1.1 oki }
1900 1.14 minoura else {
1901 1.14 minoura /* $B%G!<%?E>Aw$O$J$$$i$7$$(B?! */
1902 1.14 minoura WAIT;
1903 1.14 minoura sc->sc_phase = STATUS_PHASE;
1904 1.14 minoura CMR = CMD_RECEIVE_STS; /* receive sts */
1905 1.14 minoura continue;
1906 1.14 minoura }
1907 1.1 oki }
1908 1.14 minoura #endif
1909 1.14 minoura }
1910 1.14 minoura continue;
1911 1.14 minoura case 0x31: /* disconnected in xfer progress. */
1912 1.1 oki SPC_MISC(("[0x31]"));
1913 1.14 minoura case 0x70: /* disconnected. */
1914 1.14 minoura SPC_ASSERT(sc->sc_flags & SPC_BUSFREE_OK);
1915 1.1 oki sc->sc_phase = BUSFREE_PHASE;
1916 1.14 minoura sc->sc_state = SPC_IDLE;
1917 1.14 minoura #if 1
1918 1.14 minoura acb = sc->sc_nexus;
1919 1.14 minoura SPC_ASSERT(sc->sc_nexus != NULL);
1920 1.14 minoura acb->xs->error = XS_NOERROR;
1921 1.15 minoura mha_done(sc, acb);
1922 1.15 minoura #else
1923 1.1 oki TAILQ_INSERT_HEAD(&sc->nexus_list, acb, chain);
1924 1.14 minoura mha_sched(sc);
1925 1.14 minoura #endif
1926 1.1 oki continue;
1927 1.14 minoura case 0x32: /* phase error in xfer progress. */
1928 1.14 minoura SPC_MISC(("[0x32]"));
1929 1.14 minoura #if 0
1930 1.14 minoura case 0x65: /* invalid command.
1931 1.14 minoura $B$J$<$3$s$J$b$N$,=P$k$N$+(B
1932 1.14 minoura $B26$K$OA4$/M}2r$G$-$J$$(B */
1933 1.1 oki #if 1
1934 1.14 minoura SPC_MISC(("[0x%04x]", r));
1935 1.14 minoura #endif
1936 1.14 minoura #endif
1937 1.14 minoura case 0x54: /* initial-phase error. */
1938 1.14 minoura SPC_MISC(("[0x54, ns=%x, ph=%x(ought to be %x)]",
1939 1.14 minoura NSR,
1940 1.14 minoura SCR, sc->sc_phase));
1941 1.14 minoura /* thru */
1942 1.14 minoura case 0x71: /* assert req */
1943 1.14 minoura WAIT;
1944 1.14 minoura if (SSR & 0x40) {
1945 1.14 minoura printf("SPC sts=%2x, r=%04x, ns=%x, ph=%x\n",
1946 1.14 minoura SSR, r, NSR, SCR);
1947 1.14 minoura WAIT;
1948 1.14 minoura }
1949 1.14 minoura ph = SCR;
1950 1.14 minoura if (sc->sc_state == SPC_SELECTING) { /* XXX msaitoh */
1951 1.14 minoura sc->sc_state = SPC_HASNEXUS;
1952 1.14 minoura }
1953 1.14 minoura if (ph & 0x80) {
1954 1.14 minoura switch (ph & PHASE_MASK) {
1955 1.14 minoura default:
1956 1.14 minoura printf("phase = %x\n", ph);
1957 1.14 minoura panic("assert req: the phase I don't know!");
1958 1.14 minoura case DATA_IN_PHASE:
1959 1.14 minoura sc->sc_prevphase = DATA_IN_PHASE;
1960 1.14 minoura SPC_MISC(("DATAIN(%d)...", sc->sc_dleft));
1961 1.14 minoura n = mha_datain(sc, sc->sc_dp, sc->sc_dleft);
1962 1.14 minoura sc->sc_dp += n;
1963 1.14 minoura sc->sc_dleft -= n;
1964 1.14 minoura SPC_MISC(("done\n"));
1965 1.14 minoura continue;
1966 1.14 minoura case DATA_OUT_PHASE:
1967 1.14 minoura sc->sc_prevphase = DATA_OUT_PHASE;
1968 1.14 minoura SPC_MISC(("DATAOUT\n"));
1969 1.14 minoura n = mha_dataout(sc, sc->sc_dp, sc->sc_dleft);
1970 1.14 minoura sc->sc_dp += n;
1971 1.14 minoura sc->sc_dleft -= n;
1972 1.14 minoura continue;
1973 1.14 minoura case STATUS_PHASE:
1974 1.14 minoura sc->sc_phase = STATUS_PHASE;
1975 1.14 minoura SPC_MISC(("[RECV_STS]"));
1976 1.1 oki WAIT;
1977 1.1 oki CMR = CMD_RECEIVE_STS; /* receive sts */
1978 1.1 oki continue;
1979 1.24 minoura case MESSAGE_IN_PHASE:
1980 1.24 minoura sc->sc_phase = MESSAGE_IN_PHASE;
1981 1.1 oki WAIT;
1982 1.1 oki CMR = CMD_RECEIVE_MSG;
1983 1.1 oki continue;
1984 1.1 oki }
1985 1.1 oki }
1986 1.1 oki continue;
1987 1.1 oki }
1988 1.1 oki }
1989 1.1 oki
1990 1.1 oki return 1;
1991 1.1 oki }
1992 1.1 oki
1993 1.1 oki void
1994 1.1 oki mha_abort(sc, acb)
1995 1.1 oki struct mha_softc *sc;
1996 1.1 oki struct acb *acb;
1997 1.1 oki {
1998 1.1 oki acb->flags |= ACB_ABORTED;
1999 1.1 oki
2000 1.1 oki if (acb == sc->sc_nexus) {
2001 1.1 oki /*
2002 1.1 oki * If we're still selecting, the message will be scheduled
2003 1.1 oki * after selection is complete.
2004 1.1 oki */
2005 1.1 oki if (sc->sc_state == SPC_HASNEXUS) {
2006 1.1 oki sc->sc_flags |= SPC_ABORTING;
2007 1.1 oki mha_sched_msgout(SEND_ABORT);
2008 1.1 oki }
2009 1.1 oki } else {
2010 1.1 oki if (sc->sc_state == SPC_IDLE)
2011 1.1 oki mha_sched(sc);
2012 1.22 bouyer }
2013 1.22 bouyer }
2014 1.22 bouyer
2015 1.1 oki void
2016 1.22 bouyer mha_timeout(arg)
2017 1.1 oki void *arg;
2018 1.1 oki {
2019 1.1 oki int s = splbio();
2020 1.1 oki struct acb *acb = (struct acb *)arg;
2021 1.1 oki struct scsipi_xfer *xs = acb->xs;
2022 1.1 oki struct scsipi_periph *periph = xs->xs_periph;
2023 1.1 oki struct mha_softc *sc =
2024 1.1 oki (void*)periph->periph_channel->chan_adapter->adapt_dev;
2025 1.1 oki
2026 1.1 oki scsipi_printaddr(periph);
2027 1.1 oki printf("%s: timed out [acb %p (flags 0x%x, dleft %x, stat %x)], "
2028 1.1 oki "<state %d, nexus %p, phase(c %x, p %x), resid %x, msg(q %x,o %x) >",
2029 1.1 oki sc->sc_dev.dv_xname,
2030 1.1 oki acb, acb->flags, acb->dleft, acb->stat,
2031 1.1 oki sc->sc_state, sc->sc_nexus, sc->sc_phase, sc->sc_prevphase,
2032 1.1 oki sc->sc_dleft, sc->sc_msgpriq, sc->sc_msgout
2033 1.1 oki );
2034 1.1 oki printf("[%04x %02x]\n", sc->sc_ps[1], SCR);
2035 1.1 oki panic("timeout, ouch!");
2036 1.1 oki
2037 1.1 oki if (acb->flags & ACB_ABORTED) {
2038 1.1 oki /* abort timed out */
2039 1.1 oki printf(" AGAIN\n");
2040 1.1 oki #if 0
2041 1.1 oki mha_init(sc, 1); /* XXX 1?*/
2042 1.1 oki #endif
2043 1.4 msaitoh } else {
2044 1.1 oki /* abort the operation that has timed out */
2045 1.1 oki printf("\n");
2046 1.1 oki xs->error = XS_TIMEOUT;
2047 1.1 oki mha_abort(sc, acb);
2048 1.1 oki }
2049 1.1 oki
2050 1.1 oki splx(s);
2051 1.1 oki }
2052 1.1 oki
2053 1.1 oki #if SPC_DEBUG
2055 1.1 oki /*
2056 1.1 oki * The following functions are mostly used for debugging purposes, either
2057 1.22 bouyer * directly called from the driver or from the kernel debugger.
2058 1.17 thorpej */
2059 1.1 oki
2060 1.1 oki void
2061 1.1 oki mha_show_scsi_cmd(acb)
2062 1.1 oki struct acb *acb;
2063 1.1 oki {
2064 1.1 oki u_char *b = (u_char *)&acb->cmd;
2065 1.1 oki struct scsipi_periph *periph = acb->xs->xs_periph;
2066 1.1 oki int i;
2067 1.1 oki
2068 1.1 oki scsipi_printaddr(periph);
2069 1.1 oki if ((acb->xs->xs_control & XS_CTL_RESET) == 0) {
2070 1.1 oki for (i = 0; i < acb->clen; i++) {
2071 1.1 oki if (i)
2072 1.1 oki printf(",");
2073 1.1 oki printf("%x", b[i]);
2074 1.24 minoura }
2075 1.24 minoura printf("\n");
2076 1.24 minoura } else
2077 1.1 oki printf("RESET\n");
2078 1.1 oki }
2079 1.1 oki
2080 1.1 oki void
2081 1.1 oki mha_print_acb(acb)
2082 1.1 oki struct acb *acb;
2083 1.1 oki {
2084 1.1 oki
2085 1.1 oki printf("acb@%p xs=%p flags=%x", acb, acb->xs, acb->flags);
2086 1.1 oki printf(" dp=%p dleft=%d stat=%x\n",
2087 1.1 oki acb->daddr, acb->dleft, acb->stat);
2088 1.1 oki mha_show_scsi_cmd(acb);
2089 1.1 oki }
2090 1.1 oki
2091 1.1 oki void
2092 1.1 oki mha_print_active_acb()
2093 1.1 oki {
2094 1.1 oki struct acb *acb;
2095 1.1 oki struct mha_softc *sc = mha_cd.cd_devs[0]; /* XXX */
2096 1.1 oki
2097 1.1 oki printf("ready list:\n");
2098 1.1 oki for (acb = sc->ready_list.tqh_first; acb != NULL;
2099 1.1 oki acb = acb->chain.tqe_next)
2100 1.1 oki mha_print_acb(acb);
2101 1.1 oki printf("nexus:\n");
2102 1.1 oki if (sc->sc_nexus != NULL)
2103 1.1 oki mha_print_acb(sc->sc_nexus);
2104 1.1 oki printf("nexus list:\n");
2105 1.1 oki for (acb = sc->nexus_list.tqh_first; acb != NULL;
2106 1.24 minoura acb = acb->chain.tqe_next)
2107 1.1 oki mha_print_acb(acb);
2108 1.1 oki }
2109 1.1 oki
2110 1.1 oki void
2111 1.1 oki mha_dump_driver(sc)
2112 1.1 oki struct mha_softc *sc;
2113 1.1 oki {
2114 1.1 oki struct spc_tinfo *ti;
2115 1.1 oki int i;
2116 1.1 oki
2117 1.1 oki printf("nexus=%p prevphase=%x\n", sc->sc_nexus, sc->sc_prevphase);
2118 printf("state=%x msgin=%x msgpriq=%x msgoutq=%x lastmsg=%x currmsg=%x\n",
2119 sc->sc_state, sc->sc_imess[0],
2120 sc->sc_msgpriq, sc->sc_msgoutq, sc->sc_lastmsg, sc->sc_currmsg);
2121 for (i = 0; i < 7; i++) {
2122 ti = &sc->sc_tinfo[i];
2123 printf("tinfo%d: %d cmds %d disconnects %d timeouts",
2124 i, ti->cmds, ti->dconns, ti->touts);
2125 printf(" %d senses flags=%x\n", ti->senses, ti->flags);
2126 }
2127 }
2128 #endif
2129