Home | History | Annotate | Line # | Download | only in dev
mha.c revision 1.52.12.1
      1  1.52.12.1      yamt /*	$NetBSD: mha.c,v 1.52.12.1 2012/10/30 17:20:30 yamt Exp $	*/
      2        1.1       oki 
      3       1.14   minoura /*-
      4       1.14   minoura  * Copyright (c) 1996-1999 The NetBSD Foundation, Inc.
      5       1.14   minoura  * All rights reserved.
      6       1.14   minoura  *
      7       1.14   minoura  * This code is derived from software contributed to The NetBSD Foundation
      8       1.14   minoura  * by Charles M. Hannum, Masaru Oki, Takumi Nakamura, Masanobu Saitoh and
      9       1.14   minoura  * Minoura Makoto.
     10        1.1       oki  *
     11        1.1       oki  * Redistribution and use in source and binary forms, with or without
     12        1.1       oki  * modification, are permitted provided that the following conditions
     13        1.1       oki  * are met:
     14        1.1       oki  * 1. Redistributions of source code must retain the above copyright
     15        1.1       oki  *    notice, this list of conditions and the following disclaimer.
     16        1.1       oki  * 2. Redistributions in binary form must reproduce the above copyright
     17        1.1       oki  *    notice, this list of conditions and the following disclaimer in the
     18        1.1       oki  *    documentation and/or other materials provided with the distribution.
     19        1.1       oki  *
     20       1.14   minoura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21       1.14   minoura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22       1.14   minoura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23       1.14   minoura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24       1.14   minoura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25       1.14   minoura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26       1.14   minoura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27       1.14   minoura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28       1.14   minoura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29       1.14   minoura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30       1.14   minoura  * POSSIBILITY OF SUCH DAMAGE.
     31       1.15   minoura */
     32       1.14   minoura 
     33       1.14   minoura /*-
     34        1.1       oki  * Copyright (c) 1994 Jarle Greipsland
     35        1.1       oki  * All rights reserved.
     36        1.1       oki  *
     37        1.1       oki  * Redistribution and use in source and binary forms, with or without
     38        1.1       oki  * modification, are permitted provided that the following conditions
     39        1.1       oki  * are met:
     40        1.1       oki  * 1. Redistributions of source code must retain the above copyright
     41        1.1       oki  *    notice, this list of conditions and the following disclaimer.
     42        1.1       oki  * 2. Redistributions in binary form must reproduce the above copyright
     43        1.1       oki  *    notice, this list of conditions and the following disclaimer in the
     44        1.1       oki  *    documentation and/or other materials provided with the distribution.
     45        1.1       oki  * 3. The name of the author may not be used to endorse or promote products
     46        1.1       oki  *    derived from this software without specific prior written permission.
     47        1.1       oki  *
     48        1.1       oki  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     49        1.1       oki  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     50        1.1       oki  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     51        1.1       oki  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     52        1.1       oki  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     53        1.1       oki  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     54        1.1       oki  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     55        1.1       oki  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     56        1.1       oki  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     57        1.1       oki  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     58        1.1       oki  * POSSIBILITY OF SUCH DAMAGE.
     59        1.1       oki  */
     60       1.34     lukem 
     61       1.34     lukem #include <sys/cdefs.h>
     62  1.52.12.1      yamt __KERNEL_RCSID(0, "$NetBSD: mha.c,v 1.52.12.1 2012/10/30 17:20:30 yamt Exp $");
     63        1.5  jonathan 
     64        1.5  jonathan #include "opt_ddb.h"
     65        1.1       oki 
     66        1.1       oki /* Synchronous data transfers? */
     67        1.1       oki #define SPC_USE_SYNCHRONOUS	0
     68        1.1       oki #define SPC_SYNC_REQ_ACK_OFS 	8
     69        1.1       oki 
     70        1.4   msaitoh /* Default DMA mode? */
     71        1.4   msaitoh #define MHA_DMA_LIMIT_XFER	1
     72        1.4   msaitoh #define MHA_DMA_BURST_XFER	1
     73        1.4   msaitoh #define MHA_DMA_SHORT_BUS_CYCLE	1
     74        1.4   msaitoh 
     75        1.4   msaitoh #define MHA_DMA_DATAIN	(0 | (MHA_DMA_LIMIT_XFER << 1)		\
     76        1.4   msaitoh 			   | (MHA_DMA_BURST_XFER << 2)		\
     77        1.4   msaitoh 			   | (MHA_DMA_SHORT_BUS_CYCLE << 3))
     78        1.4   msaitoh #define MHA_DMA_DATAOUT	(1 | (MHA_DMA_LIMIT_XFER << 1)		\
     79        1.4   msaitoh 			   | (MHA_DMA_BURST_XFER << 2)		\
     80        1.4   msaitoh 			   | (MHA_DMA_SHORT_BUS_CYCLE << 3))
     81        1.4   msaitoh 
     82        1.1       oki /* Include debug functions?  At the end of this file there are a bunch of
     83        1.1       oki  * functions that will print out various information regarding queued SCSI
     84        1.1       oki  * commands, driver state and chip contents.  You can call them from the
     85        1.1       oki  * kernel debugger.  If you set SPC_DEBUG to 0 they are not included (the
     86        1.1       oki  * kernel uses less memory) but you lose the debugging facilities.
     87        1.1       oki  */
     88        1.1       oki #define SPC_DEBUG		0
     89        1.1       oki 
     90        1.1       oki /* End of customizable parameters */
     91        1.1       oki 
     92        1.1       oki /*
     93        1.1       oki  * MB86601A SCSI Protocol Controller (SPC) routines for MANKAI Mach-2
     94        1.1       oki  */
     95        1.1       oki 
     96        1.1       oki #include <sys/types.h>
     97        1.1       oki #include <sys/param.h>
     98        1.1       oki #include <sys/systm.h>
     99        1.1       oki #include <sys/kernel.h>
    100        1.1       oki #include <sys/errno.h>
    101        1.1       oki #include <sys/ioctl.h>
    102        1.1       oki #include <sys/device.h>
    103        1.1       oki #include <sys/buf.h>
    104        1.1       oki #include <sys/proc.h>
    105        1.1       oki #include <sys/queue.h>
    106        1.1       oki 
    107       1.13   minoura #include <machine/bus.h>
    108       1.13   minoura 
    109       1.36   thorpej #include <dev/scsipi/scsi_spc.h>
    110        1.1       oki #include <dev/scsipi/scsi_all.h>
    111        1.1       oki #include <dev/scsipi/scsipi_all.h>
    112        1.1       oki #include <dev/scsipi/scsi_message.h>
    113        1.1       oki #include <dev/scsipi/scsiconf.h>
    114        1.1       oki 
    115        1.1       oki #include <x68k/x68k/iodevice.h>
    116        1.1       oki #include <x68k/dev/mb86601reg.h>
    117        1.1       oki #include <x68k/dev/mhavar.h>
    118       1.13   minoura #include <x68k/dev/intiovar.h>
    119       1.13   minoura #include <x68k/dev/scsiromvar.h>
    120        1.1       oki 
    121        1.1       oki #if 0
    122        1.1       oki #define WAIT {if (sc->sc_pc[2]) {printf("[W_%d", __LINE__); while (sc->sc_pc[2] & 0x40);printf("]");}}
    123        1.1       oki #else
    124        1.1       oki #define WAIT {while (sc->sc_pc[2] & 0x40);}
    125        1.1       oki #endif
    126        1.1       oki 
    127        1.1       oki #define SSR	(sc->sc_pc[2])
    128        1.1       oki #define	SS_IREQUEST	0x80
    129        1.1       oki #define	SS_BUSY		0x40
    130        1.1       oki #define	SS_DREG_FULL	0x02
    131        1.1       oki 
    132        1.1       oki #define	NSR	(sc->sc_pc[3])
    133        1.1       oki 
    134        1.1       oki #define	SIR	(sc->sc_pc[4])
    135        1.1       oki 
    136        1.1       oki #define	CMR	(sc->sc_pc[5])
    137        1.1       oki #define	CMD_SEL_AND_CMD	0x00
    138        1.1       oki #define	CMD_SELECT	0x09
    139        1.1       oki #define	CMD_SET_ATN	0x0a
    140        1.1       oki #define	CMD_RESET_ATN	0x0b
    141        1.1       oki #define	CMD_RESET_ACK	0x0d
    142        1.1       oki #define	CMD_SEND_FROM_MPU	0x10
    143        1.1       oki #define	CMD_SEND_FROM_DMA	0x11
    144        1.1       oki #define	CMD_RECEIVE_TO_MPU	0x12
    145        1.1       oki #define	CMD_RECEIVE_TO_DMA	0x13
    146        1.1       oki #define	CMD_RECEIVE_MSG	0x1a
    147        1.1       oki #define	CMD_RECEIVE_STS	0x1c
    148        1.1       oki #define	CMD_SOFT_RESET	0x40
    149        1.1       oki #define	CMD_SCSI_RESET	0x42
    150        1.1       oki #define	CMD_SET_UP_REG	0x43
    151        1.1       oki 
    152        1.1       oki #define	SCR	(sc->sc_pc[11])
    153        1.1       oki 
    154        1.1       oki #define	TMR	(sc->sc_pc[12])
    155        1.1       oki #define	TM_SYNC		0x80
    156        1.1       oki #define	TM_ASYNC	0x00
    157        1.1       oki 
    158        1.1       oki #define	WAR	(sc->sc_pc[15])
    159        1.1       oki #define	WA_MCSBUFWIN	0x00
    160        1.1       oki #define	WA_UPMWIN	0x80
    161        1.1       oki #define	WA_INITWIN	0xc0
    162        1.1       oki 
    163        1.1       oki #define	MBR	(sc->sc_pc[15])
    164        1.1       oki 
    165        1.1       oki #define ISCSR	(sc->sc_ps[2])
    166        1.1       oki 
    167        1.1       oki #define	CCR	(sc->sc_pcx[0])
    168        1.1       oki #define	OIR	(sc->sc_pcx[1])
    169        1.1       oki #define	AMR	(sc->sc_pcx[2])
    170        1.1       oki #define	SMR	(sc->sc_pcx[3])
    171        1.1       oki #define	SRR	(sc->sc_pcx[4])
    172        1.1       oki #define	STR	(sc->sc_pcx[5])
    173        1.1       oki #define	RTR	(sc->sc_pcx[6])
    174        1.1       oki #define	ATR	(sc->sc_pcx[7])
    175        1.1       oki #define	PER	(sc->sc_pcx[8])
    176        1.1       oki #define	IER	(sc->sc_pcx[9])
    177        1.1       oki #define	IE_ALL	0xBF
    178        1.1       oki 
    179        1.1       oki #define	GLR	(sc->sc_pcx[10])
    180        1.1       oki #define	DMR	(sc->sc_pcx[11])
    181        1.1       oki #define	IMR	(sc->sc_pcx[12])
    182        1.1       oki 
    183        1.1       oki #ifndef DDB
    184        1.1       oki #define	Debugger() panic("should call debugger here (mha.c)")
    185        1.1       oki #endif /* ! DDB */
    186        1.1       oki 
    187        1.1       oki 
    188        1.1       oki #if SPC_DEBUG
    189        1.1       oki #define SPC_SHOWACBS	0x01
    190        1.1       oki #define SPC_SHOWINTS	0x02
    191        1.1       oki #define SPC_SHOWCMDS	0x04
    192        1.1       oki #define SPC_SHOWMISC	0x08
    193        1.1       oki #define SPC_SHOWTRAC	0x10
    194        1.1       oki #define SPC_SHOWSTART	0x20
    195        1.1       oki #define SPC_SHOWPHASE	0x40
    196        1.1       oki #define SPC_SHOWDMA	0x80
    197        1.1       oki #define SPC_SHOWCCMDS	0x100
    198        1.1       oki #define SPC_SHOWMSGS	0x200
    199        1.1       oki #define SPC_DOBREAK	0x400
    200        1.1       oki 
    201        1.1       oki int mha_debug =
    202        1.1       oki #if 0
    203        1.1       oki 0x7FF;
    204        1.1       oki #else
    205        1.1       oki SPC_SHOWSTART|SPC_SHOWTRAC;
    206        1.1       oki #endif
    207        1.1       oki 
    208        1.1       oki 
    209        1.1       oki #define SPC_ACBS(str)  do {if (mha_debug & SPC_SHOWACBS) printf str;} while (0)
    210        1.1       oki #define SPC_MISC(str)  do {if (mha_debug & SPC_SHOWMISC) printf str;} while (0)
    211        1.1       oki #define SPC_INTS(str)  do {if (mha_debug & SPC_SHOWINTS) printf str;} while (0)
    212        1.1       oki #define SPC_TRACE(str) do {if (mha_debug & SPC_SHOWTRAC) printf str;} while (0)
    213        1.1       oki #define SPC_CMDS(str)  do {if (mha_debug & SPC_SHOWCMDS) printf str;} while (0)
    214        1.1       oki #define SPC_START(str) do {if (mha_debug & SPC_SHOWSTART) printf str;}while (0)
    215        1.1       oki #define SPC_PHASE(str) do {if (mha_debug & SPC_SHOWPHASE) printf str;}while (0)
    216        1.1       oki #define SPC_DMA(str)   do {if (mha_debug & SPC_SHOWDMA) printf str;}while (0)
    217        1.1       oki #define SPC_MSGS(str)  do {if (mha_debug & SPC_SHOWMSGS) printf str;}while (0)
    218        1.1       oki #define	SPC_BREAK()    do {if ((mha_debug & SPC_DOBREAK) != 0) Debugger();} while (0)
    219       1.49     isaki #define	SPC_ASSERT(x)  do {if (x) {} else {printf("%s at line %d: assertion failed\n", device_xname(sc->sc_dev), __LINE__); Debugger();}} while (0)
    220        1.1       oki #else
    221        1.1       oki #define SPC_ACBS(str)
    222        1.1       oki #define SPC_MISC(str)
    223        1.1       oki #define SPC_INTS(str)
    224        1.1       oki #define SPC_TRACE(str)
    225        1.1       oki #define SPC_CMDS(str)
    226        1.1       oki #define SPC_START(str)
    227        1.1       oki #define SPC_PHASE(str)
    228        1.1       oki #define SPC_DMA(str)
    229        1.1       oki #define SPC_MSGS(str)
    230        1.1       oki #define	SPC_BREAK()
    231        1.1       oki #define	SPC_ASSERT(x)
    232        1.1       oki #endif
    233        1.1       oki 
    234       1.49     isaki int	mhamatch(device_t, cfdata_t, void *);
    235       1.49     isaki void	mhaattach(device_t, device_t, void *);
    236       1.35       chs void	mhaselect(struct mha_softc *, u_char, u_char, u_char *, u_char);
    237       1.35       chs void	mha_scsi_reset(struct mha_softc *);
    238       1.35       chs void	mha_reset(struct mha_softc *);
    239       1.35       chs void	mha_free_acb(struct mha_softc *, struct acb *, int);
    240       1.35       chs void	mha_sense(struct mha_softc *, struct acb *);
    241       1.35       chs void	mha_msgin(struct mha_softc *);
    242       1.35       chs void	mha_msgout(struct mha_softc *);
    243       1.35       chs int	mha_dataout_pio(struct mha_softc *, u_char *, int);
    244       1.35       chs int	mha_datain_pio(struct mha_softc *, u_char *, int);
    245       1.35       chs int	mha_dataout(struct mha_softc *, u_char *, int);
    246       1.35       chs int	mha_datain(struct mha_softc *, u_char *, int);
    247       1.35       chs void	mha_abort(struct mha_softc *, struct acb *);
    248       1.35       chs void 	mha_init(struct mha_softc *);
    249       1.35       chs void	mha_scsi_request(struct scsipi_channel *, scsipi_adapter_req_t, void *);
    250       1.35       chs void	mha_poll(struct mha_softc *, struct acb *);
    251       1.35       chs void	mha_sched(struct mha_softc *);
    252       1.35       chs void	mha_done(struct mha_softc *, struct acb *);
    253       1.35       chs int	mhaintr(void *);
    254       1.35       chs void	mha_timeout(void *);
    255       1.35       chs void	mha_minphys(struct buf *);
    256       1.35       chs void	mha_dequeue(struct mha_softc *, struct acb *);
    257       1.35       chs inline void	mha_setsync(struct mha_softc *, struct spc_tinfo *);
    258        1.4   msaitoh #if SPC_DEBUG
    259       1.35       chs void	mha_print_acb(struct acb *);
    260       1.35       chs void	mha_show_scsi_cmd(struct acb *);
    261       1.35       chs void	mha_print_active_acb(void);
    262       1.35       chs void	mha_dump_driver(struct mha_softc *);
    263        1.1       oki #endif
    264        1.1       oki 
    265       1.35       chs static int mha_dataio_dma(int, int, struct mha_softc *, u_char *, int);
    266        1.1       oki 
    267       1.49     isaki CFATTACH_DECL_NEW(mha, sizeof(struct mha_softc),
    268       1.32   thorpej     mhamatch, mhaattach, NULL, NULL);
    269        1.1       oki 
    270        1.3   thorpej extern struct cfdriver mha_cd;
    271        1.1       oki 
    272        1.1       oki /*
    273        1.1       oki  * returns non-zero value if a controller is found.
    274        1.1       oki  */
    275       1.44     isaki int
    276       1.49     isaki mhamatch(device_t parent, cfdata_t cf, void *aux)
    277        1.1       oki {
    278       1.13   minoura 	struct intio_attach_args *ia = aux;
    279       1.13   minoura 	bus_space_tag_t iot = ia->ia_bst;
    280       1.13   minoura 	bus_space_handle_t ioh;
    281       1.13   minoura 
    282       1.13   minoura 	ia->ia_size=0x20;
    283       1.13   minoura 	if (ia->ia_addr != 0xea0000)
    284        1.1       oki 		return 0;
    285        1.1       oki 
    286       1.40   thorpej 	if (intio_map_allocate_region(device_parent(parent), ia,
    287       1.13   minoura 				      INTIO_MAP_TESTONLY) < 0) /* FAKE */
    288       1.13   minoura 		return 0;
    289        1.1       oki 
    290       1.13   minoura 	if (bus_space_map(iot, ia->ia_addr, 0x20, BUS_SPACE_MAP_SHIFTED,
    291       1.13   minoura 			  &ioh) < 0)
    292        1.1       oki 		return 0;
    293       1.51     isaki 	if (!badaddr((void *)IIOV(ia->ia_addr + 0)))
    294        1.6   minoura 		return 0;
    295       1.13   minoura 	bus_space_unmap(iot, ioh, 0x20);
    296        1.1       oki 
    297       1.13   minoura 	return 1;
    298        1.1       oki }
    299        1.1       oki 
    300        1.1       oki /*
    301        1.1       oki  */
    302        1.1       oki 
    303        1.1       oki struct mha_softc *tmpsc;
    304        1.1       oki 
    305       1.44     isaki void
    306       1.49     isaki mhaattach(device_t parent, device_t self, void *aux)
    307        1.1       oki {
    308       1.49     isaki 	struct mha_softc *sc = device_private(self);
    309       1.13   minoura 	struct intio_attach_args *ia = aux;
    310        1.1       oki 
    311        1.1       oki 	tmpsc = sc;	/* XXX */
    312       1.49     isaki 	sc->sc_dev = self;
    313       1.21   minoura 
    314       1.49     isaki 	aprint_normal(": Mankai Mach-2 Fast SCSI Host Adaptor\n");
    315        1.1       oki 
    316        1.1       oki 	SPC_TRACE(("mhaattach  "));
    317        1.1       oki 	sc->sc_state = SPC_INIT;
    318       1.51     isaki 	sc->sc_iobase = (void *)IIOV(ia->ia_addr + 0x80); /* XXX */
    319       1.44     isaki 	intio_map_allocate_region(device_parent(parent), ia, INTIO_MAP_ALLOCATE);
    320       1.13   minoura 				/* XXX: FAKE  */
    321       1.14   minoura 	sc->sc_dmat = ia->ia_dmat;
    322        1.1       oki 
    323        1.1       oki 	sc->sc_pc = (volatile u_char *)sc->sc_iobase;
    324        1.1       oki 	sc->sc_ps = (volatile u_short *)sc->sc_iobase;
    325        1.1       oki 	sc->sc_pcx = &sc->sc_pc[0x10];
    326        1.1       oki 
    327        1.1       oki 	sc->sc_id = IODEVbase->io_sram[0x70] & 0x7; /* XXX */
    328        1.1       oki 
    329       1.44     isaki 	intio_intr_establish(ia->ia_intr, "mha", mhaintr, sc);
    330       1.13   minoura 
    331        1.1       oki 	mha_init(sc);	/* Init chip and driver */
    332       1.12   minoura 
    333       1.20   minoura 	mha_scsi_reset(sc);	/* XXX: some devices need this. */
    334       1.20   minoura 
    335        1.1       oki 	sc->sc_phase  = BUSFREE_PHASE;
    336        1.1       oki 
    337        1.1       oki 	/*
    338       1.10   thorpej 	 * Fill in the adapter.
    339       1.10   thorpej 	 */
    340  1.52.12.1      yamt 	sc->sc_adapter.adapt_dev = self;
    341       1.22    bouyer 	sc->sc_adapter.adapt_nchannels = 1;
    342       1.22    bouyer 	sc->sc_adapter.adapt_openings = 7;
    343       1.22    bouyer 	sc->sc_adapter.adapt_max_periph = 1;
    344       1.22    bouyer 	sc->sc_adapter.adapt_ioctl = NULL;
    345       1.22    bouyer 	sc->sc_adapter.adapt_minphys = mha_minphys;
    346       1.22    bouyer 	sc->sc_adapter.adapt_request = mha_scsi_request;
    347       1.22    bouyer 
    348       1.22    bouyer 	sc->sc_channel.chan_adapter = &sc->sc_adapter;
    349       1.22    bouyer 	sc->sc_channel.chan_bustype = &scsi_bustype;
    350       1.22    bouyer 	sc->sc_channel.chan_channel = 0;
    351       1.22    bouyer 	sc->sc_channel.chan_ntargets = 8;
    352       1.22    bouyer 	sc->sc_channel.chan_nluns = 8;
    353       1.22    bouyer 	sc->sc_channel.chan_id = sc->sc_id;
    354        1.1       oki 
    355        1.1       oki 	sc->sc_spcinitialized = 0;
    356        1.1       oki 	WAR = WA_INITWIN;
    357        1.1       oki #if 1
    358        1.1       oki 	CCR = 0x14;
    359        1.1       oki 	OIR = sc->sc_id;
    360        1.1       oki 	AMR = 0x00;
    361        1.1       oki 	SMR = 0x00;
    362        1.1       oki 	SRR = 0x00;
    363        1.1       oki 	STR = 0x20;
    364        1.1       oki 	RTR = 0x40;
    365        1.1       oki 	ATR = 0x01;
    366        1.1       oki 	PER = 0xc9;
    367        1.1       oki #endif
    368       1.15   minoura 	IER = IE_ALL;	/* $B$9$Y$F$N3d$j9~$_$r5v2D(B */
    369        1.1       oki #if 1
    370        1.1       oki 	GLR = 0x00;
    371        1.1       oki 	DMR = 0x30;
    372        1.1       oki 	IMR = 0x00;
    373        1.1       oki #endif
    374        1.1       oki 	WAR = WA_MCSBUFWIN;
    375        1.1       oki 
    376        1.1       oki 	/* drop off */
    377       1.45     isaki 	while (SSR & SS_IREQUEST) {
    378       1.44     isaki 		(void) ISCSR;
    379       1.44     isaki 	}
    380        1.1       oki 
    381        1.1       oki 	CMR = CMD_SET_UP_REG;	/* setup reg cmd. */
    382        1.1       oki 
    383        1.1       oki 	SPC_TRACE(("waiting for intr..."));
    384        1.8   minoura 	while (!(SSR & SS_IREQUEST))
    385       1.45     isaki 		delay(10);
    386       1.44     isaki 	mhaintr(sc);
    387        1.1       oki 
    388        1.1       oki 	tmpsc = NULL;
    389        1.1       oki 
    390       1.22    bouyer 	config_found(self, &sc->sc_channel, scsiprint);
    391        1.1       oki }
    392        1.1       oki 
    393       1.12   minoura #if 0
    394       1.44     isaki void
    395       1.35       chs mha_reset(struct mha_softc *sc)
    396        1.1       oki {
    397        1.1       oki 	u_short	dummy;
    398        1.1       oki printf("reset...");
    399        1.1       oki 	CMR = CMD_SOFT_RESET;
    400       1.41     lukem 	__asm volatile ("nop");	/* XXX wait (4clk in 20 MHz) ??? */
    401        1.1       oki 	dummy = sc->sc_ps[-1];
    402        1.1       oki 	dummy = sc->sc_ps[-1];
    403        1.1       oki 	dummy = sc->sc_ps[-1];
    404        1.1       oki 	dummy = sc->sc_ps[-1];
    405       1.39     perry 	__asm volatile ("nop");
    406        1.1       oki 	CMR = CMD_SOFT_RESET;
    407        1.1       oki 	sc->sc_spcinitialized = 0;
    408        1.1       oki 	CMR = CMD_SET_UP_REG;	/* setup reg cmd. */
    409        1.1       oki 	while(!sc->sc_spcinitialized);
    410        1.1       oki 
    411        1.1       oki 	sc->sc_id = IODEVbase->io_sram[0x70] & 0x7; /* XXX */
    412        1.1       oki printf("done.\n");
    413        1.1       oki }
    414       1.12   minoura #endif
    415       1.20   minoura 
    416       1.20   minoura /*
    417       1.20   minoura  * Pull the SCSI RST line for 500us.
    418       1.20   minoura  */
    419       1.44     isaki void
    420       1.35       chs mha_scsi_reset(struct mha_softc *sc)
    421       1.20   minoura {
    422       1.20   minoura 
    423       1.20   minoura 	CMR = CMD_SCSI_RESET;	/* SCSI RESET */
    424       1.20   minoura 	while (!(SSR&SS_IREQUEST))
    425       1.35       chs 		delay(10);
    426       1.20   minoura }
    427        1.1       oki 
    428        1.1       oki /*
    429        1.1       oki  * Initialize mha SCSI driver.
    430        1.1       oki  */
    431       1.44     isaki void
    432       1.35       chs mha_init(struct mha_softc *sc)
    433        1.1       oki {
    434        1.1       oki 	struct acb *acb;
    435        1.1       oki 	int r;
    436        1.1       oki 
    437        1.1       oki 	if (sc->sc_state == SPC_INIT) {
    438        1.1       oki 		/* First time through; initialize. */
    439        1.1       oki 		TAILQ_INIT(&sc->ready_list);
    440        1.1       oki 		TAILQ_INIT(&sc->nexus_list);
    441        1.1       oki 		TAILQ_INIT(&sc->free_list);
    442        1.1       oki 		sc->sc_nexus = NULL;
    443        1.1       oki 		acb = sc->sc_acb;
    444       1.27       wiz 		memset(acb, 0, sizeof(sc->sc_acb));
    445        1.1       oki 		for (r = 0; r < sizeof(sc->sc_acb) / sizeof(*acb); r++) {
    446        1.1       oki 			TAILQ_INSERT_TAIL(&sc->free_list, acb, chain);
    447        1.1       oki 			acb++;
    448        1.1       oki 		}
    449       1.27       wiz 		memset(&sc->sc_tinfo, 0, sizeof(sc->sc_tinfo));
    450       1.14   minoura 
    451       1.14   minoura 		r = bus_dmamem_alloc(sc->sc_dmat, MAXBSIZE, 0, 0,
    452       1.14   minoura 				     sc->sc_dmaseg, 1, &sc->sc_ndmasegs,
    453       1.14   minoura 				     BUS_DMA_NOWAIT);
    454       1.14   minoura 		if (r)
    455       1.33       wiz 			panic("mha_init: cannot allocate DMA memory");
    456       1.14   minoura 		if (sc->sc_ndmasegs != 1)
    457       1.14   minoura 			panic("mha_init: number of segment > 1??");
    458       1.14   minoura 		r = bus_dmamem_map(sc->sc_dmat, sc->sc_dmaseg, sc->sc_ndmasegs,
    459       1.14   minoura 				   MAXBSIZE, &sc->sc_dmabuf, BUS_DMA_NOWAIT);
    460       1.14   minoura 		if (r)
    461       1.33       wiz 			panic("mha_init: cannot map DMA memory");
    462       1.14   minoura 		r = bus_dmamap_create(sc->sc_dmat, MAXBSIZE, 1,
    463       1.14   minoura 				      MAXBSIZE, 0, BUS_DMA_NOWAIT,
    464       1.14   minoura 				      &sc->sc_dmamap);
    465       1.14   minoura 		if (r)
    466       1.14   minoura 			panic("mha_init: cannot create dmamap structure");
    467       1.14   minoura 		r = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
    468       1.14   minoura 				    sc->sc_dmabuf, MAXBSIZE, NULL,
    469       1.14   minoura 				    BUS_DMA_NOWAIT);
    470       1.14   minoura 		if (r)
    471       1.33       wiz 			panic("mha_init: cannot load DMA buffer into dmamap");
    472       1.14   minoura 		sc->sc_p = 0;
    473        1.1       oki 	} else {
    474        1.1       oki 		/* Cancel any active commands. */
    475        1.1       oki 		sc->sc_flags |= SPC_ABORTING;
    476        1.1       oki 		sc->sc_state = SPC_IDLE;
    477        1.1       oki 		if ((acb = sc->sc_nexus) != NULL) {
    478        1.1       oki 			acb->xs->error = XS_DRIVER_STUFFUP;
    479        1.1       oki 			mha_done(sc, acb);
    480        1.1       oki 		}
    481       1.50     isaki 		while ((acb = TAILQ_FIRST(&sc->nexus_list)) != NULL) {
    482        1.1       oki 			acb->xs->error = XS_DRIVER_STUFFUP;
    483        1.1       oki 			mha_done(sc, acb);
    484        1.1       oki 		}
    485        1.1       oki 	}
    486        1.1       oki 
    487        1.1       oki 	sc->sc_phase = sc->sc_prevphase = INVALID_PHASE;
    488        1.1       oki 	for (r = 0; r < 8; r++) {
    489        1.1       oki 		struct spc_tinfo *ti = &sc->sc_tinfo[r];
    490        1.1       oki 
    491        1.1       oki 		ti->flags = 0;
    492        1.1       oki #if SPC_USE_SYNCHRONOUS
    493        1.1       oki 		ti->flags |= T_SYNCMODE;
    494        1.1       oki 		ti->period = sc->sc_minsync;
    495        1.1       oki 		ti->offset = SPC_SYNC_REQ_ACK_OFS;
    496        1.1       oki #else
    497        1.1       oki 		ti->period = ti->offset = 0;
    498        1.1       oki #endif
    499        1.1       oki 		ti->width = 0;
    500        1.1       oki 	}
    501        1.1       oki 
    502        1.1       oki 	sc->sc_state = SPC_IDLE;
    503        1.1       oki }
    504        1.1       oki 
    505       1.44     isaki void
    506       1.35       chs mha_free_acb(struct mha_softc *sc, struct acb *acb, int flags)
    507        1.1       oki {
    508        1.1       oki 	int s;
    509        1.1       oki 
    510        1.1       oki 	s = splbio();
    511        1.1       oki 
    512        1.1       oki 	acb->flags = 0;
    513        1.1       oki 	TAILQ_INSERT_HEAD(&sc->free_list, acb, chain);
    514        1.1       oki 
    515        1.1       oki 	/*
    516        1.1       oki 	 * If there were none, wake anybody waiting for one to come free,
    517        1.1       oki 	 * starting with queued entries.
    518        1.1       oki 	 */
    519       1.50     isaki 	if (TAILQ_NEXT(acb, chain) == NULL)
    520        1.1       oki 		wakeup(&sc->free_list);
    521        1.1       oki 
    522        1.1       oki 	splx(s);
    523        1.1       oki }
    524        1.1       oki 
    525        1.1       oki /*
    526        1.1       oki  * DRIVER FUNCTIONS CALLABLE FROM HIGHER LEVEL DRIVERS
    527        1.1       oki  */
    528        1.1       oki 
    529        1.1       oki /*
    530        1.1       oki  * Expected sequence:
    531        1.1       oki  * 1) Command inserted into ready list
    532        1.1       oki  * 2) Command selected for execution
    533        1.1       oki  * 3) Command won arbitration and has selected target device
    534        1.1       oki  * 4) Send message out (identify message, eventually also sync.negotiations)
    535        1.1       oki  * 5) Send command
    536        1.1       oki  * 5a) Receive disconnect message, disconnect.
    537        1.1       oki  * 5b) Reselected by target
    538        1.1       oki  * 5c) Receive identify message from target.
    539        1.1       oki  * 6) Send or receive data
    540        1.1       oki  * 7) Receive status
    541        1.1       oki  * 8) Receive message (command complete etc.)
    542        1.1       oki  * 9) If status == SCSI_CHECK construct a synthetic request sense SCSI cmd.
    543        1.1       oki  *    Repeat 2-8 (no disconnects please...)
    544        1.1       oki  */
    545        1.1       oki 
    546        1.1       oki /*
    547        1.1       oki  * Start a selection.  This is used by mha_sched() to select an idle target,
    548        1.1       oki  * and by mha_done() to immediately reselect a target to get sense information.
    549        1.1       oki  */
    550        1.1       oki void
    551       1.35       chs mhaselect(struct mha_softc *sc, u_char target, u_char lun, u_char *cmd,
    552       1.35       chs     u_char clen)
    553        1.1       oki {
    554        1.1       oki 	int i;
    555        1.1       oki 	int s;
    556        1.1       oki 
    557        1.1       oki 	s = splbio();	/* XXX */
    558        1.1       oki 
    559        1.1       oki 	SPC_TRACE(("[mhaselect(t%d,l%d,cmd:%x)] ", target, lun, *(u_char *)cmd));
    560        1.1       oki 
    561       1.15   minoura 	/* CDB $B$r(B SPC $B$N(B MCS REG $B$K%;%C%H$9$k(B */
    562        1.1       oki 	/* Now the command into the FIFO */
    563        1.1       oki 	WAIT;
    564        1.1       oki #if 1
    565        1.1       oki 	SPC_MISC(("[cmd:"));
    566       1.45     isaki 	for (i = 0; i < clen; i++) {
    567       1.45     isaki 		unsigned c = cmd[i];
    568       1.45     isaki 		if (i == 1)
    569       1.45     isaki 			c |= lun << 5;
    570       1.45     isaki 		SPC_MISC((" %02x", c));
    571       1.45     isaki 		sc->sc_pcx[i] = c;
    572       1.45     isaki 	}
    573        1.1       oki 	SPC_MISC(("], target=%d\n", target));
    574        1.1       oki #else
    575       1.27       wiz 	memcpy(sc->sc_pcx, cmd, clen);
    576        1.1       oki #endif
    577        1.1       oki 	if (NSR & 0x80)
    578        1.1       oki 		panic("scsistart: already selected...");
    579        1.1       oki 	sc->sc_phase  = COMMAND_PHASE;
    580        1.1       oki 
    581        1.1       oki 	/* new state ASP_SELECTING */
    582        1.1       oki 	sc->sc_state = SPC_SELECTING;
    583        1.1       oki 
    584        1.1       oki 	SIR = target;
    585        1.1       oki #if 0
    586        1.1       oki 	CMR = CMD_SELECT;
    587        1.1       oki #else
    588        1.1       oki 	CMR = CMD_SEL_AND_CMD;	/* select & cmd */
    589        1.1       oki #endif
    590        1.1       oki 	splx(s);
    591        1.1       oki }
    592        1.1       oki 
    593        1.1       oki #if 0
    594        1.1       oki int
    595       1.35       chs mha_reselect(struct mha_softc *sc, u_char message)
    596        1.1       oki {
    597        1.1       oki 	u_char selid, target, lun;
    598        1.1       oki 	struct acb *acb;
    599       1.22    bouyer 	struct scsipi_periph *periph;
    600        1.1       oki 	struct spc_tinfo *ti;
    601        1.1       oki 
    602        1.1       oki 	/*
    603        1.1       oki 	 * The SCSI chip made a snapshot of the data bus while the reselection
    604        1.1       oki 	 * was being negotiated.  This enables us to determine which target did
    605        1.1       oki 	 * the reselect.
    606        1.1       oki 	 */
    607        1.1       oki 	selid = sc->sc_selid & ~(1 << sc->sc_id);
    608        1.1       oki 	if (selid & (selid - 1)) {
    609        1.1       oki 		printf("%s: reselect with invalid selid %02x; sending DEVICE RESET\n",
    610       1.49     isaki 		    device_xname(sc->sc_dev), selid);
    611        1.1       oki 		SPC_BREAK();
    612        1.1       oki 		goto reset;
    613        1.1       oki 	}
    614        1.1       oki 
    615        1.1       oki 	/*
    616        1.1       oki 	 * Search wait queue for disconnected cmd
    617        1.1       oki 	 * The list should be short, so I haven't bothered with
    618        1.1       oki 	 * any more sophisticated structures than a simple
    619        1.1       oki 	 * singly linked list.
    620        1.1       oki 	 */
    621        1.1       oki 	target = ffs(selid) - 1;
    622        1.1       oki 	lun = message & 0x07;
    623       1.50     isaki 	TAILQ_FOREACH(acb, &sc->nexus_list, chain) {
    624       1.22    bouyer 		periph = acb->xs->xs_periph;
    625       1.22    bouyer 		if (periph->periph_target == target &&
    626       1.22    bouyer 		    periph->periph_lun == lun)
    627        1.1       oki 			break;
    628        1.1       oki 	}
    629        1.1       oki 	if (acb == NULL) {
    630        1.1       oki 		printf("%s: reselect from target %d lun %d with no nexus; sending ABORT\n",
    631       1.49     isaki 		    device_xname(sc->sc_dev), target, lun);
    632        1.1       oki 		SPC_BREAK();
    633        1.1       oki 		goto abort;
    634        1.1       oki 	}
    635        1.1       oki 
    636        1.1       oki 	/* Make this nexus active again. */
    637        1.1       oki 	TAILQ_REMOVE(&sc->nexus_list, acb, chain);
    638        1.1       oki 	sc->sc_state = SPC_HASNEXUS;
    639        1.1       oki 	sc->sc_nexus = acb;
    640        1.1       oki 	ti = &sc->sc_tinfo[target];
    641        1.1       oki 	ti->lubusy |= (1 << lun);
    642        1.1       oki 	mha_setsync(sc, ti);
    643        1.1       oki 
    644        1.1       oki 	if (acb->flags & ACB_RESET)
    645        1.1       oki 		mha_sched_msgout(sc, SEND_DEV_RESET);
    646        1.1       oki 	else if (acb->flags & ACB_ABORTED)
    647        1.1       oki 		mha_sched_msgout(sc, SEND_ABORT);
    648        1.1       oki 
    649        1.1       oki 	/* Do an implicit RESTORE POINTERS. */
    650        1.1       oki 	sc->sc_dp = acb->daddr;
    651        1.1       oki 	sc->sc_dleft = acb->dleft;
    652        1.1       oki 	sc->sc_cp = (u_char *)&acb->cmd;
    653        1.1       oki 	sc->sc_cleft = acb->clen;
    654        1.1       oki 
    655        1.1       oki 	return (0);
    656        1.1       oki 
    657        1.1       oki reset:
    658        1.1       oki 	mha_sched_msgout(sc, SEND_DEV_RESET);
    659        1.1       oki 	return (1);
    660        1.1       oki 
    661        1.1       oki abort:
    662        1.1       oki 	mha_sched_msgout(sc, SEND_ABORT);
    663        1.1       oki 	return (1);
    664        1.1       oki }
    665        1.1       oki #endif
    666        1.1       oki /*
    667        1.1       oki  * Start a SCSI-command
    668        1.1       oki  * This function is called by the higher level SCSI-driver to queue/run
    669        1.1       oki  * SCSI-commands.
    670        1.1       oki  */
    671       1.44     isaki void
    672       1.35       chs mha_scsi_request(struct scsipi_channel *chan, scsipi_adapter_req_t req,
    673       1.35       chs     void *arg)
    674       1.22    bouyer {
    675        1.1       oki 	struct scsipi_xfer *xs;
    676       1.22    bouyer 	struct scsipi_periph *periph;
    677  1.52.12.1      yamt 	struct mha_softc *sc = device_private(chan->chan_adapter->adapt_dev);
    678        1.1       oki 	struct acb *acb;
    679        1.1       oki 	int s, flags;
    680        1.1       oki 
    681       1.22    bouyer 	switch (req) {
    682       1.22    bouyer 	case ADAPTER_REQ_RUN_XFER:
    683       1.22    bouyer 		xs = arg;
    684       1.22    bouyer 		periph = xs->xs_periph;
    685       1.22    bouyer 
    686       1.22    bouyer 		SPC_TRACE(("[mha_scsi_cmd] "));
    687       1.22    bouyer 		SPC_CMDS(("[0x%x, %d]->%d ", (int)xs->cmd->opcode, xs->cmdlen,
    688       1.22    bouyer 		    periph->periph_target));
    689       1.22    bouyer 
    690       1.22    bouyer 		flags = xs->xs_control;
    691       1.22    bouyer 
    692       1.22    bouyer 		/* Get a mha command block */
    693       1.22    bouyer 		s = splbio();
    694       1.50     isaki 		acb = TAILQ_FIRST(&sc->free_list);
    695       1.22    bouyer 		if (acb) {
    696       1.22    bouyer 			TAILQ_REMOVE(&sc->free_list, acb, chain);
    697       1.22    bouyer 			ACB_SETQ(acb, ACB_QNONE);
    698       1.22    bouyer 		}
    699        1.1       oki 
    700       1.22    bouyer 		if (acb == NULL) {
    701       1.22    bouyer 			xs->error = XS_RESOURCE_SHORTAGE;
    702       1.22    bouyer 			scsipi_done(xs);
    703       1.22    bouyer 			splx(s);
    704       1.22    bouyer 			return;
    705       1.22    bouyer 		}
    706       1.22    bouyer 		splx(s);
    707        1.1       oki 
    708       1.22    bouyer 		/* Initialize acb */
    709       1.22    bouyer 		acb->xs = xs;
    710       1.27       wiz 		memcpy(&acb->cmd, xs->cmd, xs->cmdlen);
    711       1.22    bouyer 		acb->clen = xs->cmdlen;
    712       1.22    bouyer 		acb->daddr = xs->data;
    713       1.22    bouyer 		acb->dleft = xs->datalen;
    714       1.22    bouyer 		acb->stat = 0;
    715       1.22    bouyer 
    716       1.22    bouyer 		s = splbio();
    717       1.22    bouyer 		ACB_SETQ(acb, ACB_QREADY);
    718       1.22    bouyer 		TAILQ_INSERT_TAIL(&sc->ready_list, acb, chain);
    719       1.22    bouyer #if 1
    720       1.22    bouyer 		callout_reset(&acb->xs->xs_callout,
    721       1.28    bouyer 		    mstohz(xs->timeout), mha_timeout, acb);
    722       1.22    bouyer #endif
    723        1.1       oki 
    724       1.22    bouyer 		/*
    725       1.22    bouyer 		 * $B%-%e!<$N=hM}Cf$G$J$1$l$P!"%9%1%8%e!<%j%s%03+;O$9$k(B
    726       1.22    bouyer 		 */
    727       1.22    bouyer 		if (sc->sc_state == SPC_IDLE)
    728       1.22    bouyer 			mha_sched(sc);
    729        1.1       oki 
    730       1.22    bouyer 		splx(s);
    731        1.1       oki 
    732       1.22    bouyer 		if (flags & XS_CTL_POLL) {
    733       1.22    bouyer 			/* Not allowed to use interrupts, use polling instead */
    734       1.22    bouyer 			mha_poll(sc, acb);
    735       1.22    bouyer 		}
    736        1.1       oki 
    737       1.22    bouyer 		SPC_MISC(("SUCCESSFULLY_QUEUED"));
    738       1.22    bouyer 		return;
    739        1.1       oki 
    740       1.22    bouyer 	case ADAPTER_REQ_GROW_RESOURCES:
    741       1.22    bouyer 		/* XXX Not supported. */
    742       1.22    bouyer 		return;
    743        1.1       oki 
    744       1.22    bouyer 	case ADAPTER_REQ_SET_XFER_MODE:
    745       1.22    bouyer 		/* XXX Not supported. */
    746       1.22    bouyer 		return;
    747        1.1       oki 	}
    748        1.1       oki }
    749        1.1       oki 
    750        1.1       oki /*
    751        1.1       oki  * Adjust transfer size in buffer structure
    752        1.1       oki  */
    753       1.44     isaki void
    754       1.35       chs mha_minphys(struct buf *bp)
    755        1.1       oki {
    756        1.1       oki 
    757        1.1       oki 	SPC_TRACE(("mha_minphys  "));
    758        1.1       oki 	minphys(bp);
    759        1.1       oki }
    760        1.1       oki 
    761        1.1       oki /*
    762        1.1       oki  * Used when interrupt driven I/O isn't allowed, e.g. during boot.
    763        1.1       oki  */
    764       1.44     isaki void
    765       1.35       chs mha_poll(struct mha_softc *sc, struct acb *acb)
    766        1.1       oki {
    767        1.1       oki 	struct scsipi_xfer *xs = acb->xs;
    768        1.1       oki 	int count = xs->timeout * 100;
    769       1.35       chs 	int s;
    770       1.35       chs 
    771       1.35       chs 	s = splbio();
    772        1.1       oki 
    773        1.1       oki 	SPC_TRACE(("[mha_poll] "));
    774        1.1       oki 
    775        1.1       oki 	while (count) {
    776        1.1       oki 		/*
    777        1.1       oki 		 * If we had interrupts enabled, would we
    778        1.1       oki 		 * have got an interrupt?
    779        1.1       oki 		 */
    780        1.1       oki 		if (SSR & SS_IREQUEST)
    781       1.13   minoura 			mhaintr(sc);
    782       1.17   thorpej 		if ((xs->xs_status & XS_STS_DONE) != 0)
    783        1.1       oki 			break;
    784        1.1       oki 		DELAY(10);
    785        1.1       oki #if 1
    786        1.1       oki 		if (sc->sc_state == SPC_IDLE) {
    787        1.1       oki 			SPC_TRACE(("[mha_poll: rescheduling] "));
    788        1.1       oki 			mha_sched(sc);
    789        1.1       oki 		}
    790        1.1       oki #endif
    791        1.1       oki 		count--;
    792        1.1       oki 	}
    793        1.1       oki 
    794        1.1       oki 	if (count == 0) {
    795        1.1       oki 		SPC_MISC(("mha_poll: timeout"));
    796       1.43  christos 		mha_timeout((void *)acb);
    797        1.1       oki 	}
    798        1.1       oki 	splx(s);
    799       1.22    bouyer 	scsipi_done(xs);
    800        1.1       oki }
    801       1.35       chs 
    802        1.1       oki /*
    803        1.1       oki  * LOW LEVEL SCSI UTILITIES
    804        1.1       oki  */
    805        1.1       oki 
    806        1.1       oki /*
    807        1.1       oki  * Set synchronous transfer offset and period.
    808        1.1       oki  */
    809       1.44     isaki inline void
    810       1.35       chs mha_setsync(struct mha_softc *sc, struct spc_tinfo *ti)
    811        1.1       oki {
    812        1.1       oki }
    813        1.1       oki 
    814        1.1       oki /*
    815        1.1       oki  * Schedule a SCSI operation.  This has now been pulled out of the interrupt
    816        1.1       oki  * handler so that we may call it from mha_scsi_cmd and mha_done.  This may
    817        1.1       oki  * save us an unecessary interrupt just to get things going.  Should only be
    818        1.1       oki  * called when state == SPC_IDLE and at bio pl.
    819        1.1       oki  */
    820       1.44     isaki void
    821       1.35       chs mha_sched(struct mha_softc *sc)
    822        1.1       oki {
    823       1.22    bouyer 	struct scsipi_periph *periph;
    824        1.1       oki 	struct acb *acb;
    825        1.1       oki 	int t;
    826        1.1       oki 
    827        1.1       oki 	SPC_TRACE(("[mha_sched] "));
    828        1.1       oki 	if (sc->sc_state != SPC_IDLE)
    829        1.1       oki 		panic("mha_sched: not IDLE (state=%d)", sc->sc_state);
    830        1.1       oki 
    831        1.1       oki 	if (sc->sc_flags & SPC_ABORTING)
    832        1.1       oki 		return;
    833        1.1       oki 
    834        1.1       oki 	/*
    835        1.1       oki 	 * Find first acb in ready queue that is for a target/lunit
    836        1.1       oki 	 * combinations that is not busy.
    837        1.1       oki 	 */
    838       1.50     isaki 	TAILQ_FOREACH(acb, &sc->ready_list, chain) {
    839        1.1       oki 		struct spc_tinfo *ti;
    840       1.22    bouyer 		periph = acb->xs->xs_periph;
    841       1.22    bouyer 		t = periph->periph_target;
    842        1.1       oki 		ti = &sc->sc_tinfo[t];
    843       1.22    bouyer 		if (!(ti->lubusy & (1 << periph->periph_lun))) {
    844        1.1       oki 			if ((acb->flags & ACB_QBITS) != ACB_QREADY)
    845        1.1       oki 				panic("mha: busy entry on ready list");
    846        1.1       oki 			TAILQ_REMOVE(&sc->ready_list, acb, chain);
    847        1.1       oki 			ACB_SETQ(acb, ACB_QNONE);
    848        1.1       oki 			sc->sc_nexus = acb;
    849        1.1       oki 			sc->sc_flags = 0;
    850        1.1       oki 			sc->sc_prevphase = INVALID_PHASE;
    851        1.1       oki 			sc->sc_dp = acb->daddr;
    852        1.1       oki 			sc->sc_dleft = acb->dleft;
    853       1.22    bouyer 			ti->lubusy |= (1<<periph->periph_lun);
    854       1.22    bouyer 			mhaselect(sc, t, periph->periph_lun,
    855        1.1       oki 				     (u_char *)&acb->cmd, acb->clen);
    856        1.1       oki 			break;
    857        1.1       oki 		} else {
    858        1.1       oki 			SPC_MISC(("%d:%d busy\n",
    859       1.22    bouyer 			    periph->periph_target,
    860       1.22    bouyer 			    periph->periph_lun));
    861        1.1       oki 		}
    862        1.1       oki 	}
    863        1.1       oki }
    864       1.35       chs 
    865        1.1       oki /*
    866        1.1       oki  * POST PROCESSING OF SCSI_CMD (usually current)
    867        1.1       oki  */
    868       1.44     isaki void
    869       1.35       chs mha_done(struct mha_softc *sc, struct acb *acb)
    870        1.1       oki {
    871        1.1       oki 	struct scsipi_xfer *xs = acb->xs;
    872       1.22    bouyer 	struct scsipi_periph *periph = xs->xs_periph;
    873       1.22    bouyer 	struct spc_tinfo *ti = &sc->sc_tinfo[periph->periph_target];
    874        1.1       oki 
    875        1.1       oki 	SPC_TRACE(("[mha_done(error:%x)] ", xs->error));
    876        1.1       oki 
    877        1.1       oki #if 1
    878       1.19   thorpej 	callout_stop(&acb->xs->xs_callout);
    879        1.1       oki #endif
    880        1.1       oki 
    881        1.1       oki 	/*
    882        1.1       oki 	 * Now, if we've come here with no error code, i.e. we've kept the
    883        1.1       oki 	 * initial XS_NOERROR, and the status code signals that we should
    884        1.1       oki 	 * check sense, we'll need to set up a request sense cmd block and
    885        1.1       oki 	 * push the command back into the ready queue *before* any other
    886        1.1       oki 	 * commands for this target/lunit, else we lose the sense info.
    887        1.1       oki 	 * We don't support chk sense conditions for the request sense cmd.
    888        1.1       oki 	 */
    889        1.1       oki 	if (xs->error == XS_NOERROR) {
    890        1.1       oki 		if ((acb->flags & ACB_ABORTED) != 0) {
    891        1.1       oki 			xs->error = XS_TIMEOUT;
    892        1.1       oki 		} else if (acb->flags & ACB_CHKSENSE) {
    893        1.1       oki 			xs->error = XS_SENSE;
    894        1.4   msaitoh 		} else {
    895       1.22    bouyer 			xs->status = acb->stat & ST_MASK;
    896       1.22    bouyer 			switch (xs->status) {
    897        1.4   msaitoh 			case SCSI_CHECK:
    898        1.4   msaitoh 				xs->resid = acb->dleft;
    899       1.38   tsutsui 				/* FALLTHROUGH */
    900        1.4   msaitoh 			case SCSI_BUSY:
    901        1.4   msaitoh 				xs->error = XS_BUSY;
    902        1.4   msaitoh 				break;
    903        1.4   msaitoh 			case SCSI_OK:
    904        1.4   msaitoh 				xs->resid = acb->dleft;
    905        1.4   msaitoh 				break;
    906        1.4   msaitoh 			default:
    907        1.4   msaitoh 				xs->error = XS_DRIVER_STUFFUP;
    908        1.4   msaitoh #if SPC_DEBUG
    909        1.4   msaitoh 				printf("%s: mha_done: bad stat 0x%x\n",
    910       1.49     isaki 					device_xname(sc->sc_dev), acb->stat);
    911        1.4   msaitoh #endif
    912        1.4   msaitoh 				break;
    913        1.1       oki 			}
    914        1.1       oki 		}
    915        1.1       oki 	}
    916        1.1       oki 
    917        1.1       oki #if SPC_DEBUG
    918        1.1       oki 	if ((mha_debug & SPC_SHOWMISC) != 0) {
    919        1.1       oki 		if (xs->resid != 0)
    920        1.1       oki 			printf("resid=%d ", xs->resid);
    921        1.1       oki 		if (xs->error == XS_SENSE)
    922       1.36   thorpej 			printf("sense=0x%02x\n", xs->sense.scsi_sense.response_code);
    923        1.1       oki 		else
    924        1.1       oki 			printf("error=%d\n", xs->error);
    925        1.1       oki 	}
    926        1.1       oki #endif
    927        1.1       oki 
    928        1.1       oki 	/*
    929        1.1       oki 	 * Remove the ACB from whatever queue it's on.
    930        1.1       oki 	 */
    931        1.1       oki 	switch (acb->flags & ACB_QBITS) {
    932        1.1       oki 	case ACB_QNONE:
    933        1.1       oki 		if (acb != sc->sc_nexus) {
    934       1.49     isaki 			panic("%s: floating acb", device_xname(sc->sc_dev));
    935        1.1       oki 		}
    936        1.1       oki 		sc->sc_nexus = NULL;
    937        1.1       oki 		sc->sc_state = SPC_IDLE;
    938       1.22    bouyer 		ti->lubusy &= ~(1<<periph->periph_lun);
    939        1.1       oki 		mha_sched(sc);
    940        1.1       oki 		break;
    941        1.1       oki 	case ACB_QREADY:
    942        1.1       oki 		TAILQ_REMOVE(&sc->ready_list, acb, chain);
    943        1.1       oki 		break;
    944        1.1       oki 	case ACB_QNEXUS:
    945        1.1       oki 		TAILQ_REMOVE(&sc->nexus_list, acb, chain);
    946       1.22    bouyer 		ti->lubusy &= ~(1<<periph->periph_lun);
    947        1.1       oki 		break;
    948        1.1       oki 	case ACB_QFREE:
    949        1.1       oki 		panic("%s: dequeue: busy acb on free list",
    950       1.49     isaki 			device_xname(sc->sc_dev));
    951        1.1       oki 		break;
    952        1.1       oki 	default:
    953        1.1       oki 		panic("%s: dequeue: unknown queue %d",
    954       1.49     isaki 			device_xname(sc->sc_dev), acb->flags & ACB_QBITS);
    955        1.1       oki 	}
    956        1.1       oki 
    957        1.1       oki 	/* Put it on the free list, and clear flags. */
    958        1.1       oki #if 0
    959        1.1       oki 	TAILQ_INSERT_HEAD(&sc->free_list, acb, chain);
    960        1.1       oki 	acb->flags = ACB_QFREE;
    961        1.1       oki #else
    962       1.17   thorpej 	mha_free_acb(sc, acb, xs->xs_control);
    963        1.1       oki #endif
    964        1.1       oki 
    965        1.1       oki 	ti->cmds++;
    966        1.1       oki 	scsipi_done(xs);
    967        1.1       oki }
    968        1.1       oki 
    969       1.44     isaki void
    970       1.35       chs mha_dequeue(struct mha_softc *sc, struct acb *acb)
    971        1.1       oki {
    972        1.1       oki 
    973        1.1       oki 	if (acb->flags & ACB_QNEXUS) {
    974        1.1       oki 		TAILQ_REMOVE(&sc->nexus_list, acb, chain);
    975        1.1       oki 	} else {
    976        1.1       oki 		TAILQ_REMOVE(&sc->ready_list, acb, chain);
    977        1.1       oki 	}
    978        1.1       oki }
    979       1.35       chs 
    980        1.1       oki /*
    981        1.1       oki  * INTERRUPT/PROTOCOL ENGINE
    982        1.1       oki  */
    983        1.1       oki 
    984        1.1       oki /*
    985        1.1       oki  * Schedule an outgoing message by prioritizing it, and asserting
    986        1.1       oki  * attention on the bus. We can only do this when we are the initiator
    987        1.1       oki  * else there will be an illegal command interrupt.
    988        1.1       oki  */
    989        1.1       oki #define mha_sched_msgout(m) \
    990        1.1       oki 	do {				\
    991        1.1       oki 		SPC_MISC(("mha_sched_msgout %d ", m)); \
    992        1.1       oki 		CMR = CMD_SET_ATN;	\
    993        1.1       oki 		sc->sc_msgpriq |= (m);	\
    994        1.1       oki 	} while (0)
    995        1.1       oki 
    996        1.1       oki /*
    997        1.1       oki  * Precondition:
    998        1.1       oki  * The SCSI bus is already in the MSGI phase and there is a message byte
    999        1.1       oki  * on the bus, along with an asserted REQ signal.
   1000        1.1       oki  */
   1001       1.44     isaki void
   1002       1.35       chs mha_msgin(struct mha_softc *sc)
   1003        1.1       oki {
   1004       1.35       chs 	int v;
   1005        1.1       oki 
   1006        1.1       oki 	SPC_TRACE(("[mha_msgin(curmsglen:%d)] ", sc->sc_imlen));
   1007        1.1       oki 
   1008        1.1       oki 	/*
   1009        1.1       oki 	 * Prepare for a new message.  A message should (according
   1010        1.1       oki 	 * to the SCSI standard) be transmitted in one single
   1011        1.1       oki 	 * MESSAGE_IN_PHASE. If we have been in some other phase,
   1012        1.1       oki 	 * then this is a new message.
   1013        1.1       oki 	 */
   1014        1.1       oki 	if (sc->sc_prevphase != MESSAGE_IN_PHASE) {
   1015        1.1       oki 		sc->sc_flags &= ~SPC_DROP_MSGI;
   1016        1.1       oki 		sc->sc_imlen = 0;
   1017        1.1       oki 	}
   1018        1.1       oki 
   1019        1.1       oki 	WAIT;
   1020        1.1       oki 
   1021        1.1       oki 	v = MBR;	/* modified byte */
   1022        1.1       oki 	v = sc->sc_pcx[0];
   1023        1.1       oki 
   1024        1.1       oki 	sc->sc_imess[sc->sc_imlen] = v;
   1025        1.1       oki 
   1026        1.1       oki 	/*
   1027        1.1       oki 	 * If we're going to reject the message, don't bother storing
   1028        1.1       oki 	 * the incoming bytes.  But still, we need to ACK them.
   1029        1.1       oki 	 */
   1030        1.1       oki 
   1031        1.1       oki 	if ((sc->sc_flags & SPC_DROP_MSGI)) {
   1032        1.1       oki 		CMR = CMD_SET_ATN;
   1033        1.1       oki /*		ESPCMD(sc, ESPCMD_MSGOK);*/
   1034        1.1       oki 		printf("<dropping msg byte %x>",
   1035        1.1       oki 			sc->sc_imess[sc->sc_imlen]);
   1036        1.1       oki 		return;
   1037        1.1       oki 	}
   1038        1.1       oki 
   1039        1.1       oki 	if (sc->sc_imlen >= SPC_MAX_MSG_LEN) {
   1040        1.1       oki 		mha_sched_msgout(SEND_REJECT);
   1041        1.1       oki 		sc->sc_flags |= SPC_DROP_MSGI;
   1042        1.1       oki 	} else {
   1043        1.1       oki 		sc->sc_imlen++;
   1044        1.1       oki 		/*
   1045        1.1       oki 		 * This testing is suboptimal, but most
   1046        1.1       oki 		 * messages will be of the one byte variety, so
   1047        1.1       oki 		 * it should not effect performance
   1048        1.1       oki 		 * significantly.
   1049        1.1       oki 		 */
   1050       1.23   tsutsui 		if (sc->sc_imlen == 1 && MSG_IS1BYTE(sc->sc_imess[0]))
   1051        1.1       oki 			goto gotit;
   1052       1.23   tsutsui 		if (sc->sc_imlen == 2 && MSG_IS2BYTE(sc->sc_imess[0]))
   1053        1.1       oki 			goto gotit;
   1054       1.23   tsutsui 		if (sc->sc_imlen >= 3 && MSG_ISEXTENDED(sc->sc_imess[0]) &&
   1055        1.1       oki 		    sc->sc_imlen == sc->sc_imess[1] + 2)
   1056        1.1       oki 			goto gotit;
   1057        1.1       oki 	}
   1058        1.1       oki #if 0
   1059        1.1       oki 	/* Ack what we have so far */
   1060        1.1       oki 	ESPCMD(sc, ESPCMD_MSGOK);
   1061        1.1       oki #endif
   1062        1.1       oki 	return;
   1063        1.1       oki 
   1064        1.1       oki gotit:
   1065        1.1       oki 	SPC_MSGS(("gotmsg(%x)", sc->sc_imess[0]));
   1066        1.1       oki 	/*
   1067        1.1       oki 	 * Now we should have a complete message (1 byte, 2 byte
   1068        1.1       oki 	 * and moderately long extended messages).  We only handle
   1069        1.1       oki 	 * extended messages which total length is shorter than
   1070        1.1       oki 	 * SPC_MAX_MSG_LEN.  Longer messages will be amputated.
   1071        1.1       oki 	 */
   1072        1.1       oki 	if (sc->sc_state == SPC_HASNEXUS) {
   1073        1.1       oki 		struct acb *acb = sc->sc_nexus;
   1074        1.1       oki 		struct spc_tinfo *ti =
   1075       1.22    bouyer 			&sc->sc_tinfo[acb->xs->xs_periph->periph_target];
   1076        1.1       oki 
   1077        1.1       oki 		switch (sc->sc_imess[0]) {
   1078        1.1       oki 		case MSG_CMDCOMPLETE:
   1079        1.1       oki 			SPC_MSGS(("cmdcomplete "));
   1080        1.1       oki 			if (sc->sc_dleft < 0) {
   1081       1.22    bouyer 				struct scsipi_periph *periph = acb->xs->xs_periph;
   1082        1.1       oki 				printf("mha: %d extra bytes from %d:%d\n",
   1083        1.1       oki 					-sc->sc_dleft,
   1084       1.22    bouyer 					periph->periph_target,
   1085       1.22    bouyer 				        periph->periph_lun);
   1086        1.1       oki 				sc->sc_dleft = 0;
   1087        1.1       oki 			}
   1088        1.1       oki 			acb->xs->resid = acb->dleft = sc->sc_dleft;
   1089        1.1       oki 			sc->sc_flags |= SPC_BUSFREE_OK;
   1090        1.1       oki 			break;
   1091        1.1       oki 
   1092        1.1       oki 		case MSG_MESSAGE_REJECT:
   1093        1.1       oki #if SPC_DEBUG
   1094        1.1       oki 			if (mha_debug & SPC_SHOWMSGS)
   1095        1.1       oki 				printf("%s: our msg rejected by target\n",
   1096       1.49     isaki 					device_xname(sc->sc_dev));
   1097        1.1       oki #endif
   1098        1.1       oki #if 1 /* XXX - must remember last message */
   1099       1.22    bouyer 			scsipi_printaddr(acb->xs->xs_periph);
   1100       1.14   minoura 			printf("MSG_MESSAGE_REJECT>>");
   1101        1.1       oki #endif
   1102        1.1       oki 			if (sc->sc_flags & SPC_SYNCHNEGO) {
   1103        1.1       oki 				ti->period = ti->offset = 0;
   1104        1.1       oki 				sc->sc_flags &= ~SPC_SYNCHNEGO;
   1105        1.1       oki 				ti->flags &= ~T_NEGOTIATE;
   1106        1.1       oki 			}
   1107        1.1       oki 			/* Not all targets understand INITIATOR_DETECTED_ERR */
   1108        1.1       oki 			if (sc->sc_msgout == SEND_INIT_DET_ERR)
   1109        1.1       oki 				mha_sched_msgout(SEND_ABORT);
   1110        1.1       oki 			break;
   1111        1.1       oki 		case MSG_NOOP:
   1112        1.1       oki 			SPC_MSGS(("noop "));
   1113        1.1       oki 			break;
   1114        1.1       oki 		case MSG_DISCONNECT:
   1115        1.1       oki 			SPC_MSGS(("disconnect "));
   1116        1.1       oki 			ti->dconns++;
   1117        1.1       oki 			sc->sc_flags |= SPC_DISCON;
   1118        1.1       oki 			sc->sc_flags |= SPC_BUSFREE_OK;
   1119       1.22    bouyer 			if ((acb->xs->xs_periph->periph_quirks & PQUIRK_AUTOSAVE) == 0)
   1120        1.1       oki 				break;
   1121        1.1       oki 			/*FALLTHROUGH*/
   1122        1.1       oki 		case MSG_SAVEDATAPOINTER:
   1123        1.1       oki 			SPC_MSGS(("save datapointer "));
   1124        1.1       oki 			acb->dleft = sc->sc_dleft;
   1125        1.1       oki 			acb->daddr = sc->sc_dp;
   1126        1.1       oki 			break;
   1127        1.1       oki 		case MSG_RESTOREPOINTERS:
   1128        1.1       oki 			SPC_MSGS(("restore datapointer "));
   1129        1.1       oki 			if (!acb) {
   1130        1.1       oki 				mha_sched_msgout(SEND_ABORT);
   1131        1.1       oki 				printf("%s: no DATAPOINTERs to restore\n",
   1132       1.49     isaki 				    device_xname(sc->sc_dev));
   1133        1.1       oki 				break;
   1134        1.1       oki 			}
   1135        1.1       oki 			sc->sc_dp = acb->daddr;
   1136        1.1       oki 			sc->sc_dleft = acb->dleft;
   1137        1.1       oki 			break;
   1138        1.1       oki 		case MSG_PARITY_ERROR:
   1139        1.1       oki 			printf("%s:target%d: MSG_PARITY_ERROR\n",
   1140       1.49     isaki 				device_xname(sc->sc_dev),
   1141       1.22    bouyer 				acb->xs->xs_periph->periph_target);
   1142        1.1       oki 			break;
   1143        1.1       oki 		case MSG_EXTENDED:
   1144        1.1       oki 			SPC_MSGS(("extended(%x) ", sc->sc_imess[2]));
   1145        1.1       oki 			switch (sc->sc_imess[2]) {
   1146        1.1       oki 			case MSG_EXT_SDTR:
   1147        1.1       oki 				SPC_MSGS(("SDTR period %d, offset %d ",
   1148        1.1       oki 					sc->sc_imess[3], sc->sc_imess[4]));
   1149        1.1       oki 				ti->period = sc->sc_imess[3];
   1150        1.1       oki 				ti->offset = sc->sc_imess[4];
   1151        1.1       oki 				if (sc->sc_minsync == 0) {
   1152        1.1       oki 					/* We won't do synch */
   1153        1.1       oki 					ti->offset = 0;
   1154        1.1       oki 					mha_sched_msgout(SEND_SDTR);
   1155        1.1       oki 				} else if (ti->offset == 0) {
   1156        1.1       oki 					printf("%s:%d: async\n", "mha",
   1157       1.22    bouyer 						acb->xs->xs_periph->periph_target);
   1158        1.1       oki 					ti->offset = 0;
   1159        1.1       oki 					sc->sc_flags &= ~SPC_SYNCHNEGO;
   1160        1.1       oki 				} else if (ti->period > 124) {
   1161        1.1       oki 					printf("%s:%d: async\n", "mha",
   1162       1.22    bouyer 						acb->xs->xs_periph->periph_target);
   1163        1.1       oki 					ti->offset = 0;
   1164        1.1       oki 					mha_sched_msgout(SEND_SDTR);
   1165        1.1       oki 				} else {
   1166       1.24   minoura #if 0
   1167        1.1       oki 					int p;
   1168        1.1       oki 					p =  mha_stp2cpb(sc, ti->period);
   1169        1.1       oki 					ti->period = mha_cpb2stp(sc, p);
   1170        1.1       oki #endif
   1171        1.1       oki 
   1172        1.4   msaitoh #if SPC_DEBUG
   1173       1.22    bouyer 					scsipi_printaddr(acb->xs->xs_periph);
   1174        1.1       oki #endif
   1175        1.1       oki 					if ((sc->sc_flags&SPC_SYNCHNEGO) == 0) {
   1176        1.1       oki 						/* Target initiated negotiation */
   1177        1.1       oki 						if (ti->flags & T_SYNCMODE) {
   1178        1.1       oki 						    ti->flags &= ~T_SYNCMODE;
   1179        1.4   msaitoh #if SPC_DEBUG
   1180        1.1       oki 						    printf("renegotiated ");
   1181        1.1       oki #endif
   1182        1.1       oki 						}
   1183        1.1       oki 						TMR=TM_ASYNC;
   1184        1.1       oki 						/* Clamp to our maxima */
   1185        1.1       oki 						if (ti->period < sc->sc_minsync)
   1186        1.1       oki 							ti->period = sc->sc_minsync;
   1187        1.1       oki 						if (ti->offset > 15)
   1188        1.1       oki 							ti->offset = 15;
   1189        1.1       oki 						mha_sched_msgout(SEND_SDTR);
   1190        1.1       oki 					} else {
   1191        1.1       oki 						/* we are sync */
   1192        1.1       oki 						sc->sc_flags &= ~SPC_SYNCHNEGO;
   1193        1.1       oki 						TMR = TM_SYNC;
   1194        1.1       oki 						ti->flags |= T_SYNCMODE;
   1195        1.1       oki 					}
   1196        1.1       oki 				}
   1197        1.1       oki 				ti->flags &= ~T_NEGOTIATE;
   1198        1.1       oki 				break;
   1199        1.1       oki 			default: /* Extended messages we don't handle */
   1200        1.1       oki 				CMR = CMD_SET_ATN; /* XXX? */
   1201        1.1       oki 				break;
   1202        1.1       oki 			}
   1203        1.1       oki 			break;
   1204        1.1       oki 		default:
   1205        1.1       oki 			SPC_MSGS(("ident "));
   1206        1.1       oki 			/* thanks for that ident... */
   1207        1.1       oki 			if (!MSG_ISIDENTIFY(sc->sc_imess[0])) {
   1208        1.1       oki 				SPC_MISC(("unknown "));
   1209       1.49     isaki printf("%s: unimplemented message: %d\n", device_xname(sc->sc_dev), sc->sc_imess[0]);
   1210        1.1       oki 				CMR = CMD_SET_ATN; /* XXX? */
   1211        1.1       oki 			}
   1212        1.1       oki 			break;
   1213        1.1       oki 		}
   1214        1.1       oki 	} else if (sc->sc_state == SPC_RESELECTED) {
   1215       1.22    bouyer 		struct scsipi_periph *periph = NULL;
   1216        1.1       oki 		struct acb *acb;
   1217        1.1       oki 		struct spc_tinfo *ti;
   1218        1.1       oki 		u_char lunit;
   1219        1.1       oki 
   1220        1.1       oki 		if (MSG_ISIDENTIFY(sc->sc_imess[0])) { 	/* Identify? */
   1221        1.1       oki 			SPC_MISC(("searching "));
   1222        1.1       oki 			/*
   1223        1.1       oki 			 * Search wait queue for disconnected cmd
   1224        1.1       oki 			 * The list should be short, so I haven't bothered with
   1225        1.1       oki 			 * any more sophisticated structures than a simple
   1226        1.1       oki 			 * singly linked list.
   1227        1.1       oki 			 */
   1228        1.1       oki 			lunit = sc->sc_imess[0] & 0x07;
   1229       1.50     isaki 			TAILQ_FOREACH(acb, &sc->nexus_list, chain) {
   1230       1.22    bouyer 				periph = acb->xs->xs_periph;
   1231       1.22    bouyer 				if (periph->periph_lun == lunit &&
   1232       1.22    bouyer 				    sc->sc_selid == (1<<periph->periph_target)) {
   1233        1.1       oki 					TAILQ_REMOVE(&sc->nexus_list, acb,
   1234        1.1       oki 					    chain);
   1235        1.1       oki 					ACB_SETQ(acb, ACB_QNONE);
   1236        1.1       oki 					break;
   1237        1.1       oki 				}
   1238        1.1       oki 			}
   1239        1.1       oki 
   1240        1.1       oki 			if (!acb) {		/* Invalid reselection! */
   1241        1.1       oki 				mha_sched_msgout(SEND_ABORT);
   1242       1.14   minoura 				printf("mha: invalid reselect (idbit=0x%2x)\n",
   1243        1.1       oki 				    sc->sc_selid);
   1244        1.1       oki 			} else {		/* Reestablish nexus */
   1245        1.1       oki 				/*
   1246        1.1       oki 				 * Setup driver data structures and
   1247        1.1       oki 				 * do an implicit RESTORE POINTERS
   1248        1.1       oki 				 */
   1249       1.22    bouyer 				ti = &sc->sc_tinfo[periph->periph_target];
   1250        1.1       oki 				sc->sc_nexus = acb;
   1251        1.1       oki 				sc->sc_dp = acb->daddr;
   1252        1.1       oki 				sc->sc_dleft = acb->dleft;
   1253       1.22    bouyer 				sc->sc_tinfo[periph->periph_target].lubusy
   1254       1.22    bouyer 					|= (1<<periph->periph_lun);
   1255        1.1       oki 				if (ti->flags & T_SYNCMODE) {
   1256        1.1       oki 					TMR = TM_SYNC;	/* XXX */
   1257        1.1       oki 				} else {
   1258        1.1       oki 					TMR = TM_ASYNC;
   1259        1.1       oki 				}
   1260        1.1       oki 				SPC_MISC(("... found acb"));
   1261        1.1       oki 				sc->sc_state = SPC_HASNEXUS;
   1262        1.1       oki 			}
   1263        1.1       oki 		} else {
   1264        1.1       oki 			printf("%s: bogus reselect (no IDENTIFY) %0x2x\n",
   1265       1.49     isaki 			    device_xname(sc->sc_dev), sc->sc_selid);
   1266        1.1       oki 			mha_sched_msgout(SEND_DEV_RESET);
   1267        1.1       oki 		}
   1268        1.1       oki 	} else { /* Neither SPC_HASNEXUS nor SPC_RESELECTED! */
   1269        1.1       oki 		printf("%s: unexpected message in; will send DEV_RESET\n",
   1270       1.49     isaki 		    device_xname(sc->sc_dev));
   1271        1.1       oki 		mha_sched_msgout(SEND_DEV_RESET);
   1272        1.1       oki 	}
   1273        1.1       oki 
   1274        1.1       oki 	/* Ack last message byte */
   1275        1.1       oki #if 0
   1276        1.1       oki 	ESPCMD(sc, ESPCMD_MSGOK);
   1277        1.1       oki #endif
   1278        1.1       oki 
   1279        1.1       oki 	/* Done, reset message pointer. */
   1280        1.1       oki 	sc->sc_flags &= ~SPC_DROP_MSGI;
   1281        1.1       oki 	sc->sc_imlen = 0;
   1282        1.1       oki }
   1283        1.1       oki 
   1284        1.1       oki /*
   1285        1.1       oki  * Send the highest priority, scheduled message.
   1286        1.1       oki  */
   1287       1.44     isaki void
   1288       1.35       chs mha_msgout(struct mha_softc *sc)
   1289        1.1       oki {
   1290       1.24   minoura #if (SPC_USE_SYNCHRONOUS || SPC_USE_WIDE)
   1291        1.1       oki 	struct spc_tinfo *ti;
   1292       1.24   minoura #endif
   1293        1.1       oki 	int n;
   1294        1.1       oki 
   1295        1.1       oki 	SPC_TRACE(("mha_msgout  "));
   1296        1.1       oki 
   1297        1.1       oki 	if (sc->sc_prevphase == MESSAGE_OUT_PHASE) {
   1298        1.1       oki 		if (sc->sc_omp == sc->sc_omess) {
   1299        1.1       oki 			/*
   1300        1.1       oki 			 * This is a retransmission.
   1301        1.1       oki 			 *
   1302        1.1       oki 			 * We get here if the target stayed in MESSAGE OUT
   1303        1.1       oki 			 * phase.  Section 5.1.9.2 of the SCSI 2 spec indicates
   1304        1.1       oki 			 * that all of the previously transmitted messages must
   1305        1.1       oki 			 * be sent again, in the same order.  Therefore, we
   1306        1.1       oki 			 * requeue all the previously transmitted messages, and
   1307        1.1       oki 			 * start again from the top.  Our simple priority
   1308        1.1       oki 			 * scheme keeps the messages in the right order.
   1309        1.1       oki 			 */
   1310        1.1       oki 			SPC_MISC(("retransmitting  "));
   1311        1.1       oki 			sc->sc_msgpriq |= sc->sc_msgoutq;
   1312        1.1       oki 			/*
   1313        1.1       oki 			 * Set ATN.  If we're just sending a trivial 1-byte
   1314        1.1       oki 			 * message, we'll clear ATN later on anyway.
   1315        1.1       oki 			 */
   1316        1.1       oki 			CMR = CMD_SET_ATN; /* XXX? */
   1317        1.1       oki 		} else {
   1318        1.1       oki 			/* This is a continuation of the previous message. */
   1319        1.1       oki 			n = sc->sc_omp - sc->sc_omess;
   1320        1.1       oki 			goto nextbyte;
   1321        1.1       oki 		}
   1322        1.1       oki 	}
   1323        1.1       oki 
   1324        1.1       oki 	/* No messages transmitted so far. */
   1325        1.1       oki 	sc->sc_msgoutq = 0;
   1326        1.1       oki 	sc->sc_lastmsg = 0;
   1327        1.1       oki 
   1328        1.1       oki nextmsg:
   1329        1.1       oki 	/* Pick up highest priority message. */
   1330        1.1       oki 	sc->sc_currmsg = sc->sc_msgpriq & -sc->sc_msgpriq;
   1331        1.1       oki 	sc->sc_msgpriq &= ~sc->sc_currmsg;
   1332        1.1       oki 	sc->sc_msgoutq |= sc->sc_currmsg;
   1333        1.1       oki 
   1334        1.1       oki 	/* Build the outgoing message data. */
   1335        1.1       oki 	switch (sc->sc_currmsg) {
   1336        1.1       oki 	case SEND_IDENTIFY:
   1337        1.1       oki 		SPC_ASSERT(sc->sc_nexus != NULL);
   1338        1.1       oki 		sc->sc_omess[0] =
   1339       1.22    bouyer 		    MSG_IDENTIFY(sc->sc_nexus->xs->xs_periph->periph_lun, 1);
   1340        1.1       oki 		n = 1;
   1341        1.1       oki 		break;
   1342        1.1       oki 
   1343        1.1       oki #if SPC_USE_SYNCHRONOUS
   1344        1.1       oki 	case SEND_SDTR:
   1345        1.1       oki 		SPC_ASSERT(sc->sc_nexus != NULL);
   1346       1.22    bouyer 		ti = &sc->sc_tinfo[sc->sc_nexus->xs->xs_periph->periph_target];
   1347        1.1       oki 		sc->sc_omess[4] = MSG_EXTENDED;
   1348        1.1       oki 		sc->sc_omess[3] = 3;
   1349        1.1       oki 		sc->sc_omess[2] = MSG_EXT_SDTR;
   1350        1.1       oki 		sc->sc_omess[1] = ti->period >> 2;
   1351        1.1       oki 		sc->sc_omess[0] = ti->offset;
   1352        1.1       oki 		n = 5;
   1353        1.1       oki 		break;
   1354        1.1       oki #endif
   1355        1.1       oki 
   1356        1.1       oki #if SPC_USE_WIDE
   1357        1.1       oki 	case SEND_WDTR:
   1358        1.1       oki 		SPC_ASSERT(sc->sc_nexus != NULL);
   1359       1.22    bouyer 		ti = &sc->sc_tinfo[sc->sc_nexus->xs->xs_periph->periph_target];
   1360        1.1       oki 		sc->sc_omess[3] = MSG_EXTENDED;
   1361        1.1       oki 		sc->sc_omess[2] = 2;
   1362        1.1       oki 		sc->sc_omess[1] = MSG_EXT_WDTR;
   1363        1.1       oki 		sc->sc_omess[0] = ti->width;
   1364        1.1       oki 		n = 4;
   1365        1.1       oki 		break;
   1366        1.1       oki #endif
   1367        1.1       oki 
   1368        1.1       oki 	case SEND_DEV_RESET:
   1369        1.1       oki 		sc->sc_flags |= SPC_ABORTING;
   1370        1.1       oki 		sc->sc_omess[0] = MSG_BUS_DEV_RESET;
   1371        1.1       oki 		n = 1;
   1372        1.1       oki 		break;
   1373        1.1       oki 
   1374        1.1       oki 	case SEND_REJECT:
   1375        1.1       oki 		sc->sc_omess[0] = MSG_MESSAGE_REJECT;
   1376        1.1       oki 		n = 1;
   1377        1.1       oki 		break;
   1378        1.1       oki 
   1379        1.1       oki 	case SEND_PARITY_ERROR:
   1380        1.1       oki 		sc->sc_omess[0] = MSG_PARITY_ERROR;
   1381        1.1       oki 		n = 1;
   1382        1.1       oki 		break;
   1383        1.1       oki 
   1384        1.1       oki 	case SEND_INIT_DET_ERR:
   1385        1.1       oki 		sc->sc_omess[0] = MSG_INITIATOR_DET_ERR;
   1386        1.1       oki 		n = 1;
   1387        1.1       oki 		break;
   1388        1.1       oki 
   1389        1.1       oki 	case SEND_ABORT:
   1390        1.1       oki 		sc->sc_flags |= SPC_ABORTING;
   1391        1.1       oki 		sc->sc_omess[0] = MSG_ABORT;
   1392        1.1       oki 		n = 1;
   1393        1.1       oki 		break;
   1394        1.1       oki 
   1395        1.1       oki 	default:
   1396        1.1       oki 		printf("%s: unexpected MESSAGE OUT; sending NOOP\n",
   1397       1.49     isaki 		    device_xname(sc->sc_dev));
   1398        1.1       oki 		SPC_BREAK();
   1399        1.1       oki 		sc->sc_omess[0] = MSG_NOOP;
   1400        1.1       oki 		n = 1;
   1401        1.1       oki 		break;
   1402        1.1       oki 	}
   1403        1.1       oki 	sc->sc_omp = &sc->sc_omess[n];
   1404        1.1       oki 
   1405        1.1       oki nextbyte:
   1406        1.1       oki 	/* Send message bytes. */
   1407        1.1       oki 	/* send TRANSFER command. */
   1408        1.1       oki 	sc->sc_ps[3] = 1;
   1409        1.1       oki 	sc->sc_ps[4] = n >> 8;
   1410        1.1       oki 	sc->sc_pc[10] = n;
   1411        1.1       oki 	sc->sc_ps[-1] = 0x000F;	/* burst */
   1412       1.39     perry 	__asm volatile ("nop");
   1413        1.1       oki 	CMR = CMD_SEND_FROM_DMA;	/* send from DMA */
   1414        1.1       oki 	for (;;) {
   1415        1.1       oki 		if ((SSR & SS_BUSY) != 0)
   1416        1.1       oki 			break;
   1417        1.1       oki 		if (SSR & SS_IREQUEST)
   1418        1.1       oki 			goto out;
   1419        1.1       oki 	}
   1420        1.1       oki 	for (;;) {
   1421        1.1       oki #if 0
   1422        1.1       oki 		for (;;) {
   1423        1.1       oki 			if ((PSNS & PSNS_REQ) != 0)
   1424        1.1       oki 				break;
   1425        1.1       oki 			/* Wait for REQINIT.  XXX Need timeout. */
   1426        1.1       oki 		}
   1427        1.1       oki #endif
   1428        1.1       oki 		if (SSR & SS_IREQUEST) {
   1429        1.1       oki 			/*
   1430        1.1       oki 			 * Target left MESSAGE OUT, possibly to reject
   1431        1.1       oki 			 * our message.
   1432        1.1       oki 			 *
   1433        1.1       oki 			 * If this is the last message being sent, then we
   1434        1.1       oki 			 * deassert ATN, since either the target is going to
   1435        1.1       oki 			 * ignore this message, or it's going to ask for a
   1436        1.1       oki 			 * retransmission via MESSAGE PARITY ERROR (in which
   1437        1.1       oki 			 * case we reassert ATN anyway).
   1438        1.1       oki 			 */
   1439        1.1       oki #if 0
   1440        1.1       oki 			if (sc->sc_msgpriq == 0)
   1441        1.1       oki 				CMR = CMD_RESET_ATN;
   1442        1.1       oki #endif
   1443        1.1       oki 			goto out;
   1444        1.1       oki 		}
   1445        1.1       oki 
   1446        1.1       oki #if 0
   1447        1.1       oki 		/* Clear ATN before last byte if this is the last message. */
   1448        1.1       oki 		if (n == 1 && sc->sc_msgpriq == 0)
   1449        1.1       oki 			CMR = CMD_RESET_ATN;
   1450        1.1       oki #endif
   1451        1.1       oki 
   1452        1.1       oki 		while ((SSR & SS_DREG_FULL) != 0)
   1453        1.1       oki 			;
   1454        1.1       oki 		/* Send message byte. */
   1455        1.1       oki 		sc->sc_pc[0] = *--sc->sc_omp;
   1456        1.1       oki 		--n;
   1457        1.1       oki 		/* Keep track of the last message we've sent any bytes of. */
   1458        1.1       oki 		sc->sc_lastmsg = sc->sc_currmsg;
   1459        1.1       oki 
   1460        1.1       oki 		if (n == 0)
   1461        1.1       oki 			break;
   1462        1.1       oki 	}
   1463        1.1       oki 
   1464        1.1       oki 	/* We get here only if the entire message has been transmitted. */
   1465        1.1       oki 	if (sc->sc_msgpriq != 0) {
   1466        1.1       oki 		/* There are more outgoing messages. */
   1467        1.1       oki 		goto nextmsg;
   1468        1.1       oki 	}
   1469        1.1       oki 
   1470        1.1       oki 	/*
   1471        1.1       oki 	 * The last message has been transmitted.  We need to remember the last
   1472        1.1       oki 	 * message transmitted (in case the target switches to MESSAGE IN phase
   1473        1.1       oki 	 * and sends a MESSAGE REJECT), and the list of messages transmitted
   1474        1.1       oki 	 * this time around (in case the target stays in MESSAGE OUT phase to
   1475        1.1       oki 	 * request a retransmit).
   1476        1.1       oki 	 */
   1477        1.1       oki 
   1478        1.1       oki out:
   1479        1.1       oki 	/* Disable REQ/ACK protocol. */
   1480       1.29   thorpej 	return;
   1481        1.1       oki }
   1482        1.1       oki 
   1483        1.1       oki /***************************************************************
   1484        1.1       oki  *
   1485        1.1       oki  *	datain/dataout
   1486        1.1       oki  *
   1487        1.1       oki  */
   1488        1.1       oki 
   1489        1.1       oki int
   1490       1.35       chs mha_datain_pio(struct mha_softc *sc, u_char *p, int n)
   1491        1.1       oki {
   1492        1.1       oki 	u_short d;
   1493        1.1       oki 	int a;
   1494        1.1       oki 	int total_n = n;
   1495        1.1       oki 
   1496       1.24   minoura 	SPC_TRACE(("[mha_datain_pio(%p,%d)", p, n));
   1497        1.1       oki 
   1498        1.1       oki 	WAIT;
   1499        1.1       oki 	sc->sc_ps[3] = 1;
   1500        1.1       oki 	sc->sc_ps[4] = n >> 8;
   1501        1.1       oki 	sc->sc_pc[10] = n;
   1502       1.15   minoura 	/* $BHa$7$-%=%U%HE>Aw(B */
   1503        1.1       oki 	CMR = CMD_RECEIVE_TO_MPU;
   1504        1.1       oki 	for (;;) {
   1505        1.1       oki 		a = SSR;
   1506        1.1       oki 		if (a & 0x04) {
   1507        1.1       oki 			d = sc->sc_ps[0];
   1508        1.1       oki 			*p++ = d >> 8;
   1509        1.1       oki 			if (--n > 0) {
   1510        1.1       oki 				*p++ = d;
   1511        1.1       oki 				--n;
   1512        1.1       oki 			}
   1513        1.1       oki 			a = SSR;
   1514        1.1       oki 		}
   1515        1.1       oki 		if (a & 0x40)
   1516        1.1       oki 			continue;
   1517        1.1       oki 		if (a & 0x80)
   1518        1.1       oki 			break;
   1519        1.1       oki 	}
   1520        1.1       oki 	SPC_TRACE(("...%d resd]", n));
   1521        1.1       oki 	return total_n - n;
   1522        1.1       oki }
   1523        1.1       oki 
   1524        1.1       oki int
   1525       1.35       chs mha_dataout_pio(struct mha_softc *sc, u_char *p, int n)
   1526        1.1       oki {
   1527        1.1       oki 	u_short d;
   1528        1.1       oki 	int a;
   1529        1.1       oki 	int total_n = n;
   1530        1.1       oki 
   1531       1.24   minoura 	SPC_TRACE(("[mha_dataout_pio(%p,%d)", p, n));
   1532        1.1       oki 
   1533        1.1       oki 	WAIT;
   1534        1.1       oki 	sc->sc_ps[3] = 1;
   1535        1.1       oki 	sc->sc_ps[4] = n >> 8;
   1536        1.1       oki 	sc->sc_pc[10] = n;
   1537       1.15   minoura 	/* $BHa$7$-%=%U%HE>Aw(B */
   1538        1.1       oki 	CMR = CMD_SEND_FROM_MPU;
   1539        1.1       oki 	for (;;) {
   1540        1.1       oki 		a = SSR;
   1541        1.1       oki 		if (a & 0x04) {
   1542        1.1       oki 			d = *p++ << 8;
   1543        1.1       oki 			if (--n > 0) {
   1544        1.1       oki 				d |= *p++;
   1545        1.1       oki 				--n;
   1546        1.1       oki 			}
   1547        1.1       oki 			sc->sc_ps[0] = d;
   1548        1.1       oki 			a = SSR;
   1549        1.1       oki 		}
   1550        1.1       oki 		if (a & 0x40)
   1551        1.1       oki 			continue;
   1552        1.1       oki 		if (a & 0x80)
   1553        1.1       oki 			break;
   1554        1.1       oki 	}
   1555        1.1       oki 	SPC_TRACE(("...%d resd]", n));
   1556        1.1       oki 	return total_n - n;
   1557        1.1       oki }
   1558        1.1       oki 
   1559       1.42     isaki /*
   1560       1.42     isaki  * dw: DMA word
   1561       1.42     isaki  * cw: CMR word
   1562       1.42     isaki  */
   1563        1.1       oki static int
   1564       1.35       chs mha_dataio_dma(int dw, int cw, struct mha_softc *sc, u_char *p, int n)
   1565        1.1       oki {
   1566       1.35       chs 	char *paddr;
   1567        1.1       oki 
   1568       1.35       chs 	if (n > MAXBSIZE)
   1569       1.35       chs 		panic("transfer size exceeds MAXBSIZE");
   1570       1.35       chs 	if (sc->sc_dmasize > 0)
   1571       1.35       chs 		panic("DMA request while another DMA transfer is in pregress");
   1572       1.35       chs 
   1573       1.35       chs 	if (cw == CMD_SEND_FROM_DMA) {
   1574       1.35       chs 		memcpy(sc->sc_dmabuf, p, n);
   1575       1.35       chs 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 0, n, BUS_DMASYNC_PREWRITE);
   1576       1.35       chs 	} else {
   1577       1.35       chs 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 0, n, BUS_DMASYNC_PREREAD);
   1578       1.35       chs 	}
   1579       1.35       chs 	sc->sc_p = p;
   1580       1.35       chs 	sc->sc_dmasize = n;
   1581       1.14   minoura 
   1582       1.35       chs 	paddr = (char *)sc->sc_dmaseg[0].ds_addr;
   1583        1.4   msaitoh #if MHA_DMA_SHORT_BUS_CYCLE == 1
   1584       1.37        he 	if ((*(volatile int *)&IODEVbase->io_sram[0xac]) &
   1585       1.37        he 	    (1 << ((paddr_t)paddr >> 19)))
   1586       1.35       chs 		dw &= ~(1 << 3);
   1587        1.1       oki #endif
   1588       1.35       chs 	sc->sc_pc[0x80 + (((long)paddr >> 16) & 0xFF)] = 0;
   1589       1.35       chs 	sc->sc_pc[0x180 + (((long)paddr >> 8) & 0xFF)] = 0;
   1590       1.35       chs 	sc->sc_pc[0x280 + (((long)paddr >> 0) & 0xFF)] = 0;
   1591       1.35       chs 	WAIT;
   1592       1.35       chs 	sc->sc_ps[3] = 1;
   1593       1.35       chs 	sc->sc_ps[4] = n >> 8;
   1594       1.35       chs 	sc->sc_pc[10] = n;
   1595       1.35       chs 	/* DMA $BE>Aw@)8f$O0J2<$NDL$j!#(B
   1596       1.35       chs 	   3 ... short bus cycle
   1597       1.35       chs 	   2 ... MAXIMUM XFER.
   1598       1.35       chs 	   1 ... BURST XFER.
   1599       1.35       chs 	   0 ... R/W */
   1600       1.35       chs 	sc->sc_ps[-1] = dw;	/* burst */
   1601       1.39     perry 	__asm volatile ("nop");
   1602       1.35       chs 	CMR = cw;	/* receive to DMA */
   1603       1.35       chs 	return n;
   1604        1.1       oki }
   1605       1.35       chs 
   1606        1.1       oki int
   1607       1.35       chs mha_dataout(struct mha_softc *sc, u_char *p, int n)
   1608        1.1       oki {
   1609       1.35       chs 	if (n == 0)
   1610       1.35       chs 		return n;
   1611        1.1       oki 
   1612       1.35       chs 	if (n & 1)
   1613       1.35       chs 		return mha_dataout_pio(sc, p, n);
   1614       1.35       chs 	return mha_dataio_dma(MHA_DMA_DATAOUT, CMD_SEND_FROM_DMA, sc, p, n);
   1615        1.1       oki }
   1616       1.35       chs 
   1617        1.1       oki int
   1618       1.35       chs mha_datain(struct mha_softc *sc, u_char *p, int n)
   1619        1.1       oki {
   1620       1.35       chs 	 struct acb *acb = sc->sc_nexus;
   1621        1.1       oki 
   1622       1.35       chs 	 if (n == 0)
   1623       1.35       chs 		 return n;
   1624       1.36   thorpej 	 if (acb->cmd.opcode == SCSI_REQUEST_SENSE || (n & 1))
   1625       1.35       chs 		 return mha_datain_pio(sc, p, n);
   1626       1.35       chs 	 return mha_dataio_dma(MHA_DMA_DATAIN, CMD_RECEIVE_TO_DMA, sc, p, n);
   1627        1.1       oki }
   1628        1.1       oki 
   1629        1.1       oki /*
   1630        1.1       oki  * Catch an interrupt from the adaptor
   1631        1.1       oki  */
   1632        1.1       oki /*
   1633        1.1       oki  * This is the workhorse routine of the driver.
   1634        1.1       oki  * Deficiencies (for now):
   1635        1.1       oki  * 1) always uses programmed I/O
   1636        1.1       oki  */
   1637       1.44     isaki int
   1638       1.35       chs mhaintr(void *arg)
   1639        1.1       oki {
   1640       1.13   minoura 	struct mha_softc *sc = arg;
   1641       1.14   minoura #if 0
   1642        1.1       oki 	u_char ints;
   1643       1.14   minoura #endif
   1644        1.2       oki 	struct acb *acb;
   1645        1.1       oki 	u_char ph;
   1646        1.1       oki 	u_short r;
   1647        1.1       oki 	int n;
   1648        1.1       oki 
   1649        1.4   msaitoh #if 1	/* XXX called during attach? */
   1650        1.4   msaitoh 	if (tmpsc != NULL) {
   1651       1.24   minoura 		SPC_MISC(("[%p %p]\n", mha_cd.cd_devs, sc));
   1652        1.4   msaitoh 		sc = tmpsc;
   1653        1.4   msaitoh 	} else {
   1654        1.4   msaitoh #endif
   1655        1.4   msaitoh 
   1656        1.1       oki #if 1	/* XXX */
   1657        1.4   msaitoh 	}
   1658        1.1       oki #endif
   1659        1.1       oki 
   1660       1.14   minoura #if 0
   1661        1.1       oki 	/*
   1662       1.15   minoura 	 * $B3d$j9~$_6X;_$K$9$k(B
   1663        1.1       oki 	 */
   1664        1.1       oki 	SCTL &= ~SCTL_INTR_ENAB;
   1665        1.1       oki #endif
   1666        1.1       oki 
   1667        1.1       oki 	SPC_TRACE(("[mhaintr]"));
   1668        1.1       oki 
   1669        1.1       oki 	/*
   1670       1.15   minoura 	 * $BA4E>Aw$,40A4$K=*N;$9$k$^$G%k!<%W$9$k(B
   1671        1.1       oki 	 */
   1672        1.1       oki 	/*
   1673        1.1       oki 	 * First check for abnormal conditions, such as reset.
   1674        1.1       oki 	 */
   1675        1.1       oki #if 0
   1676        1.1       oki #if 1 /* XXX? */
   1677        1.1       oki 	while (((ints = SSR) & SS_IREQUEST) == 0)
   1678        1.1       oki 		delay(1);
   1679        1.1       oki 	SPC_MISC(("ints = 0x%x  ", ints));
   1680        1.1       oki #else /* usually? */
   1681        1.1       oki 	ints = SSR;
   1682        1.1       oki #endif
   1683        1.1       oki #endif
   1684       1.14   minoura 	while (SSR & SS_IREQUEST) {
   1685       1.14   minoura 		acb = sc->sc_nexus;
   1686       1.14   minoura 		r = ISCSR;
   1687       1.14   minoura 		SPC_MISC(("[r=0x%x]", r));
   1688       1.14   minoura 		switch (r >> 8) {
   1689       1.14   minoura 		default:
   1690       1.24   minoura 			printf("[addr=%p\n"
   1691       1.14   minoura 			       "result=0x%x\n"
   1692       1.14   minoura 			       "cmd=0x%x\n"
   1693       1.14   minoura 			       "ph=0x%x(ought to be %d)]\n",
   1694       1.14   minoura 			       &ISCSR,
   1695       1.14   minoura 			       r,
   1696       1.14   minoura 			       acb->xs->cmd->opcode,
   1697       1.14   minoura 			       SCR, sc->sc_phase);
   1698       1.14   minoura 			panic("unexpected result.");
   1699       1.14   minoura 		case 0x82:	/* selection timeout */
   1700       1.14   minoura 			SPC_MISC(("selection timeout  "));
   1701       1.14   minoura 			sc->sc_phase = BUSFREE_PHASE;
   1702       1.14   minoura 			SPC_ASSERT(sc->sc_nexus != NULL);
   1703       1.14   minoura 			acb = sc->sc_nexus;
   1704       1.14   minoura 			delay(250);
   1705       1.14   minoura 			acb->xs->error = XS_SELTIMEOUT;
   1706       1.14   minoura 			mha_done(sc, acb);
   1707       1.14   minoura 			continue;	/* XXX ??? msaitoh */
   1708       1.14   minoura 		case 0x60:	/* command completed */
   1709       1.14   minoura 			sc->sc_spcinitialized++;
   1710       1.14   minoura 			if (sc->sc_phase == BUSFREE_PHASE)
   1711       1.14   minoura 				continue;
   1712       1.14   minoura 			ph = SCR;
   1713       1.14   minoura 			if (ph & PSNS_ACK) {
   1714       1.14   minoura 				int s;
   1715       1.15   minoura 				/* $B$U$D!<$N%3%^%s%I$,=*N;$7$?$i$7$$(B */
   1716       1.14   minoura 				SPC_MISC(("0x60)phase = %x(ought to be %x)\n",
   1717       1.14   minoura 					  ph & PHASE_MASK, sc->sc_phase));
   1718       1.14   minoura #if 0
   1719       1.14   minoura /*				switch (sc->sc_phase) {*/
   1720        1.1       oki #else
   1721       1.14   minoura 				switch (ph & PHASE_MASK) {
   1722        1.1       oki #endif
   1723       1.14   minoura 				case STATUS_PHASE:
   1724       1.14   minoura 					if (sc->sc_state != SPC_HASNEXUS)
   1725       1.14   minoura 						printf("stsin: !SPC_HASNEXUS->(%d)\n",
   1726       1.14   minoura 						       sc->sc_state);
   1727       1.14   minoura 					SPC_ASSERT(sc->sc_nexus != NULL);
   1728       1.14   minoura 					acb = sc->sc_nexus;
   1729       1.14   minoura 					WAIT;
   1730       1.14   minoura 					s = MBR;
   1731       1.14   minoura 					SPC_ASSERT(s == 1);
   1732       1.14   minoura 					acb->stat = sc->sc_pcx[0]; /* XXX */
   1733       1.14   minoura 					SPC_MISC(("stat=0x%02x  ", acb->stat));
   1734       1.14   minoura 					sc->sc_prevphase = STATUS_PHASE;
   1735       1.14   minoura 					break;
   1736       1.14   minoura 				case MESSAGE_IN_PHASE:
   1737       1.14   minoura 					mha_msgin(sc);
   1738       1.14   minoura 					sc->sc_prevphase = MESSAGE_IN_PHASE;
   1739       1.14   minoura 					/* thru */
   1740       1.14   minoura 				case DATA_IN_PHASE:
   1741       1.14   minoura 					if (sc->sc_dmasize == 0)
   1742       1.14   minoura 						break;
   1743       1.14   minoura 					bus_dmamap_sync(sc->sc_dmat,
   1744       1.44     isaki 							sc->sc_dmamap,
   1745       1.14   minoura 							0, sc->sc_dmasize,
   1746       1.14   minoura 							BUS_DMASYNC_POSTREAD);
   1747       1.14   minoura 					memcpy(sc->sc_p, sc->sc_dmabuf,
   1748       1.14   minoura 					       sc->sc_dmasize);
   1749       1.14   minoura 					sc->sc_dmasize = 0;
   1750       1.14   minoura 					break;
   1751       1.14   minoura 				case DATA_OUT_PHASE:
   1752       1.14   minoura 					if (sc->sc_dmasize == 0)
   1753       1.14   minoura 						break;
   1754       1.14   minoura 					bus_dmamap_sync(sc->sc_dmat,
   1755       1.44     isaki 							sc->sc_dmamap,
   1756       1.14   minoura 							0, sc->sc_dmasize,
   1757       1.14   minoura 							BUS_DMASYNC_POSTWRITE);
   1758       1.14   minoura 					sc->sc_dmasize = 0;
   1759       1.14   minoura 					break;
   1760       1.14   minoura 				}
   1761       1.14   minoura 				WAIT;
   1762       1.14   minoura 				CMR = CMD_RESET_ACK;	/* reset ack */
   1763       1.14   minoura 				/*mha_done(sc, acb);	XXX */
   1764       1.14   minoura 				continue;
   1765       1.14   minoura 			} else if (NSR & 0x80) { /* nexus */
   1766        1.1       oki #if 1
   1767       1.14   minoura 				if (sc->sc_state == SPC_SELECTING)	/* XXX msaitoh */
   1768       1.14   minoura 					sc->sc_state = SPC_HASNEXUS;
   1769       1.15   minoura 				/* $B%U%'!<%:$N7h$aBG$A$r$9$k(B
   1770       1.15   minoura 				   $B30$l$?$i!"(Binitial-phase error(0x54) $B$,(B
   1771       1.15   minoura 				   $BJV$C$F$/$k$s$GCm0U$7$?$^$(!#(B
   1772       1.15   minoura 				   $B$G$b$J$<$+(B 0x65 $B$,JV$C$F$-$?$j$7$F$M!<$+(B? */
   1773       1.14   minoura 				WAIT;
   1774       1.14   minoura 				if (SSR & SS_IREQUEST)
   1775       1.14   minoura 					continue;
   1776       1.14   minoura 				switch (sc->sc_phase) {
   1777       1.14   minoura 				default:
   1778       1.15   minoura 					panic("$B8+CN$i$L(B phase $B$,Mh$A$^$C$?$@$h(B");
   1779       1.14   minoura 				case MESSAGE_IN_PHASE:
   1780       1.15   minoura 					/* $B2?$b$7$J$$(B */
   1781       1.14   minoura 					continue;
   1782       1.14   minoura 				case STATUS_PHASE:
   1783       1.14   minoura 					sc->sc_phase = MESSAGE_IN_PHASE;
   1784       1.14   minoura 					CMR = CMD_RECEIVE_MSG;	/* receive msg */
   1785       1.14   minoura 					continue;
   1786       1.14   minoura 				case DATA_IN_PHASE:
   1787       1.14   minoura 					sc->sc_prevphase = DATA_IN_PHASE;
   1788       1.14   minoura 					if (sc->sc_dleft == 0) {
   1789       1.15   minoura 						/* $BE>Aw%G!<%?$O$b$&$J$$$N$G(B
   1790       1.15   minoura 						   $B%9%F!<%?%9%U%'!<%:$r4|BT$7$h$&(B */
   1791       1.14   minoura 						sc->sc_phase = STATUS_PHASE;
   1792       1.14   minoura 						CMR = CMD_RECEIVE_STS;	/* receive sts */
   1793       1.14   minoura 						continue;
   1794       1.14   minoura 					}
   1795       1.14   minoura 					n = mha_datain(sc, sc->sc_dp,
   1796       1.14   minoura 						       sc->sc_dleft);
   1797       1.14   minoura 					sc->sc_dp += n;
   1798       1.14   minoura 					sc->sc_dleft -= n;
   1799       1.14   minoura 					continue;
   1800       1.14   minoura 				case DATA_OUT_PHASE:
   1801       1.14   minoura 					sc->sc_prevphase = DATA_OUT_PHASE;
   1802       1.14   minoura 					if (sc->sc_dleft == 0) {
   1803       1.15   minoura 						/* $BE>Aw%G!<%?$O$b$&$J$$$N$G(B
   1804       1.15   minoura 						   $B%9%F!<%?%9%U%'!<%:$r4|BT$7$h$&(B */
   1805       1.14   minoura 						sc->sc_phase = STATUS_PHASE;
   1806       1.14   minoura 						CMR = CMD_RECEIVE_STS;	/* receive sts */
   1807       1.14   minoura 						continue;
   1808       1.14   minoura 					}
   1809       1.15   minoura 					/* data phase $B$NB3$-$r$d$m$&(B */
   1810       1.14   minoura 					n = mha_dataout(sc, sc->sc_dp, sc->sc_dleft);
   1811       1.14   minoura 					sc->sc_dp += n;
   1812       1.14   minoura 					sc->sc_dleft -= n;
   1813       1.14   minoura 					continue;
   1814       1.14   minoura 				case COMMAND_PHASE:
   1815       1.15   minoura 					/* $B:G=i$O(B CMD PHASE $B$H$$$&$3$H$i$7$$(B */
   1816       1.14   minoura 					if (acb->dleft) {
   1817       1.15   minoura 						/* $B%G!<%?E>Aw$,$"$j$&$k>l9g(B */
   1818       1.17   thorpej 						if (acb->xs->xs_control & XS_CTL_DATA_IN) {
   1819       1.14   minoura 							sc->sc_phase = DATA_IN_PHASE;
   1820       1.14   minoura 							n = mha_datain(sc, sc->sc_dp, sc->sc_dleft);
   1821       1.14   minoura 							sc->sc_dp += n;
   1822       1.14   minoura 							sc->sc_dleft -= n;
   1823       1.14   minoura 						}
   1824       1.17   thorpej 						else if (acb->xs->xs_control & XS_CTL_DATA_OUT) {
   1825       1.14   minoura 							sc->sc_phase = DATA_OUT_PHASE;
   1826       1.14   minoura 							n = mha_dataout(sc, sc->sc_dp, sc->sc_dleft);
   1827       1.14   minoura 							sc->sc_dp += n;
   1828       1.14   minoura 							sc->sc_dleft -= n;
   1829       1.14   minoura 						}
   1830       1.14   minoura 						continue;
   1831       1.14   minoura 					}
   1832       1.14   minoura 					else {
   1833       1.15   minoura 						/* $B%G!<%?E>Aw$O$J$$$i$7$$(B?! */
   1834       1.14   minoura 						WAIT;
   1835       1.14   minoura 						sc->sc_phase = STATUS_PHASE;
   1836       1.14   minoura 						CMR = CMD_RECEIVE_STS;	/* receive sts */
   1837       1.14   minoura 						continue;
   1838       1.14   minoura 					}
   1839       1.14   minoura 				}
   1840       1.14   minoura #endif
   1841        1.1       oki 			}
   1842       1.14   minoura 			continue;
   1843       1.14   minoura 		case 0x31:	/* disconnected in xfer progress. */
   1844       1.14   minoura 			SPC_MISC(("[0x31]"));
   1845       1.14   minoura 		case 0x70:	/* disconnected. */
   1846       1.14   minoura 			SPC_ASSERT(sc->sc_flags & SPC_BUSFREE_OK);
   1847       1.14   minoura 			sc->sc_phase = BUSFREE_PHASE;
   1848       1.14   minoura 			sc->sc_state = SPC_IDLE;
   1849        1.1       oki #if 1
   1850       1.14   minoura 			acb = sc->sc_nexus;
   1851       1.14   minoura 			SPC_ASSERT(sc->sc_nexus != NULL);
   1852       1.14   minoura 			acb->xs->error = XS_NOERROR;
   1853       1.14   minoura 			mha_done(sc, acb);
   1854        1.1       oki #else
   1855       1.14   minoura 			TAILQ_INSERT_HEAD(&sc->nexus_list, acb, chain);
   1856       1.14   minoura 			mha_sched(sc);
   1857        1.1       oki #endif
   1858       1.14   minoura 			continue;
   1859       1.14   minoura 		case 0x32:	/* phase error in xfer progress. */
   1860       1.14   minoura 			SPC_MISC(("[0x32]"));
   1861       1.14   minoura #if 0
   1862       1.14   minoura 		case 0x65:	/* invalid command.
   1863       1.15   minoura 				   $B$J$<$3$s$J$b$N$,=P$k$N$+(B
   1864       1.15   minoura 				   $B26$K$OA4$/M}2r$G$-$J$$(B */
   1865        1.1       oki #if 1
   1866       1.14   minoura 			SPC_MISC(("[0x%04x]", r));
   1867       1.14   minoura #endif
   1868        1.1       oki #endif
   1869       1.14   minoura 		case 0x54:	/* initial-phase error. */
   1870       1.14   minoura 			SPC_MISC(("[0x54, ns=%x, ph=%x(ought to be %x)]",
   1871       1.14   minoura 				  NSR,
   1872       1.14   minoura 				  SCR, sc->sc_phase));
   1873       1.14   minoura 			/* thru */
   1874       1.14   minoura 		case 0x71:	/* assert req */
   1875        1.1       oki 			WAIT;
   1876       1.14   minoura 			if (SSR & 0x40) {
   1877       1.14   minoura 				printf("SPC sts=%2x, r=%04x, ns=%x, ph=%x\n",
   1878       1.14   minoura 				       SSR, r, NSR, SCR);
   1879       1.14   minoura 				WAIT;
   1880       1.14   minoura 			}
   1881       1.14   minoura 			ph = SCR;
   1882       1.14   minoura 			if (sc->sc_state == SPC_SELECTING) {	/* XXX msaitoh */
   1883       1.14   minoura 				sc->sc_state = SPC_HASNEXUS;
   1884       1.14   minoura 			}
   1885       1.14   minoura 			if (ph & 0x80) {
   1886       1.14   minoura 				switch (ph & PHASE_MASK) {
   1887       1.14   minoura 				default:
   1888       1.14   minoura 					printf("phase = %x\n", ph);
   1889       1.14   minoura 					panic("assert req: the phase I don't know!");
   1890       1.14   minoura 				case DATA_IN_PHASE:
   1891       1.14   minoura 					sc->sc_prevphase = DATA_IN_PHASE;
   1892       1.14   minoura 					SPC_MISC(("DATAIN(%d)...", sc->sc_dleft));
   1893       1.14   minoura 					n = mha_datain(sc, sc->sc_dp, sc->sc_dleft);
   1894       1.14   minoura 					sc->sc_dp += n;
   1895       1.14   minoura 					sc->sc_dleft -= n;
   1896       1.14   minoura 					SPC_MISC(("done\n"));
   1897       1.14   minoura 					continue;
   1898       1.14   minoura 				case DATA_OUT_PHASE:
   1899       1.14   minoura 					sc->sc_prevphase = DATA_OUT_PHASE;
   1900       1.14   minoura 					SPC_MISC(("DATAOUT\n"));
   1901       1.14   minoura 					n = mha_dataout(sc, sc->sc_dp, sc->sc_dleft);
   1902       1.14   minoura 					sc->sc_dp += n;
   1903       1.14   minoura 					sc->sc_dleft -= n;
   1904       1.14   minoura 					continue;
   1905       1.14   minoura 				case STATUS_PHASE:
   1906       1.14   minoura 					sc->sc_phase = STATUS_PHASE;
   1907       1.14   minoura 					SPC_MISC(("[RECV_STS]"));
   1908       1.14   minoura 					WAIT;
   1909       1.14   minoura 					CMR = CMD_RECEIVE_STS;	/* receive sts */
   1910       1.14   minoura 					continue;
   1911       1.14   minoura 				case MESSAGE_IN_PHASE:
   1912       1.14   minoura 					sc->sc_phase = MESSAGE_IN_PHASE;
   1913       1.14   minoura 					WAIT;
   1914       1.14   minoura 					CMR = CMD_RECEIVE_MSG;
   1915       1.14   minoura 					continue;
   1916       1.14   minoura 				}
   1917       1.14   minoura 			}
   1918        1.1       oki 			continue;
   1919        1.1       oki 		}
   1920        1.1       oki 	}
   1921       1.24   minoura 
   1922       1.24   minoura 	return 1;
   1923        1.1       oki }
   1924        1.1       oki 
   1925       1.44     isaki void
   1926       1.35       chs mha_abort(struct mha_softc *sc, struct acb *acb)
   1927        1.1       oki {
   1928        1.1       oki 	acb->flags |= ACB_ABORTED;
   1929        1.1       oki 
   1930        1.1       oki 	if (acb == sc->sc_nexus) {
   1931        1.1       oki 		/*
   1932        1.1       oki 		 * If we're still selecting, the message will be scheduled
   1933        1.1       oki 		 * after selection is complete.
   1934        1.1       oki 		 */
   1935        1.1       oki 		if (sc->sc_state == SPC_HASNEXUS) {
   1936        1.1       oki 			sc->sc_flags |= SPC_ABORTING;
   1937        1.1       oki 			mha_sched_msgout(SEND_ABORT);
   1938        1.1       oki 		}
   1939        1.1       oki 	} else {
   1940        1.1       oki 		if (sc->sc_state == SPC_IDLE)
   1941        1.1       oki 			mha_sched(sc);
   1942        1.1       oki 	}
   1943        1.1       oki }
   1944        1.1       oki 
   1945       1.44     isaki void
   1946       1.35       chs mha_timeout(void *arg)
   1947        1.1       oki {
   1948        1.1       oki 	struct acb *acb = (struct acb *)arg;
   1949        1.1       oki 	struct scsipi_xfer *xs = acb->xs;
   1950       1.22    bouyer 	struct scsipi_periph *periph = xs->xs_periph;
   1951       1.22    bouyer 	struct mha_softc *sc =
   1952  1.52.12.1      yamt 	    device_private(periph->periph_channel->chan_adapter->adapt_dev);
   1953       1.35       chs 	int s;
   1954       1.35       chs 
   1955       1.35       chs 	s = splbio();
   1956        1.1       oki 
   1957       1.22    bouyer 	scsipi_printaddr(periph);
   1958        1.1       oki 	printf("%s: timed out [acb %p (flags 0x%x, dleft %x, stat %x)], "
   1959        1.1       oki 	       "<state %d, nexus %p, phase(c %x, p %x), resid %x, msg(q %x,o %x) >",
   1960       1.49     isaki 		device_xname(sc->sc_dev),
   1961        1.1       oki 		acb, acb->flags, acb->dleft, acb->stat,
   1962        1.1       oki 		sc->sc_state, sc->sc_nexus, sc->sc_phase, sc->sc_prevphase,
   1963        1.1       oki 		sc->sc_dleft, sc->sc_msgpriq, sc->sc_msgout
   1964        1.1       oki 		);
   1965        1.1       oki 	printf("[%04x %02x]\n", sc->sc_ps[1], SCR);
   1966        1.1       oki 	panic("timeout, ouch!");
   1967        1.1       oki 
   1968        1.1       oki 	if (acb->flags & ACB_ABORTED) {
   1969        1.1       oki 		/* abort timed out */
   1970        1.1       oki 		printf(" AGAIN\n");
   1971        1.1       oki #if 0
   1972        1.1       oki 		mha_init(sc, 1); /* XXX 1?*/
   1973        1.1       oki #endif
   1974        1.1       oki 	} else {
   1975        1.1       oki 		/* abort the operation that has timed out */
   1976        1.1       oki 		printf("\n");
   1977        1.1       oki 		xs->error = XS_TIMEOUT;
   1978        1.1       oki 		mha_abort(sc, acb);
   1979        1.1       oki 	}
   1980        1.1       oki 
   1981        1.1       oki 	splx(s);
   1982        1.1       oki }
   1983       1.35       chs 
   1984        1.4   msaitoh #if SPC_DEBUG
   1985        1.1       oki /*
   1986        1.1       oki  * The following functions are mostly used for debugging purposes, either
   1987        1.1       oki  * directly called from the driver or from the kernel debugger.
   1988        1.1       oki  */
   1989        1.1       oki 
   1990       1.44     isaki void
   1991       1.35       chs mha_show_scsi_cmd(struct acb *acb)
   1992        1.1       oki {
   1993       1.44     isaki 	u_char *b = (u_char *)&acb->cmd;
   1994       1.22    bouyer 	struct scsipi_periph *periph = acb->xs->xs_periph;
   1995        1.1       oki 	int i;
   1996        1.1       oki 
   1997       1.22    bouyer 	scsipi_printaddr(periph);
   1998       1.17   thorpej 	if ((acb->xs->xs_control & XS_CTL_RESET) == 0) {
   1999        1.1       oki 		for (i = 0; i < acb->clen; i++) {
   2000        1.1       oki 			if (i)
   2001        1.1       oki 				printf(",");
   2002        1.1       oki 			printf("%x", b[i]);
   2003        1.1       oki 		}
   2004        1.1       oki 		printf("\n");
   2005        1.1       oki 	} else
   2006        1.1       oki 		printf("RESET\n");
   2007        1.1       oki }
   2008        1.1       oki 
   2009       1.44     isaki void
   2010       1.35       chs mha_print_acb(struct acb *acb)
   2011        1.1       oki {
   2012        1.1       oki 
   2013       1.24   minoura 	printf("acb@%p xs=%p flags=%x", acb, acb->xs, acb->flags);
   2014       1.24   minoura 	printf(" dp=%p dleft=%d stat=%x\n",
   2015       1.24   minoura 	    acb->daddr, acb->dleft, acb->stat);
   2016        1.1       oki 	mha_show_scsi_cmd(acb);
   2017        1.1       oki }
   2018        1.1       oki 
   2019       1.44     isaki void
   2020       1.35       chs mha_print_active_acb(void)
   2021        1.1       oki {
   2022        1.1       oki 	struct acb *acb;
   2023       1.48    cegger 	struct mha_softc *sc = device_lookup_private(&mha_cd, 0); /* XXX */
   2024        1.1       oki 
   2025        1.1       oki 	printf("ready list:\n");
   2026       1.50     isaki 	TAILQ_FOREACH(acb, &sc->ready_list, chain)
   2027        1.1       oki 		mha_print_acb(acb);
   2028        1.1       oki 	printf("nexus:\n");
   2029        1.1       oki 	if (sc->sc_nexus != NULL)
   2030        1.1       oki 		mha_print_acb(sc->sc_nexus);
   2031        1.1       oki 	printf("nexus list:\n");
   2032       1.50     isaki 	TAILQ_FOREACH(acb, &sc->nexus_list, chain)
   2033        1.1       oki 		mha_print_acb(acb);
   2034        1.1       oki }
   2035        1.1       oki 
   2036       1.44     isaki void
   2037       1.35       chs mha_dump_driver(struct mha_softc *sc)
   2038        1.1       oki {
   2039        1.1       oki 	struct spc_tinfo *ti;
   2040        1.1       oki 	int i;
   2041        1.1       oki 
   2042       1.24   minoura 	printf("nexus=%p prevphase=%x\n", sc->sc_nexus, sc->sc_prevphase);
   2043        1.1       oki 	printf("state=%x msgin=%x msgpriq=%x msgoutq=%x lastmsg=%x currmsg=%x\n",
   2044        1.1       oki 	    sc->sc_state, sc->sc_imess[0],
   2045        1.1       oki 	    sc->sc_msgpriq, sc->sc_msgoutq, sc->sc_lastmsg, sc->sc_currmsg);
   2046        1.1       oki 	for (i = 0; i < 7; i++) {
   2047        1.1       oki 		ti = &sc->sc_tinfo[i];
   2048        1.1       oki 		printf("tinfo%d: %d cmds %d disconnects %d timeouts",
   2049        1.1       oki 		    i, ti->cmds, ti->dconns, ti->touts);
   2050        1.1       oki 		printf(" %d senses flags=%x\n", ti->senses, ti->flags);
   2051        1.1       oki 	}
   2052        1.1       oki }
   2053        1.1       oki #endif
   2054