bus.h revision 1.13 1 1.13 matt /* $NetBSD: bus.h,v 1.13 2005/03/09 19:04:46 matt Exp $ */
2 1.2 minoura
3 1.2 minoura /*-
4 1.7 thorpej * Copyright (c) 1998, 2001 The NetBSD Foundation, Inc.
5 1.2 minoura * All rights reserved.
6 1.2 minoura *
7 1.2 minoura * This code is derived from software contributed to The NetBSD Foundation
8 1.2 minoura * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.2 minoura * NASA Ames Research Center.
10 1.2 minoura *
11 1.2 minoura * Redistribution and use in source and binary forms, with or without
12 1.2 minoura * modification, are permitted provided that the following conditions
13 1.2 minoura * are met:
14 1.2 minoura * 1. Redistributions of source code must retain the above copyright
15 1.2 minoura * notice, this list of conditions and the following disclaimer.
16 1.2 minoura * 2. Redistributions in binary form must reproduce the above copyright
17 1.2 minoura * notice, this list of conditions and the following disclaimer in the
18 1.2 minoura * documentation and/or other materials provided with the distribution.
19 1.2 minoura * 3. All advertising materials mentioning features or use of this software
20 1.2 minoura * must display the following acknowledgement:
21 1.2 minoura * This product includes software developed by the NetBSD
22 1.2 minoura * Foundation, Inc. and its contributors.
23 1.2 minoura * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.2 minoura * contributors may be used to endorse or promote products derived
25 1.2 minoura * from this software without specific prior written permission.
26 1.2 minoura *
27 1.2 minoura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.2 minoura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.2 minoura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.2 minoura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.2 minoura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.2 minoura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.2 minoura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.2 minoura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.2 minoura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.2 minoura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.2 minoura * POSSIBILITY OF SUCH DAMAGE.
38 1.2 minoura */
39 1.2 minoura
40 1.2 minoura /*
41 1.2 minoura * bus_space(9) and bus_dma(9) interface for NetBSD/x68k.
42 1.2 minoura */
43 1.2 minoura
44 1.2 minoura #ifndef _X68K_BUS_H_
45 1.2 minoura #define _X68K_BUS_H_
46 1.2 minoura
47 1.6 itohy #ifndef X68K_BUS_PERFORMANCE_HACK
48 1.6 itohy #if defined(__GNUC__) && defined(__STDC__)
49 1.6 itohy #define X68K_BUS_PERFORMANCE_HACK 1
50 1.6 itohy #else
51 1.6 itohy #define X68K_BUS_PERFORMANCE_HACK 0
52 1.6 itohy #endif
53 1.6 itohy #endif
54 1.6 itohy
55 1.2 minoura /*
56 1.2 minoura * Bus address and size types
57 1.2 minoura */
58 1.2 minoura typedef u_long bus_addr_t;
59 1.2 minoura typedef u_long bus_size_t;
60 1.2 minoura typedef u_long bus_space_handle_t;
61 1.2 minoura
62 1.2 minoura /*
63 1.2 minoura * Bus space descripter
64 1.2 minoura */
65 1.2 minoura typedef struct x68k_bus_space *bus_space_tag_t;
66 1.2 minoura
67 1.2 minoura struct x68k_bus_space {
68 1.2 minoura #if 0
69 1.2 minoura enum {
70 1.2 minoura X68K_INTIO_BUS,
71 1.2 minoura X68K_PCI_BUS,
72 1.2 minoura X68K_NEPTUNE_BUS
73 1.2 minoura } x68k_bus_type;
74 1.2 minoura #endif
75 1.2 minoura
76 1.12 chs int (*x68k_bus_space_map)(
77 1.2 minoura bus_space_tag_t,
78 1.2 minoura bus_addr_t,
79 1.2 minoura bus_size_t,
80 1.2 minoura int, /* flags */
81 1.12 chs bus_space_handle_t *);
82 1.12 chs void (*x68k_bus_space_unmap)(
83 1.2 minoura bus_space_tag_t,
84 1.2 minoura bus_space_handle_t,
85 1.12 chs bus_size_t);
86 1.12 chs int (*x68k_bus_space_subregion)(
87 1.2 minoura bus_space_tag_t,
88 1.2 minoura bus_space_handle_t,
89 1.2 minoura bus_size_t, /* offset */
90 1.2 minoura bus_size_t, /* size */
91 1.12 chs bus_space_handle_t *);
92 1.2 minoura
93 1.12 chs int (*x68k_bus_space_alloc)(
94 1.2 minoura bus_space_tag_t,
95 1.2 minoura bus_addr_t, /* reg_start */
96 1.2 minoura bus_addr_t, /* reg_end */
97 1.2 minoura bus_size_t,
98 1.2 minoura bus_size_t, /* alignment */
99 1.2 minoura bus_size_t, /* boundary */
100 1.2 minoura int, /* flags */
101 1.2 minoura bus_addr_t *,
102 1.12 chs bus_space_handle_t *);
103 1.12 chs void (*x68k_bus_space_free)(
104 1.2 minoura bus_space_tag_t,
105 1.2 minoura bus_space_handle_t,
106 1.12 chs bus_size_t);
107 1.2 minoura
108 1.2 minoura #if 0
109 1.12 chs void (*x68k_bus_space_barrier)(
110 1.2 minoura bus_space_tag_t,
111 1.2 minoura bus_space_handle_t,
112 1.2 minoura bus_size_t, /* offset */
113 1.2 minoura bus_size_t, /* length */
114 1.12 chs int); /* flags */
115 1.2 minoura #endif
116 1.2 minoura
117 1.2 minoura struct device *x68k_bus_device;
118 1.2 minoura };
119 1.2 minoura
120 1.12 chs int x68k_bus_space_alloc(bus_space_tag_t, bus_addr_t, bus_addr_t, bus_size_t, bus_size_t, bus_size_t, int, bus_addr_t *, bus_space_handle_t *);
121 1.12 chs void x68k_bus_space_free(bus_space_tag_t, bus_space_handle_t, bus_size_t);
122 1.2 minoura
123 1.2 minoura /*
124 1.2 minoura * bus_space(9) interface
125 1.2 minoura */
126 1.2 minoura
127 1.2 minoura #define bus_space_map(t,a,s,f,h) \
128 1.2 minoura ((*((t)->x68k_bus_space_map)) ((t),(a),(s),(f),(h)))
129 1.2 minoura #define bus_space_unmap(t,h,s) \
130 1.2 minoura ((*((t)->x68k_bus_space_unmap)) ((t),(h),(s)))
131 1.2 minoura #define bus_space_subregion(t,h,o,s,p) \
132 1.2 minoura ((*((t)->x68k_bus_space_subregion)) ((t),(h),(o),(s),(p)))
133 1.4 drochner #define BUS_SPACE_MAP_CACHEABLE 0x0001
134 1.4 drochner #define BUS_SPACE_MAP_LINEAR 0x0002
135 1.4 drochner #define BUS_SPACE_MAP_PREFETCHABLE 0x0004
136 1.2 minoura /*
137 1.2 minoura * For simpler hadware, many x68k devices are mapped with shifted address
138 1.2 minoura * i.e. only on even or odd addresses.
139 1.2 minoura */
140 1.9 isaki #define BUS_SPACE_MAP_SHIFTED_MASK 0x1001
141 1.9 isaki #define BUS_SPACE_MAP_SHIFTED_ODD 0x1001
142 1.9 isaki #define BUS_SPACE_MAP_SHIFTED_EVEN 0x1000
143 1.9 isaki #define BUS_SPACE_MAP_SHIFTED BUS_SPACE_MAP_SHIFTED_ODD
144 1.2 minoura
145 1.2 minoura #define bus_space_alloc(t,rs,re,s,a,b,f,r,h) \
146 1.2 minoura ((*((t)->x68k_bus_space_alloc)) ((t),(rs),(re),(s),(a),(b),(f),(r),(h)))
147 1.2 minoura #define bus_space_free(t,h,s) \
148 1.2 minoura ((*((t)->x68k_bus_space_free)) ((t),(h),(s)))
149 1.2 minoura
150 1.2 minoura /*
151 1.2 minoura * Note: the 680x0 does not currently require barriers, but we must
152 1.2 minoura * provide the flags to MI code.
153 1.2 minoura */
154 1.2 minoura #define bus_space_barrier(t, h, o, l, f) \
155 1.2 minoura ((void)((void)(t), (void)(h), (void)(o), (void)(l), (void)(f)))
156 1.2 minoura #define BUS_SPACE_BARRIER_READ 0x01 /* force read barrier */
157 1.2 minoura #define BUS_SPACE_BARRIER_WRITE 0x02 /* force write barrier */
158 1.2 minoura
159 1.2 minoura #define bus_space_read_1(t,h,o) _bus_space_read_1(t,h,o)
160 1.2 minoura #define bus_space_read_2(t,h,o) _bus_space_read_2(t,h,o)
161 1.2 minoura #define bus_space_read_4(t,h,o) _bus_space_read_4(t,h,o)
162 1.2 minoura
163 1.2 minoura #define bus_space_read_multi_1(t,h,o,p,c) _bus_space_read_multi_1(t,h,o,p,c)
164 1.2 minoura #define bus_space_read_multi_2(t,h,o,p,c) _bus_space_read_multi_2(t,h,o,p,c)
165 1.2 minoura #define bus_space_read_multi_4(t,h,o,p,c) _bus_space_read_multi_4(t,h,o,p,c)
166 1.2 minoura
167 1.2 minoura #define bus_space_read_region_1(t,h,o,p,c) _bus_space_read_region_1(t,h,o,p,c)
168 1.2 minoura #define bus_space_read_region_2(t,h,o,p,c) _bus_space_read_region_2(t,h,o,p,c)
169 1.2 minoura #define bus_space_read_region_4(t,h,o,p,c) _bus_space_read_region_4(t,h,o,p,c)
170 1.2 minoura
171 1.2 minoura #define bus_space_write_1(t,h,o,v) _bus_space_write_1(t,h,o,v)
172 1.2 minoura #define bus_space_write_2(t,h,o,v) _bus_space_write_2(t,h,o,v)
173 1.2 minoura #define bus_space_write_4(t,h,o,v) _bus_space_write_4(t,h,o,v)
174 1.2 minoura
175 1.2 minoura #define bus_space_write_multi_1(t,h,o,p,c) _bus_space_write_multi_1(t,h,o,p,c)
176 1.2 minoura #define bus_space_write_multi_2(t,h,o,p,c) _bus_space_write_multi_2(t,h,o,p,c)
177 1.2 minoura #define bus_space_write_multi_4(t,h,o,p,c) _bus_space_write_multi_4(t,h,o,p,c)
178 1.2 minoura
179 1.2 minoura #define bus_space_write_region_1(t,h,o,p,c) \
180 1.2 minoura _bus_space_write_region_1(t,h,o,p,c)
181 1.2 minoura #define bus_space_write_region_2(t,h,o,p,c) \
182 1.2 minoura _bus_space_write_region_2(t,h,o,p,c)
183 1.2 minoura #define bus_space_write_region_4(t,h,o,p,c) \
184 1.2 minoura _bus_space_write_region_4(t,h,o,p,c)
185 1.2 minoura
186 1.2 minoura #define bus_space_set_region_1(t,h,o,v,c) _bus_space_set_region_1(t,h,o,v,c)
187 1.2 minoura #define bus_space_set_region_2(t,h,o,v,c) _bus_space_set_region_2(t,h,o,v,c)
188 1.2 minoura #define bus_space_set_region_4(t,h,o,v,c) _bus_space_set_region_4(t,h,o,v,c)
189 1.2 minoura
190 1.2 minoura #define bus_space_copy_region_1(t,sh,so,dh,do,c) \
191 1.2 minoura _bus_space_copy_region_1(t,sh,so,dh,do,c)
192 1.2 minoura #define bus_space_copy_region_2(t,sh,so,dh,do,c) \
193 1.2 minoura _bus_space_copy_region_2(t,sh,so,dh,do,c)
194 1.2 minoura #define bus_space_copy_region_4(t,sh,so,dh,do,c) \
195 1.2 minoura _bus_space_copy_region_4(t,sh,so,dh,do,c)
196 1.2 minoura
197 1.2 minoura static inline u_int8_t _bus_space_read_1
198 1.12 chs (bus_space_tag_t, bus_space_handle_t bsh, bus_size_t offset);
199 1.2 minoura static inline u_int16_t _bus_space_read_2
200 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t);
201 1.2 minoura static inline u_int32_t _bus_space_read_4
202 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t);
203 1.2 minoura
204 1.2 minoura static inline void _bus_space_read_multi_1
205 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
206 1.12 chs u_int8_t *, bus_size_t);
207 1.2 minoura static inline void _bus_space_read_multi_2
208 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
209 1.12 chs u_int16_t *, bus_size_t);
210 1.2 minoura static inline void _bus_space_read_multi_4
211 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
212 1.12 chs u_int32_t *, bus_size_t);
213 1.2 minoura
214 1.2 minoura static inline void _bus_space_read_region_1
215 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
216 1.12 chs u_int8_t *, bus_size_t);
217 1.2 minoura static inline void _bus_space_read_region_2
218 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
219 1.12 chs u_int16_t *, bus_size_t);
220 1.2 minoura static inline void _bus_space_read_region_4
221 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
222 1.12 chs u_int32_t *, bus_size_t);
223 1.2 minoura
224 1.2 minoura static inline void _bus_space_write_1
225 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t, u_int8_t);
226 1.2 minoura static inline void _bus_space_write_2
227 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t, u_int16_t);
228 1.2 minoura static inline void _bus_space_write_4
229 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t, u_int32_t);
230 1.2 minoura
231 1.2 minoura static inline void _bus_space_write_multi_1
232 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
233 1.12 chs u_int8_t *, bus_size_t);
234 1.2 minoura static inline void _bus_space_write_multi_2
235 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
236 1.12 chs u_int16_t *, bus_size_t);
237 1.2 minoura static inline void _bus_space_write_multi_4
238 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
239 1.12 chs u_int32_t *, bus_size_t);
240 1.2 minoura
241 1.2 minoura static inline void _bus_space_write_region_1
242 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
243 1.12 chs u_int8_t *, bus_size_t);
244 1.2 minoura static inline void _bus_space_write_region_2
245 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
246 1.12 chs u_int16_t *, bus_size_t);
247 1.2 minoura static inline void _bus_space_write_region_4
248 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
249 1.12 chs u_int32_t *, bus_size_t);
250 1.2 minoura
251 1.2 minoura static inline void _bus_space_set_region_1
252 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
253 1.12 chs u_int8_t, bus_size_t);
254 1.2 minoura static inline void _bus_space_set_region_2
255 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
256 1.12 chs u_int16_t, bus_size_t);
257 1.2 minoura static inline void _bus_space_set_region_4
258 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
259 1.12 chs u_int32_t, bus_size_t);
260 1.2 minoura
261 1.2 minoura static inline void _bus_space_copy_region_1
262 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
263 1.12 chs bus_space_handle_t, bus_size_t, bus_size_t);
264 1.2 minoura static inline void _bus_space_copy_region_2
265 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
266 1.12 chs bus_space_handle_t, bus_size_t, bus_size_t);
267 1.2 minoura static inline void _bus_space_copy_region_4
268 1.12 chs (bus_space_tag_t, bus_space_handle_t, bus_size_t,
269 1.12 chs bus_space_handle_t, bus_size_t, bus_size_t);
270 1.2 minoura
271 1.2 minoura
272 1.6 itohy #define __X68K_BUS_ADDR(tag, handle, offset) \
273 1.6 itohy (((long)(handle) < 0 ? (offset) * 2 : (offset)) \
274 1.6 itohy + ((handle) & 0x7fffffff))
275 1.6 itohy
276 1.2 minoura static inline u_int8_t
277 1.2 minoura _bus_space_read_1(t, bsh, offset)
278 1.2 minoura bus_space_tag_t t;
279 1.2 minoura bus_space_handle_t bsh;
280 1.2 minoura bus_size_t offset;
281 1.2 minoura {
282 1.6 itohy return (*((volatile u_int8_t *) __X68K_BUS_ADDR(t, bsh, offset)));
283 1.2 minoura }
284 1.2 minoura
285 1.2 minoura static inline u_int16_t
286 1.2 minoura _bus_space_read_2(t, bsh, offset)
287 1.2 minoura bus_space_tag_t t;
288 1.2 minoura bus_space_handle_t bsh;
289 1.2 minoura bus_size_t offset;
290 1.2 minoura {
291 1.6 itohy return (*((volatile u_int16_t *) __X68K_BUS_ADDR(t, bsh, offset)));
292 1.2 minoura }
293 1.2 minoura
294 1.2 minoura static inline u_int32_t
295 1.2 minoura _bus_space_read_4(t, bsh, offset)
296 1.2 minoura bus_space_tag_t t;
297 1.2 minoura bus_space_handle_t bsh;
298 1.2 minoura bus_size_t offset;
299 1.2 minoura {
300 1.6 itohy return (*((volatile u_int32_t *) __X68K_BUS_ADDR(t, bsh, offset)));
301 1.2 minoura }
302 1.2 minoura
303 1.2 minoura static inline void
304 1.2 minoura _bus_space_read_multi_1(t, bsh, offset, datap, count)
305 1.2 minoura bus_space_tag_t t;
306 1.2 minoura bus_space_handle_t bsh;
307 1.2 minoura bus_size_t offset;
308 1.2 minoura u_int8_t *datap;
309 1.2 minoura bus_size_t count;
310 1.2 minoura {
311 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
312 1.6 itohy u_int8_t *regadr = (u_int8_t *) __X68K_BUS_ADDR(t, bsh, offset);
313 1.6 itohy for (; count; count--) {
314 1.6 itohy __asm("| avoid optim. _bus_space_read_multi_1" : : : "memory");
315 1.6 itohy *datap++ = *regadr;
316 1.6 itohy }
317 1.6 itohy #else
318 1.2 minoura while (count-- > 0) {
319 1.6 itohy *datap++ = *(volatile u_int8_t *)
320 1.6 itohy __X68K_BUS_ADDR(t, bsh, offset);
321 1.2 minoura }
322 1.6 itohy #endif
323 1.2 minoura }
324 1.2 minoura
325 1.2 minoura static inline void
326 1.2 minoura _bus_space_read_multi_2(t, bsh, offset, datap, count)
327 1.2 minoura bus_space_tag_t t;
328 1.2 minoura bus_space_handle_t bsh;
329 1.2 minoura bus_size_t offset;
330 1.2 minoura u_int16_t *datap;
331 1.2 minoura bus_size_t count;
332 1.2 minoura {
333 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
334 1.6 itohy u_int16_t *regadr = (u_int16_t *) __X68K_BUS_ADDR(t, bsh, offset);
335 1.6 itohy for (; count; count--) {
336 1.6 itohy __asm("| avoid optim. _bus_space_read_multi_2" : : : "memory");
337 1.6 itohy *datap++ = *regadr;
338 1.6 itohy }
339 1.6 itohy #else
340 1.2 minoura while (count-- > 0) {
341 1.6 itohy *datap++ = *(volatile u_int16_t *)
342 1.6 itohy __X68K_BUS_ADDR(t, bsh, offset);
343 1.2 minoura }
344 1.6 itohy #endif
345 1.2 minoura }
346 1.2 minoura
347 1.2 minoura static inline void
348 1.2 minoura _bus_space_read_multi_4(t, bsh, offset, datap, count)
349 1.2 minoura bus_space_tag_t t;
350 1.2 minoura bus_space_handle_t bsh;
351 1.2 minoura bus_size_t offset;
352 1.2 minoura u_int32_t *datap;
353 1.2 minoura bus_size_t count;
354 1.2 minoura {
355 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
356 1.6 itohy u_int32_t *regadr = (u_int32_t *) __X68K_BUS_ADDR(t, bsh, offset);
357 1.6 itohy for (; count; count--) {
358 1.6 itohy __asm("| avoid optim. _bus_space_read_multi_4" : : : "memory");
359 1.6 itohy *datap++ = *regadr;
360 1.6 itohy }
361 1.6 itohy #else
362 1.2 minoura while (count-- > 0) {
363 1.6 itohy *datap++ = *(volatile u_int32_t *)
364 1.6 itohy __X68K_BUS_ADDR(t, bsh, offset);
365 1.2 minoura }
366 1.6 itohy #endif
367 1.2 minoura }
368 1.2 minoura
369 1.2 minoura static inline void
370 1.2 minoura _bus_space_read_region_1(t, bsh, offset, datap, count)
371 1.2 minoura bus_space_tag_t t;
372 1.2 minoura bus_space_handle_t bsh;
373 1.2 minoura bus_size_t offset;
374 1.2 minoura u_int8_t *datap;
375 1.2 minoura bus_size_t count;
376 1.2 minoura {
377 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
378 1.6 itohy u_int8_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
379 1.6 itohy
380 1.6 itohy for (; count; count--) {
381 1.6 itohy __asm("| avoid optim. _bus_space_read_region_1" : : : "memory");
382 1.6 itohy *datap++ = *addr++;
383 1.6 itohy }
384 1.6 itohy #else
385 1.6 itohy volatile u_int8_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
386 1.2 minoura
387 1.2 minoura while (count-- > 0) {
388 1.2 minoura *datap++ = *addr++;
389 1.2 minoura }
390 1.6 itohy #endif
391 1.2 minoura }
392 1.2 minoura
393 1.2 minoura static inline void
394 1.2 minoura _bus_space_read_region_2(t, bsh, offset, datap, count)
395 1.2 minoura bus_space_tag_t t;
396 1.2 minoura bus_space_handle_t bsh;
397 1.2 minoura bus_size_t offset;
398 1.2 minoura u_int16_t *datap;
399 1.2 minoura bus_size_t count;
400 1.2 minoura {
401 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
402 1.6 itohy u_int16_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
403 1.6 itohy
404 1.6 itohy for (; count; count--) {
405 1.6 itohy __asm("| avoid optim. _bus_space_read_region_2" : : : "memory");
406 1.6 itohy *datap++ = *addr++;
407 1.6 itohy }
408 1.6 itohy #else
409 1.6 itohy volatile u_int16_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
410 1.2 minoura
411 1.2 minoura while (count-- > 0) {
412 1.2 minoura *datap++ = *addr++;
413 1.2 minoura }
414 1.6 itohy #endif
415 1.2 minoura }
416 1.2 minoura
417 1.2 minoura static inline void
418 1.2 minoura _bus_space_read_region_4(t, bsh, offset, datap, count)
419 1.2 minoura bus_space_tag_t t;
420 1.2 minoura bus_space_handle_t bsh;
421 1.2 minoura bus_size_t offset;
422 1.2 minoura u_int32_t *datap;
423 1.2 minoura bus_size_t count;
424 1.2 minoura {
425 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
426 1.6 itohy u_int32_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
427 1.6 itohy
428 1.6 itohy for (; count; count--) {
429 1.6 itohy __asm("| avoid optim. _bus_space_read_region_4" : : : "memory");
430 1.6 itohy *datap++ = *addr++;
431 1.6 itohy }
432 1.6 itohy #else
433 1.6 itohy volatile u_int32_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
434 1.2 minoura
435 1.2 minoura while (count-- > 0) {
436 1.2 minoura *datap++ = *addr++;
437 1.2 minoura }
438 1.6 itohy #endif
439 1.2 minoura }
440 1.2 minoura
441 1.2 minoura static inline void
442 1.2 minoura _bus_space_write_1(t, bsh, offset, value)
443 1.2 minoura bus_space_tag_t t;
444 1.2 minoura bus_space_handle_t bsh;
445 1.2 minoura bus_size_t offset;
446 1.2 minoura u_int8_t value;
447 1.2 minoura {
448 1.6 itohy *(volatile u_int8_t *) __X68K_BUS_ADDR(t, bsh, offset) = value;
449 1.2 minoura }
450 1.2 minoura
451 1.2 minoura static inline void
452 1.2 minoura _bus_space_write_2(t, bsh, offset, value)
453 1.2 minoura bus_space_tag_t t;
454 1.2 minoura bus_space_handle_t bsh;
455 1.2 minoura bus_size_t offset;
456 1.2 minoura u_int16_t value;
457 1.2 minoura {
458 1.6 itohy *(volatile u_int16_t *) __X68K_BUS_ADDR(t, bsh, offset) = value;
459 1.2 minoura }
460 1.2 minoura
461 1.2 minoura static inline void
462 1.2 minoura _bus_space_write_4(t, bsh, offset, value)
463 1.2 minoura bus_space_tag_t t;
464 1.2 minoura bus_space_handle_t bsh;
465 1.2 minoura bus_size_t offset;
466 1.2 minoura u_int32_t value;
467 1.2 minoura {
468 1.6 itohy *(volatile u_int32_t *) __X68K_BUS_ADDR(t, bsh, offset) = value;
469 1.2 minoura }
470 1.2 minoura
471 1.2 minoura static inline void
472 1.2 minoura _bus_space_write_multi_1(t, bsh, offset, datap, count)
473 1.2 minoura bus_space_tag_t t;
474 1.2 minoura bus_space_handle_t bsh;
475 1.2 minoura bus_size_t offset;
476 1.2 minoura u_int8_t *datap;
477 1.2 minoura bus_size_t count;
478 1.2 minoura {
479 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
480 1.6 itohy u_int8_t *regadr = (u_int8_t *) __X68K_BUS_ADDR(t, bsh, offset);
481 1.6 itohy for (; count; count--) {
482 1.6 itohy __asm("| avoid optim. _bus_space_write_multi_1" : : : "memory");
483 1.6 itohy *regadr = *datap++;
484 1.6 itohy }
485 1.6 itohy #else
486 1.2 minoura while (count-- > 0) {
487 1.6 itohy *(volatile u_int8_t *) __X68K_BUS_ADDR(t, bsh, offset)
488 1.6 itohy = *datap++;
489 1.2 minoura }
490 1.6 itohy #endif
491 1.2 minoura }
492 1.2 minoura
493 1.2 minoura static inline void
494 1.2 minoura _bus_space_write_multi_2(t, bsh, offset, datap, count)
495 1.2 minoura bus_space_tag_t t;
496 1.2 minoura bus_space_handle_t bsh;
497 1.2 minoura bus_size_t offset;
498 1.2 minoura u_int16_t *datap;
499 1.2 minoura bus_size_t count;
500 1.2 minoura {
501 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
502 1.6 itohy u_int16_t *regadr = (u_int16_t *) __X68K_BUS_ADDR(t, bsh, offset);
503 1.6 itohy for (; count; count--) {
504 1.6 itohy __asm("| avoid optim. _bus_space_write_multi_2" : : : "memory");
505 1.6 itohy *regadr = *datap++;
506 1.6 itohy }
507 1.6 itohy #else
508 1.2 minoura while (count-- > 0) {
509 1.6 itohy *(volatile u_int16_t *) __X68K_BUS_ADDR(t, bsh, offset)
510 1.6 itohy = *datap++;
511 1.2 minoura }
512 1.6 itohy #endif
513 1.2 minoura }
514 1.2 minoura
515 1.2 minoura static inline void
516 1.2 minoura _bus_space_write_multi_4(t, bsh, offset, datap, count)
517 1.2 minoura bus_space_tag_t t;
518 1.2 minoura bus_space_handle_t bsh;
519 1.2 minoura bus_size_t offset;
520 1.2 minoura u_int32_t *datap;
521 1.2 minoura bus_size_t count;
522 1.2 minoura {
523 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
524 1.6 itohy u_int32_t *regadr = (u_int32_t *) __X68K_BUS_ADDR(t, bsh, offset);
525 1.6 itohy for (; count; count--) {
526 1.6 itohy __asm("| avoid optim. _bus_space_write_multi_4" : : : "memory");
527 1.6 itohy *regadr = *datap++;
528 1.6 itohy }
529 1.6 itohy #else
530 1.2 minoura while (count-- > 0) {
531 1.6 itohy *(volatile u_int32_t *) __X68K_BUS_ADDR(t, bsh, offset)
532 1.6 itohy = *datap++;
533 1.2 minoura }
534 1.6 itohy #endif
535 1.2 minoura }
536 1.2 minoura
537 1.2 minoura static inline void
538 1.2 minoura _bus_space_write_region_1(t, bsh, offset, datap, count)
539 1.2 minoura bus_space_tag_t t;
540 1.2 minoura bus_space_handle_t bsh;
541 1.2 minoura bus_size_t offset;
542 1.2 minoura u_int8_t *datap;
543 1.2 minoura bus_size_t count;
544 1.2 minoura {
545 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
546 1.6 itohy u_int8_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
547 1.6 itohy
548 1.6 itohy for (; count; count--) {
549 1.6 itohy __asm("| avoid optim. _bus_space_write_region_1": : : "memory");
550 1.6 itohy *addr++ = *datap++;
551 1.6 itohy }
552 1.6 itohy #else
553 1.6 itohy volatile u_int8_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
554 1.2 minoura
555 1.2 minoura while (count-- > 0) {
556 1.2 minoura *addr++ = *datap++;
557 1.2 minoura }
558 1.6 itohy #endif
559 1.2 minoura }
560 1.2 minoura
561 1.2 minoura static inline void
562 1.2 minoura _bus_space_write_region_2(t, bsh, offset, datap, count)
563 1.2 minoura bus_space_tag_t t;
564 1.2 minoura bus_space_handle_t bsh;
565 1.2 minoura bus_size_t offset;
566 1.2 minoura u_int16_t *datap;
567 1.2 minoura bus_size_t count;
568 1.2 minoura {
569 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
570 1.6 itohy u_int16_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
571 1.6 itohy
572 1.6 itohy for (; count; count--) {
573 1.6 itohy __asm("| avoid optim. _bus_space_write_region_2": : : "memory");
574 1.6 itohy *addr++ = *datap++;
575 1.6 itohy }
576 1.6 itohy #else
577 1.6 itohy volatile u_int16_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
578 1.2 minoura
579 1.2 minoura while (count-- > 0) {
580 1.2 minoura *addr++ = *datap++;
581 1.2 minoura }
582 1.6 itohy #endif
583 1.2 minoura }
584 1.2 minoura
585 1.2 minoura static inline void
586 1.2 minoura _bus_space_write_region_4(t, bsh, offset, datap, count)
587 1.2 minoura bus_space_tag_t t;
588 1.2 minoura bus_space_handle_t bsh;
589 1.2 minoura bus_size_t offset;
590 1.2 minoura u_int32_t *datap;
591 1.2 minoura bus_size_t count;
592 1.2 minoura {
593 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
594 1.6 itohy u_int32_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
595 1.6 itohy
596 1.6 itohy for (; count; count--) {
597 1.6 itohy __asm("| avoid optim. _bus_space_write_region_4": : : "memory");
598 1.6 itohy *addr++ = *datap++;
599 1.6 itohy }
600 1.6 itohy #else
601 1.6 itohy volatile u_int32_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
602 1.2 minoura
603 1.2 minoura while (count-- > 0) {
604 1.2 minoura *addr++ = *datap++;
605 1.2 minoura }
606 1.6 itohy #endif
607 1.2 minoura }
608 1.2 minoura
609 1.2 minoura static inline void
610 1.2 minoura _bus_space_set_region_1(t, bsh, offset, value, count)
611 1.2 minoura bus_space_tag_t t;
612 1.2 minoura bus_space_handle_t bsh;
613 1.2 minoura bus_size_t offset;
614 1.2 minoura u_int8_t value;
615 1.2 minoura bus_size_t count;
616 1.2 minoura {
617 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
618 1.6 itohy u_int8_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
619 1.6 itohy
620 1.6 itohy for (; count; count--) {
621 1.6 itohy __asm("| avoid optim. _bus_space_set_region_1" : : : "memory");
622 1.6 itohy *addr++ = value;
623 1.6 itohy }
624 1.6 itohy #else
625 1.6 itohy volatile u_int8_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
626 1.2 minoura
627 1.2 minoura while (count-- > 0) {
628 1.2 minoura *addr++ = value;
629 1.2 minoura }
630 1.6 itohy #endif
631 1.2 minoura }
632 1.2 minoura
633 1.2 minoura static inline void
634 1.2 minoura _bus_space_set_region_2(t, bsh, offset, value, count)
635 1.2 minoura bus_space_tag_t t;
636 1.2 minoura bus_space_handle_t bsh;
637 1.2 minoura bus_size_t offset;
638 1.2 minoura u_int16_t value;
639 1.2 minoura bus_size_t count;
640 1.2 minoura {
641 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
642 1.6 itohy u_int16_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
643 1.6 itohy
644 1.6 itohy for (; count; count--) {
645 1.6 itohy __asm("| avoid optim. _bus_space_set_region_2" : : : "memory");
646 1.6 itohy *addr++ = value;
647 1.6 itohy }
648 1.6 itohy #else
649 1.6 itohy volatile u_int16_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
650 1.2 minoura
651 1.2 minoura while (count-- > 0) {
652 1.2 minoura *addr++ = value;
653 1.2 minoura }
654 1.6 itohy #endif
655 1.2 minoura }
656 1.2 minoura
657 1.2 minoura static inline void
658 1.2 minoura _bus_space_set_region_4(t, bsh, offset, value, count)
659 1.2 minoura bus_space_tag_t t;
660 1.2 minoura bus_space_handle_t bsh;
661 1.2 minoura bus_size_t offset;
662 1.2 minoura u_int32_t value;
663 1.2 minoura bus_size_t count;
664 1.2 minoura {
665 1.6 itohy #if X68K_BUS_PERFORMANCE_HACK
666 1.6 itohy u_int32_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
667 1.6 itohy
668 1.6 itohy for (; count; count--) {
669 1.6 itohy __asm("| avoid optim. _bus_space_set_region_4" : : : "memory");
670 1.6 itohy *addr++ = value;
671 1.6 itohy }
672 1.6 itohy #else
673 1.6 itohy volatile u_int32_t *addr = (void *) __X68K_BUS_ADDR(t, bsh, offset);
674 1.2 minoura
675 1.2 minoura while (count-- > 0) {
676 1.2 minoura *addr++ = value;
677 1.2 minoura }
678 1.6 itohy #endif
679 1.2 minoura }
680 1.2 minoura
681 1.2 minoura static inline void
682 1.2 minoura _bus_space_copy_region_1(t, sbsh, soffset, dbsh, doffset, count)
683 1.2 minoura bus_space_tag_t t;
684 1.2 minoura bus_space_handle_t sbsh;
685 1.2 minoura bus_size_t soffset;
686 1.2 minoura bus_space_handle_t dbsh;
687 1.2 minoura bus_size_t doffset;
688 1.2 minoura bus_size_t count;
689 1.2 minoura {
690 1.2 minoura volatile u_int8_t *saddr = (void *) (sbsh + soffset);
691 1.2 minoura volatile u_int8_t *daddr = (void *) (dbsh + doffset);
692 1.2 minoura
693 1.2 minoura if ((u_int32_t) saddr >= (u_int32_t) daddr)
694 1.2 minoura while (count-- > 0)
695 1.2 minoura *daddr++ = *saddr++;
696 1.2 minoura else {
697 1.2 minoura saddr += count;
698 1.2 minoura daddr += count;
699 1.2 minoura while (count-- > 0)
700 1.2 minoura *--daddr = *--saddr;
701 1.2 minoura }
702 1.2 minoura }
703 1.2 minoura
704 1.2 minoura static inline void
705 1.2 minoura _bus_space_copy_region_2(t, sbsh, soffset, dbsh, doffset, count)
706 1.2 minoura bus_space_tag_t t;
707 1.2 minoura bus_space_handle_t sbsh;
708 1.2 minoura bus_size_t soffset;
709 1.2 minoura bus_space_handle_t dbsh;
710 1.2 minoura bus_size_t doffset;
711 1.2 minoura bus_size_t count;
712 1.2 minoura {
713 1.2 minoura volatile u_int16_t *saddr = (void *) (sbsh + soffset);
714 1.2 minoura volatile u_int16_t *daddr = (void *) (dbsh + doffset);
715 1.2 minoura
716 1.2 minoura if ((u_int32_t) saddr >= (u_int32_t) daddr)
717 1.2 minoura while (count-- > 0)
718 1.2 minoura *daddr++ = *saddr++;
719 1.2 minoura else {
720 1.2 minoura saddr += count;
721 1.2 minoura daddr += count;
722 1.2 minoura while (count-- > 0)
723 1.2 minoura *--daddr = *--saddr;
724 1.2 minoura }
725 1.2 minoura }
726 1.2 minoura
727 1.2 minoura static inline void
728 1.2 minoura _bus_space_copy_region_4(t, sbsh, soffset, dbsh, doffset, count)
729 1.2 minoura bus_space_tag_t t;
730 1.2 minoura bus_space_handle_t sbsh;
731 1.2 minoura bus_size_t soffset;
732 1.2 minoura bus_space_handle_t dbsh;
733 1.2 minoura bus_size_t doffset;
734 1.2 minoura bus_size_t count;
735 1.2 minoura {
736 1.2 minoura volatile u_int32_t *saddr = (void *) (sbsh + soffset);
737 1.2 minoura volatile u_int32_t *daddr = (void *) (dbsh + doffset);
738 1.2 minoura
739 1.2 minoura if ((u_int32_t) saddr >= (u_int32_t) daddr)
740 1.2 minoura while (count-- > 0)
741 1.2 minoura *daddr++ = *saddr++;
742 1.2 minoura else {
743 1.2 minoura saddr += count;
744 1.2 minoura daddr += count;
745 1.2 minoura while (count-- > 0)
746 1.2 minoura *--daddr = *--saddr;
747 1.2 minoura }
748 1.2 minoura }
749 1.2 minoura
750 1.3 drochner #define BUS_SPACE_ALIGNED_POINTER(p, t) ALIGNED_POINTER(p, t)
751 1.2 minoura
752 1.2 minoura /*
753 1.2 minoura * DMA segment
754 1.2 minoura */
755 1.2 minoura struct x68k_bus_dma_segment {
756 1.2 minoura bus_addr_t ds_addr;
757 1.2 minoura bus_size_t ds_len;
758 1.2 minoura };
759 1.2 minoura typedef struct x68k_bus_dma_segment bus_dma_segment_t;
760 1.2 minoura
761 1.2 minoura /*
762 1.2 minoura * DMA descriptor
763 1.2 minoura */
764 1.2 minoura /* Forwards needed by prototypes below. */
765 1.2 minoura struct mbuf;
766 1.2 minoura struct uio;
767 1.2 minoura
768 1.2 minoura typedef struct x68k_bus_dma *bus_dma_tag_t;
769 1.2 minoura typedef struct x68k_bus_dmamap *bus_dmamap_t;
770 1.11 fvdl
771 1.11 fvdl #define BUS_DMA_TAG_VALID(t) ((t) != (bus_dma_tag_t)0)
772 1.11 fvdl
773 1.2 minoura struct x68k_bus_dma {
774 1.2 minoura /*
775 1.2 minoura * The `bounce threshold' is checked while we are loading
776 1.2 minoura * the DMA map. If the physical address of the segment
777 1.2 minoura * exceeds the threshold, an error will be returned. The
778 1.2 minoura * caller can then take whatever action is necessary to
779 1.2 minoura * bounce the transfer. If this value is 0, it will be
780 1.2 minoura * ignored.
781 1.2 minoura */
782 1.2 minoura bus_addr_t _bounce_thresh;
783 1.2 minoura
784 1.2 minoura /*
785 1.2 minoura * DMA mapping methods.
786 1.2 minoura */
787 1.12 chs int (*x68k_dmamap_create)(bus_dma_tag_t, bus_size_t, int,
788 1.12 chs bus_size_t, bus_size_t, int, bus_dmamap_t *);
789 1.12 chs void (*x68k_dmamap_destroy)(bus_dma_tag_t, bus_dmamap_t);
790 1.12 chs int (*x68k_dmamap_load)(bus_dma_tag_t, bus_dmamap_t, void *,
791 1.12 chs bus_size_t, struct proc *, int);
792 1.12 chs int (*x68k_dmamap_load_mbuf)(bus_dma_tag_t, bus_dmamap_t,
793 1.12 chs struct mbuf *, int);
794 1.12 chs int (*x68k_dmamap_load_uio)(bus_dma_tag_t, bus_dmamap_t,
795 1.12 chs struct uio *, int);
796 1.12 chs int (*x68k_dmamap_load_raw)(bus_dma_tag_t, bus_dmamap_t,
797 1.12 chs bus_dma_segment_t *, int, bus_size_t, int);
798 1.12 chs void (*x68k_dmamap_unload)(bus_dma_tag_t, bus_dmamap_t);
799 1.12 chs void (*x68k_dmamap_sync)(bus_dma_tag_t, bus_dmamap_t,
800 1.12 chs bus_addr_t, bus_size_t, int);
801 1.2 minoura
802 1.2 minoura /*
803 1.2 minoura * DMA memory utility functions.
804 1.2 minoura */
805 1.12 chs int (*x68k_dmamem_alloc)(bus_dma_tag_t, bus_size_t, bus_size_t,
806 1.12 chs bus_size_t, bus_dma_segment_t *, int, int *, int);
807 1.12 chs void (*x68k_dmamem_free)(bus_dma_tag_t,
808 1.12 chs bus_dma_segment_t *, int);
809 1.12 chs int (*x68k_dmamem_map)(bus_dma_tag_t, bus_dma_segment_t *,
810 1.12 chs int, size_t, caddr_t *, int);
811 1.12 chs void (*x68k_dmamem_unmap)(bus_dma_tag_t, caddr_t, size_t);
812 1.12 chs paddr_t (*x68k_dmamem_mmap)(bus_dma_tag_t, bus_dma_segment_t *,
813 1.12 chs int, off_t, int, int);
814 1.2 minoura };
815 1.2 minoura
816 1.2 minoura /*
817 1.2 minoura * bus_dmamap_t
818 1.2 minoura *
819 1.2 minoura * Describes a DMA mapping.
820 1.2 minoura */
821 1.2 minoura struct x68k_bus_dmamap {
822 1.2 minoura /*
823 1.2 minoura * PRIVATE MEMBERS: not for use my machine-independent code.
824 1.2 minoura */
825 1.2 minoura bus_size_t x68k_dm_size; /* largest DMA transfer mappable */
826 1.2 minoura int x68k_dm_segcnt; /* number of segs this map can map */
827 1.13 matt bus_size_t x68k_dm_maxmaxsegsz; /* fixed largest possible segment*/
828 1.2 minoura bus_size_t x68k_dm_boundary; /* don't cross this */
829 1.2 minoura bus_addr_t x68k_dm_bounce_thresh; /* bounce threshold */
830 1.2 minoura int x68k_dm_flags; /* misc. flags */
831 1.2 minoura
832 1.2 minoura void *x68k_dm_cookie; /* cookie for bus-specific functions */
833 1.2 minoura
834 1.2 minoura /*
835 1.2 minoura * PUBLIC MEMBERS: these are used by machine-independent code.
836 1.2 minoura */
837 1.13 matt bus_size_t dm_maxsegsz; /* largest possible segment */
838 1.2 minoura bus_size_t dm_mapsize; /* size of the mapping */
839 1.2 minoura int dm_nsegs; /* # valid segments in mapping */
840 1.2 minoura bus_dma_segment_t dm_segs[1]; /* segments; variable length */
841 1.2 minoura };
842 1.2 minoura
843 1.12 chs int x68k_bus_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
844 1.12 chs bus_size_t, int, bus_dmamap_t *);
845 1.12 chs void x68k_bus_dmamap_destroy(bus_dma_tag_t, bus_dmamap_t);
846 1.12 chs int x68k_bus_dmamap_load(bus_dma_tag_t, bus_dmamap_t, void *,
847 1.12 chs bus_size_t, struct proc *, int);
848 1.12 chs int x68k_bus_dmamap_load_mbuf(bus_dma_tag_t, bus_dmamap_t,
849 1.12 chs struct mbuf *, int);
850 1.12 chs int x68k_bus_dmamap_load_uio(bus_dma_tag_t, bus_dmamap_t,
851 1.12 chs struct uio *, int);
852 1.12 chs int x68k_bus_dmamap_load_raw(bus_dma_tag_t, bus_dmamap_t,
853 1.12 chs bus_dma_segment_t *, int, bus_size_t, int);
854 1.12 chs void x68k_bus_dmamap_unload(bus_dma_tag_t, bus_dmamap_t);
855 1.12 chs void x68k_bus_dmamap_sync(bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
856 1.12 chs bus_size_t, int);
857 1.2 minoura
858 1.12 chs int x68k_bus_dmamem_alloc(bus_dma_tag_t tag, bus_size_t size,
859 1.2 minoura bus_size_t alignment, bus_size_t boundary,
860 1.12 chs bus_dma_segment_t *segs, int nsegs, int *rsegs, int flags);
861 1.12 chs void x68k_bus_dmamem_free(bus_dma_tag_t tag, bus_dma_segment_t *segs,
862 1.12 chs int nsegs);
863 1.12 chs int x68k_bus_dmamem_map(bus_dma_tag_t tag, bus_dma_segment_t *segs,
864 1.12 chs int nsegs, size_t size, caddr_t *kvap, int flags);
865 1.12 chs void x68k_bus_dmamem_unmap(bus_dma_tag_t tag, caddr_t kva,
866 1.12 chs size_t size);
867 1.12 chs paddr_t x68k_bus_dmamem_mmap(bus_dma_tag_t tag, bus_dma_segment_t *segs,
868 1.12 chs int nsegs, off_t off, int prot, int flags);
869 1.12 chs
870 1.12 chs int x68k_bus_dmamap_load_buffer(bus_dmamap_t, void *,
871 1.12 chs bus_size_t buflen, struct proc *, int, paddr_t *, int *, int);
872 1.12 chs int x68k_bus_dmamem_alloc_range(bus_dma_tag_t tag, bus_size_t size,
873 1.2 minoura bus_size_t alignment, bus_size_t boundary,
874 1.2 minoura bus_dma_segment_t *segs, int nsegs, int *rsegs, int flags,
875 1.12 chs paddr_t low, paddr_t high);
876 1.2 minoura
877 1.2 minoura #define bus_dmamap_create(t,s,n,m,b,f,p) \
878 1.2 minoura ((*((t)->x68k_dmamap_create)) ((t),(s),(n),(m),(b),(f),(p)))
879 1.2 minoura #define bus_dmamap_destroy(t,p) \
880 1.2 minoura ((*((t)->x68k_dmamap_destroy)) ((t),(p)))
881 1.2 minoura #define bus_dmamap_load(t,m,b,s,p,f) \
882 1.2 minoura ((*((t)->x68k_dmamap_load)) ((t),(m),(b),(s),(p),(f)))
883 1.2 minoura #define bus_dmamap_load_mbuf(t,m,b,f) \
884 1.2 minoura ((*((t)->x68k_dmamap_load_mbuf)) ((t),(m),(b),(f)))
885 1.2 minoura #define bus_dmamap_load_uio(t,m,u,f) \
886 1.2 minoura ((*((t)->x68k_dmamap_load_uio)) ((t),(m),(u),(f)))
887 1.2 minoura #define bus_dmamap_load_raw(t,m,sg,n,s,f) \
888 1.2 minoura ((*((t)->x68k_dmamap_load_raw)) ((t),(m),(sg),(n),(s),(f)))
889 1.2 minoura #define bus_dmamap_unload(t,p) \
890 1.2 minoura ((*((t)->x68k_dmamap_unload)) ((t),(p)))
891 1.2 minoura #define bus_dmamap_sync(t,p,o,l,ops) \
892 1.2 minoura ((*((t)->x68k_dmamap_sync)) ((t),(p),(o),(l),(ops)))
893 1.2 minoura
894 1.2 minoura #define bus_dmamem_alloc(t,s,a,b,sg,n,r,f) \
895 1.2 minoura ((*((t)->x68k_dmamem_alloc)) ((t),(s),(a),(b),(sg),(n),(r),(f)))
896 1.2 minoura #define bus_dmamem_free(t,sg,n) \
897 1.2 minoura ((*((t)->x68k_dmamem_free)) ((t),(sg),(n)))
898 1.2 minoura #define bus_dmamem_map(t,sg,n,s,k,f) \
899 1.2 minoura ((*((t)->x68k_dmamem_map)) ((t),(sg),(n),(s),(k),(f)))
900 1.2 minoura #define bus_dmamem_unmap(t,k,s) \
901 1.2 minoura ((*((t)->x68k_dmamem_unmap)) ((t),(k),(s)))
902 1.2 minoura #define bus_dmamem_mmap(t,sg,n,o,p,f) \
903 1.2 minoura ((*((t)->x68k_dmamem_mmap)) ((t),(sg),(n),(o),(p),(f)))
904 1.2 minoura
905 1.2 minoura /*
906 1.2 minoura * Flags used in various bus DMA methods.
907 1.2 minoura */
908 1.8 thorpej #define BUS_DMA_WAITOK 0x000 /* safe to sleep (pseudo-flag) */
909 1.8 thorpej #define BUS_DMA_NOWAIT 0x001 /* not safe to sleep */
910 1.8 thorpej #define BUS_DMA_ALLOCNOW 0x002 /* perform resource allocation now */
911 1.8 thorpej #define BUS_DMA_COHERENT 0x004 /* hint: map memory DMA coherent */
912 1.8 thorpej #define BUS_DMA_STREAMING 0x008 /* hint: sequential, unidirectional */
913 1.8 thorpej #define BUS_DMA_BUS1 0x010 /* placeholders for bus functions... */
914 1.8 thorpej #define BUS_DMA_BUS2 0x020
915 1.8 thorpej #define BUS_DMA_BUS3 0x040
916 1.8 thorpej #define BUS_DMA_BUS4 0x080
917 1.8 thorpej #define BUS_DMA_READ 0x100 /* mapping is device -> memory only */
918 1.8 thorpej #define BUS_DMA_WRITE 0x200 /* mapping is memory -> device only */
919 1.10 kent #define BUS_DMA_NOCACHE 0x400 /* hint: map non-cached memory */
920 1.2 minoura
921 1.2 minoura /*
922 1.2 minoura * Operations performed by bus_dmamap_sync().
923 1.2 minoura */
924 1.2 minoura #define BUS_DMASYNC_PREREAD 0x01 /* pre-read synchronization */
925 1.2 minoura #define BUS_DMASYNC_POSTREAD 0x02 /* post-read synchronization */
926 1.2 minoura #define BUS_DMASYNC_PREWRITE 0x04 /* pre-write synchronization */
927 1.2 minoura #define BUS_DMASYNC_POSTWRITE 0x08 /* post-write synchronization */
928 1.2 minoura
929 1.2 minoura #endif /* _X68K_BUS_H_ */
930