acpi_cpu_md.c revision 1.12.2.3 1 1.12.2.2 uebayasi /* $NetBSD: acpi_cpu_md.c,v 1.12.2.3 2010/10/22 07:21:39 uebayasi Exp $ */
2 1.12.2.2 uebayasi
3 1.12.2.2 uebayasi /*-
4 1.12.2.2 uebayasi * Copyright (c) 2010 Jukka Ruohonen <jruohonen (at) iki.fi>
5 1.12.2.2 uebayasi * All rights reserved.
6 1.12.2.2 uebayasi *
7 1.12.2.2 uebayasi * Redistribution and use in source and binary forms, with or without
8 1.12.2.2 uebayasi * modification, are permitted provided that the following conditions
9 1.12.2.2 uebayasi * are met:
10 1.12.2.2 uebayasi *
11 1.12.2.2 uebayasi * 1. Redistributions of source code must retain the above copyright
12 1.12.2.2 uebayasi * notice, this list of conditions and the following disclaimer.
13 1.12.2.2 uebayasi * 2. Redistributions in binary form must reproduce the above copyright
14 1.12.2.2 uebayasi * notice, this list of conditions and the following disclaimer in the
15 1.12.2.2 uebayasi * documentation and/or other materials provided with the distribution.
16 1.12.2.2 uebayasi *
17 1.12.2.2 uebayasi * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.12.2.2 uebayasi * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.12.2.2 uebayasi * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.12.2.2 uebayasi * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.12.2.2 uebayasi * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.12.2.2 uebayasi * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.12.2.2 uebayasi * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.12.2.2 uebayasi * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.12.2.2 uebayasi * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.12.2.2 uebayasi * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.12.2.2 uebayasi * SUCH DAMAGE.
28 1.12.2.2 uebayasi */
29 1.12.2.2 uebayasi #include <sys/cdefs.h>
30 1.12.2.2 uebayasi __KERNEL_RCSID(0, "$NetBSD: acpi_cpu_md.c,v 1.12.2.3 2010/10/22 07:21:39 uebayasi Exp $");
31 1.12.2.2 uebayasi
32 1.12.2.2 uebayasi #include <sys/param.h>
33 1.12.2.2 uebayasi #include <sys/bus.h>
34 1.12.2.2 uebayasi #include <sys/kcore.h>
35 1.12.2.2 uebayasi #include <sys/sysctl.h>
36 1.12.2.2 uebayasi #include <sys/xcall.h>
37 1.12.2.2 uebayasi
38 1.12.2.2 uebayasi #include <x86/cpu.h>
39 1.12.2.2 uebayasi #include <x86/cpufunc.h>
40 1.12.2.2 uebayasi #include <x86/cputypes.h>
41 1.12.2.2 uebayasi #include <x86/cpuvar.h>
42 1.12.2.2 uebayasi #include <x86/cpu_msr.h>
43 1.12.2.2 uebayasi #include <x86/machdep.h>
44 1.12.2.2 uebayasi
45 1.12.2.2 uebayasi #include <dev/acpi/acpica.h>
46 1.12.2.2 uebayasi #include <dev/acpi/acpi_cpu.h>
47 1.12.2.2 uebayasi
48 1.12.2.2 uebayasi #include <dev/pci/pcivar.h>
49 1.12.2.2 uebayasi #include <dev/pci/pcidevs.h>
50 1.12.2.2 uebayasi
51 1.12.2.3 uebayasi #define ACPICPU_P_STATE_STATUS 0
52 1.12.2.3 uebayasi
53 1.12.2.3 uebayasi /*
54 1.12.2.3 uebayasi * AMD families 10h and 11h.
55 1.12.2.3 uebayasi */
56 1.12.2.3 uebayasi #define MSR_10H_LIMIT 0xc0010061
57 1.12.2.3 uebayasi #define MSR_10H_CONTROL 0xc0010062
58 1.12.2.3 uebayasi #define MSR_10H_STATUS 0xc0010063
59 1.12.2.3 uebayasi #define MSR_10H_CONFIG 0xc0010064
60 1.12.2.3 uebayasi
61 1.12.2.3 uebayasi /*
62 1.12.2.3 uebayasi * AMD family 0Fh.
63 1.12.2.3 uebayasi */
64 1.12.2.3 uebayasi #define MSR_0FH_CONTROL 0xc0010041
65 1.12.2.3 uebayasi #define MSR_0FH_STATUS 0xc0010042
66 1.12.2.3 uebayasi
67 1.12.2.3 uebayasi #define MSR_0FH_STATUS_CFID __BITS( 0, 5)
68 1.12.2.3 uebayasi #define MSR_0FH_STATUS_CVID __BITS(32, 36)
69 1.12.2.3 uebayasi #define MSR_0FH_STATUS_PENDING __BITS(31, 31)
70 1.12.2.3 uebayasi
71 1.12.2.3 uebayasi #define MSR_0FH_CONTROL_FID __BITS( 0, 5)
72 1.12.2.3 uebayasi #define MSR_0FH_CONTROL_VID __BITS( 8, 12)
73 1.12.2.3 uebayasi #define MSR_0FH_CONTROL_CHG __BITS(16, 16)
74 1.12.2.3 uebayasi #define MSR_0FH_CONTROL_CNT __BITS(32, 51)
75 1.12.2.3 uebayasi
76 1.12.2.3 uebayasi #define ACPI_0FH_STATUS_FID __BITS( 0, 5)
77 1.12.2.3 uebayasi #define ACPI_0FH_STATUS_VID __BITS( 6, 10)
78 1.12.2.3 uebayasi
79 1.12.2.3 uebayasi #define ACPI_0FH_CONTROL_FID __BITS( 0, 5)
80 1.12.2.3 uebayasi #define ACPI_0FH_CONTROL_VID __BITS( 6, 10)
81 1.12.2.3 uebayasi #define ACPI_0FH_CONTROL_VST __BITS(11, 17)
82 1.12.2.3 uebayasi #define ACPI_0FH_CONTROL_MVS __BITS(18, 19)
83 1.12.2.3 uebayasi #define ACPI_0FH_CONTROL_PLL __BITS(20, 26)
84 1.12.2.3 uebayasi #define ACPI_0FH_CONTROL_RVO __BITS(28, 29)
85 1.12.2.3 uebayasi #define ACPI_0FH_CONTROL_IRT __BITS(30, 31)
86 1.12.2.3 uebayasi
87 1.12.2.3 uebayasi #define FID_TO_VCO_FID(fidd) (((fid) < 8) ? (8 + ((fid) << 1)) : (fid))
88 1.12.2.3 uebayasi
89 1.12.2.2 uebayasi static char native_idle_text[16];
90 1.12.2.2 uebayasi void (*native_idle)(void) = NULL;
91 1.12.2.2 uebayasi
92 1.12.2.2 uebayasi static int acpicpu_md_quirks_piix4(struct pci_attach_args *);
93 1.12.2.3 uebayasi static void acpicpu_md_pstate_status(void *, void *);
94 1.12.2.3 uebayasi static int acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *,
95 1.12.2.3 uebayasi uint32_t *);
96 1.12.2.3 uebayasi static int acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *);
97 1.12.2.3 uebayasi static int acpicpu_md_pstate_fidvid_read(uint32_t *, uint32_t *);
98 1.12.2.3 uebayasi static void acpicpu_md_pstate_fidvid_write(uint32_t, uint32_t,
99 1.12.2.3 uebayasi uint32_t, uint32_t);
100 1.12.2.3 uebayasi static void acpicpu_md_tstate_status(void *, void *);
101 1.12.2.3 uebayasi static int acpicpu_md_pstate_sysctl_init(void);
102 1.12.2.2 uebayasi static int acpicpu_md_pstate_sysctl_get(SYSCTLFN_PROTO);
103 1.12.2.2 uebayasi static int acpicpu_md_pstate_sysctl_set(SYSCTLFN_PROTO);
104 1.12.2.2 uebayasi static int acpicpu_md_pstate_sysctl_all(SYSCTLFN_PROTO);
105 1.12.2.2 uebayasi
106 1.12.2.2 uebayasi extern uint32_t cpus_running;
107 1.12.2.2 uebayasi extern struct acpicpu_softc **acpicpu_sc;
108 1.12.2.3 uebayasi static struct sysctllog *acpicpu_log = NULL;
109 1.12.2.2 uebayasi
110 1.12.2.2 uebayasi uint32_t
111 1.12.2.2 uebayasi acpicpu_md_cap(void)
112 1.12.2.2 uebayasi {
113 1.12.2.2 uebayasi struct cpu_info *ci = curcpu();
114 1.12.2.2 uebayasi uint32_t val = 0;
115 1.12.2.2 uebayasi
116 1.12.2.3 uebayasi if (cpu_vendor != CPUVENDOR_IDT &&
117 1.12.2.3 uebayasi cpu_vendor != CPUVENDOR_INTEL)
118 1.12.2.2 uebayasi return val;
119 1.12.2.2 uebayasi
120 1.12.2.2 uebayasi /*
121 1.12.2.2 uebayasi * Basic SMP C-states (required for _CST).
122 1.12.2.2 uebayasi */
123 1.12.2.2 uebayasi val |= ACPICPU_PDC_C_C1PT | ACPICPU_PDC_C_C2C3;
124 1.12.2.2 uebayasi
125 1.12.2.2 uebayasi /*
126 1.12.2.2 uebayasi * If MONITOR/MWAIT is available, announce
127 1.12.2.2 uebayasi * support for native instructions in all C-states.
128 1.12.2.2 uebayasi */
129 1.12.2.2 uebayasi if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
130 1.12.2.2 uebayasi val |= ACPICPU_PDC_C_C1_FFH | ACPICPU_PDC_C_C2C3_FFH;
131 1.12.2.2 uebayasi
132 1.12.2.2 uebayasi /*
133 1.12.2.2 uebayasi * Set native P- and T-states, if available.
134 1.12.2.2 uebayasi */
135 1.12.2.2 uebayasi if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
136 1.12.2.2 uebayasi val |= ACPICPU_PDC_P_FFH;
137 1.12.2.2 uebayasi
138 1.12.2.2 uebayasi if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
139 1.12.2.2 uebayasi val |= ACPICPU_PDC_T_FFH;
140 1.12.2.2 uebayasi
141 1.12.2.2 uebayasi return val;
142 1.12.2.2 uebayasi }
143 1.12.2.2 uebayasi
144 1.12.2.2 uebayasi uint32_t
145 1.12.2.2 uebayasi acpicpu_md_quirks(void)
146 1.12.2.2 uebayasi {
147 1.12.2.2 uebayasi struct cpu_info *ci = curcpu();
148 1.12.2.2 uebayasi struct pci_attach_args pa;
149 1.12.2.3 uebayasi uint32_t family, val = 0;
150 1.12.2.3 uebayasi uint32_t regs[4];
151 1.12.2.2 uebayasi
152 1.12.2.2 uebayasi if (acpicpu_md_cpus_running() == 1)
153 1.12.2.2 uebayasi val |= ACPICPU_FLAG_C_BM;
154 1.12.2.2 uebayasi
155 1.12.2.2 uebayasi if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
156 1.12.2.2 uebayasi val |= ACPICPU_FLAG_C_FFH;
157 1.12.2.2 uebayasi
158 1.12.2.3 uebayasi val |= ACPICPU_FLAG_C_APIC | ACPICPU_FLAG_C_TSC;
159 1.12.2.3 uebayasi
160 1.12.2.2 uebayasi switch (cpu_vendor) {
161 1.12.2.2 uebayasi
162 1.12.2.3 uebayasi case CPUVENDOR_IDT:
163 1.12.2.2 uebayasi
164 1.12.2.2 uebayasi if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
165 1.12.2.2 uebayasi val |= ACPICPU_FLAG_P_FFH;
166 1.12.2.2 uebayasi
167 1.12.2.2 uebayasi if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
168 1.12.2.2 uebayasi val |= ACPICPU_FLAG_T_FFH;
169 1.12.2.2 uebayasi
170 1.12.2.3 uebayasi break;
171 1.12.2.3 uebayasi
172 1.12.2.3 uebayasi case CPUVENDOR_INTEL:
173 1.12.2.3 uebayasi
174 1.12.2.2 uebayasi val |= ACPICPU_FLAG_C_BM | ACPICPU_FLAG_C_ARB;
175 1.12.2.2 uebayasi
176 1.12.2.3 uebayasi if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
177 1.12.2.3 uebayasi val |= ACPICPU_FLAG_P_FFH;
178 1.12.2.3 uebayasi
179 1.12.2.3 uebayasi if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
180 1.12.2.3 uebayasi val |= ACPICPU_FLAG_T_FFH;
181 1.12.2.3 uebayasi
182 1.12.2.2 uebayasi /*
183 1.12.2.3 uebayasi * Check whether MSR_APERF, MSR_MPERF, and Turbo
184 1.12.2.3 uebayasi * Boost are available. Also see if we might have
185 1.12.2.3 uebayasi * an invariant local APIC timer ("ARAT").
186 1.12.2.2 uebayasi */
187 1.12.2.3 uebayasi if (cpuid_level >= 0x06) {
188 1.12.2.2 uebayasi
189 1.12.2.3 uebayasi x86_cpuid(0x06, regs);
190 1.12.2.2 uebayasi
191 1.12.2.3 uebayasi if ((regs[2] & CPUID_DSPM_HWF) != 0)
192 1.12.2.3 uebayasi val |= ACPICPU_FLAG_P_HW;
193 1.12.2.2 uebayasi
194 1.12.2.3 uebayasi if ((regs[0] & CPUID_DSPM_IDA) != 0)
195 1.12.2.3 uebayasi val |= ACPICPU_FLAG_P_TURBO;
196 1.12.2.3 uebayasi
197 1.12.2.3 uebayasi if ((regs[0] & CPUID_DSPM_ARAT) != 0)
198 1.12.2.3 uebayasi val &= ~ACPICPU_FLAG_C_APIC;
199 1.12.2.3 uebayasi }
200 1.12.2.2 uebayasi
201 1.12.2.2 uebayasi /*
202 1.12.2.3 uebayasi * Detect whether TSC is invariant. If it is not,
203 1.12.2.3 uebayasi * we keep the flag to note that TSC will not run
204 1.12.2.3 uebayasi * at constant rate. Depending on the CPU, this may
205 1.12.2.3 uebayasi * affect P- and T-state changes, but especially
206 1.12.2.3 uebayasi * relevant are C-states; with variant TSC, states
207 1.12.2.3 uebayasi * larger than C1 may completely stop the counter.
208 1.12.2.2 uebayasi */
209 1.12.2.3 uebayasi x86_cpuid(0x80000000, regs);
210 1.12.2.3 uebayasi
211 1.12.2.3 uebayasi if (regs[0] >= 0x80000007) {
212 1.12.2.3 uebayasi
213 1.12.2.3 uebayasi x86_cpuid(0x80000007, regs);
214 1.12.2.3 uebayasi
215 1.12.2.3 uebayasi if ((regs[3] & __BIT(8)) != 0)
216 1.12.2.3 uebayasi val &= ~ACPICPU_FLAG_C_TSC;
217 1.12.2.3 uebayasi }
218 1.12.2.3 uebayasi
219 1.12.2.3 uebayasi break;
220 1.12.2.3 uebayasi
221 1.12.2.3 uebayasi case CPUVENDOR_AMD:
222 1.12.2.3 uebayasi
223 1.12.2.3 uebayasi x86_cpuid(0x80000000, regs);
224 1.12.2.3 uebayasi
225 1.12.2.3 uebayasi if (regs[0] < 0x80000007)
226 1.12.2.3 uebayasi break;
227 1.12.2.3 uebayasi
228 1.12.2.3 uebayasi x86_cpuid(0x80000007, regs);
229 1.12.2.3 uebayasi
230 1.12.2.3 uebayasi family = CPUID2FAMILY(ci->ci_signature);
231 1.12.2.3 uebayasi
232 1.12.2.3 uebayasi if (family == 0xf)
233 1.12.2.3 uebayasi family += CPUID2EXTFAMILY(ci->ci_signature);
234 1.12.2.3 uebayasi
235 1.12.2.3 uebayasi switch (family) {
236 1.12.2.3 uebayasi
237 1.12.2.3 uebayasi case 0x0f:
238 1.12.2.3 uebayasi
239 1.12.2.3 uebayasi if ((regs[3] & CPUID_APM_FID) == 0)
240 1.12.2.3 uebayasi break;
241 1.12.2.3 uebayasi
242 1.12.2.3 uebayasi if ((regs[3] & CPUID_APM_VID) == 0)
243 1.12.2.3 uebayasi break;
244 1.12.2.3 uebayasi
245 1.12.2.3 uebayasi val |= ACPICPU_FLAG_P_FFH | ACPICPU_FLAG_P_FIDVID;
246 1.12.2.3 uebayasi break;
247 1.12.2.3 uebayasi
248 1.12.2.3 uebayasi case 0x10:
249 1.12.2.3 uebayasi case 0x11:
250 1.12.2.3 uebayasi
251 1.12.2.3 uebayasi if ((regs[3] & CPUID_APM_TSC) != 0)
252 1.12.2.3 uebayasi val &= ~ACPICPU_FLAG_C_TSC;
253 1.12.2.3 uebayasi
254 1.12.2.3 uebayasi if ((regs[3] & CPUID_APM_HWP) != 0)
255 1.12.2.3 uebayasi val |= ACPICPU_FLAG_P_FFH;
256 1.12.2.3 uebayasi
257 1.12.2.3 uebayasi if ((regs[3] & CPUID_APM_CPB) != 0)
258 1.12.2.3 uebayasi val |= ACPICPU_FLAG_P_TURBO;
259 1.12.2.3 uebayasi }
260 1.12.2.3 uebayasi
261 1.12.2.2 uebayasi break;
262 1.12.2.2 uebayasi }
263 1.12.2.2 uebayasi
264 1.12.2.2 uebayasi /*
265 1.12.2.2 uebayasi * There are several erratums for PIIX4.
266 1.12.2.2 uebayasi */
267 1.12.2.2 uebayasi if (pci_find_device(&pa, acpicpu_md_quirks_piix4) != 0)
268 1.12.2.2 uebayasi val |= ACPICPU_FLAG_PIIX4;
269 1.12.2.2 uebayasi
270 1.12.2.2 uebayasi return val;
271 1.12.2.2 uebayasi }
272 1.12.2.2 uebayasi
273 1.12.2.2 uebayasi static int
274 1.12.2.2 uebayasi acpicpu_md_quirks_piix4(struct pci_attach_args *pa)
275 1.12.2.2 uebayasi {
276 1.12.2.2 uebayasi
277 1.12.2.2 uebayasi /*
278 1.12.2.2 uebayasi * XXX: The pci_find_device(9) function only
279 1.12.2.2 uebayasi * deals with attached devices. Change this
280 1.12.2.2 uebayasi * to use something like pci_device_foreach().
281 1.12.2.2 uebayasi */
282 1.12.2.2 uebayasi if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
283 1.12.2.2 uebayasi return 0;
284 1.12.2.2 uebayasi
285 1.12.2.2 uebayasi if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82371AB_ISA ||
286 1.12.2.2 uebayasi PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82440MX_PMC)
287 1.12.2.2 uebayasi return 1;
288 1.12.2.2 uebayasi
289 1.12.2.2 uebayasi return 0;
290 1.12.2.2 uebayasi }
291 1.12.2.2 uebayasi
292 1.12.2.2 uebayasi uint32_t
293 1.12.2.2 uebayasi acpicpu_md_cpus_running(void)
294 1.12.2.2 uebayasi {
295 1.12.2.2 uebayasi
296 1.12.2.2 uebayasi return popcount32(cpus_running);
297 1.12.2.2 uebayasi }
298 1.12.2.2 uebayasi
299 1.12.2.2 uebayasi int
300 1.12.2.3 uebayasi acpicpu_md_idle_start(struct acpicpu_softc *sc)
301 1.12.2.2 uebayasi {
302 1.12.2.2 uebayasi const size_t size = sizeof(native_idle_text);
303 1.12.2.3 uebayasi struct acpicpu_cstate *cs;
304 1.12.2.3 uebayasi bool ipi = false;
305 1.12.2.3 uebayasi int i;
306 1.12.2.2 uebayasi
307 1.12.2.2 uebayasi x86_cpu_idle_get(&native_idle, native_idle_text, size);
308 1.12.2.3 uebayasi
309 1.12.2.3 uebayasi for (i = 0; i < ACPI_C_STATE_COUNT; i++) {
310 1.12.2.3 uebayasi
311 1.12.2.3 uebayasi cs = &sc->sc_cstate[i];
312 1.12.2.3 uebayasi
313 1.12.2.3 uebayasi if (cs->cs_method == ACPICPU_C_STATE_HALT) {
314 1.12.2.3 uebayasi ipi = true;
315 1.12.2.3 uebayasi break;
316 1.12.2.3 uebayasi }
317 1.12.2.3 uebayasi }
318 1.12.2.3 uebayasi
319 1.12.2.3 uebayasi x86_cpu_idle_set(acpicpu_cstate_idle, "acpi", ipi);
320 1.12.2.2 uebayasi
321 1.12.2.2 uebayasi return 0;
322 1.12.2.2 uebayasi }
323 1.12.2.2 uebayasi
324 1.12.2.2 uebayasi int
325 1.12.2.2 uebayasi acpicpu_md_idle_stop(void)
326 1.12.2.2 uebayasi {
327 1.12.2.2 uebayasi uint64_t xc;
328 1.12.2.3 uebayasi bool ipi;
329 1.12.2.2 uebayasi
330 1.12.2.3 uebayasi ipi = (native_idle != x86_cpu_idle_halt) ? false : true;
331 1.12.2.3 uebayasi x86_cpu_idle_set(native_idle, native_idle_text, ipi);
332 1.12.2.2 uebayasi
333 1.12.2.2 uebayasi /*
334 1.12.2.2 uebayasi * Run a cross-call to ensure that all CPUs are
335 1.12.2.2 uebayasi * out from the ACPI idle-loop before detachment.
336 1.12.2.2 uebayasi */
337 1.12.2.2 uebayasi xc = xc_broadcast(0, (xcfunc_t)nullop, NULL, NULL);
338 1.12.2.2 uebayasi xc_wait(xc);
339 1.12.2.2 uebayasi
340 1.12.2.2 uebayasi return 0;
341 1.12.2.2 uebayasi }
342 1.12.2.2 uebayasi
343 1.12.2.2 uebayasi /*
344 1.12.2.3 uebayasi * Called with interrupts disabled.
345 1.12.2.3 uebayasi * Caller should enable interrupts after return.
346 1.12.2.2 uebayasi */
347 1.12.2.2 uebayasi void
348 1.12.2.2 uebayasi acpicpu_md_idle_enter(int method, int state)
349 1.12.2.2 uebayasi {
350 1.12.2.2 uebayasi struct cpu_info *ci = curcpu();
351 1.12.2.2 uebayasi
352 1.12.2.2 uebayasi switch (method) {
353 1.12.2.2 uebayasi
354 1.12.2.2 uebayasi case ACPICPU_C_STATE_FFH:
355 1.12.2.2 uebayasi
356 1.12.2.2 uebayasi x86_enable_intr();
357 1.12.2.2 uebayasi x86_monitor(&ci->ci_want_resched, 0, 0);
358 1.12.2.2 uebayasi
359 1.12.2.3 uebayasi if (__predict_false(ci->ci_want_resched != 0))
360 1.12.2.2 uebayasi return;
361 1.12.2.2 uebayasi
362 1.12.2.2 uebayasi x86_mwait((state - 1) << 4, 0);
363 1.12.2.2 uebayasi break;
364 1.12.2.2 uebayasi
365 1.12.2.2 uebayasi case ACPICPU_C_STATE_HALT:
366 1.12.2.2 uebayasi
367 1.12.2.3 uebayasi if (__predict_false(ci->ci_want_resched != 0))
368 1.12.2.2 uebayasi return;
369 1.12.2.2 uebayasi
370 1.12.2.2 uebayasi x86_stihlt();
371 1.12.2.2 uebayasi break;
372 1.12.2.2 uebayasi }
373 1.12.2.2 uebayasi }
374 1.12.2.2 uebayasi
375 1.12.2.2 uebayasi int
376 1.12.2.2 uebayasi acpicpu_md_pstate_start(void)
377 1.12.2.2 uebayasi {
378 1.12.2.3 uebayasi const uint64_t est = __BIT(16);
379 1.12.2.3 uebayasi uint64_t val;
380 1.12.2.2 uebayasi
381 1.12.2.2 uebayasi switch (cpu_vendor) {
382 1.12.2.2 uebayasi
383 1.12.2.3 uebayasi case CPUVENDOR_IDT:
384 1.12.2.2 uebayasi case CPUVENDOR_INTEL:
385 1.12.2.3 uebayasi
386 1.12.2.3 uebayasi val = rdmsr(MSR_MISC_ENABLE);
387 1.12.2.3 uebayasi
388 1.12.2.3 uebayasi if ((val & est) == 0) {
389 1.12.2.3 uebayasi
390 1.12.2.3 uebayasi val |= est;
391 1.12.2.3 uebayasi
392 1.12.2.3 uebayasi wrmsr(MSR_MISC_ENABLE, val);
393 1.12.2.3 uebayasi val = rdmsr(MSR_MISC_ENABLE);
394 1.12.2.3 uebayasi
395 1.12.2.3 uebayasi if ((val & est) == 0)
396 1.12.2.3 uebayasi return ENOTTY;
397 1.12.2.3 uebayasi }
398 1.12.2.3 uebayasi }
399 1.12.2.3 uebayasi
400 1.12.2.3 uebayasi return acpicpu_md_pstate_sysctl_init();
401 1.12.2.3 uebayasi }
402 1.12.2.3 uebayasi
403 1.12.2.3 uebayasi int
404 1.12.2.3 uebayasi acpicpu_md_pstate_stop(void)
405 1.12.2.3 uebayasi {
406 1.12.2.3 uebayasi
407 1.12.2.3 uebayasi if (acpicpu_log != NULL)
408 1.12.2.3 uebayasi sysctl_teardown(&acpicpu_log);
409 1.12.2.3 uebayasi
410 1.12.2.3 uebayasi return 0;
411 1.12.2.3 uebayasi }
412 1.12.2.3 uebayasi
413 1.12.2.3 uebayasi int
414 1.12.2.3 uebayasi acpicpu_md_pstate_pss(struct acpicpu_softc *sc)
415 1.12.2.3 uebayasi {
416 1.12.2.3 uebayasi struct acpicpu_pstate *ps, msr;
417 1.12.2.3 uebayasi struct cpu_info *ci = curcpu();
418 1.12.2.3 uebayasi uint32_t family, i = 0;
419 1.12.2.3 uebayasi
420 1.12.2.3 uebayasi (void)memset(&msr, 0, sizeof(struct acpicpu_pstate));
421 1.12.2.3 uebayasi
422 1.12.2.3 uebayasi switch (cpu_vendor) {
423 1.12.2.3 uebayasi
424 1.12.2.3 uebayasi case CPUVENDOR_IDT:
425 1.12.2.3 uebayasi case CPUVENDOR_INTEL:
426 1.12.2.3 uebayasi
427 1.12.2.3 uebayasi /*
428 1.12.2.3 uebayasi * If the so-called Turbo Boost is present,
429 1.12.2.3 uebayasi * the P0-state is always the "turbo state".
430 1.12.2.3 uebayasi *
431 1.12.2.3 uebayasi * For discussion, see:
432 1.12.2.3 uebayasi *
433 1.12.2.3 uebayasi * Intel Corporation: Intel Turbo Boost Technology
434 1.12.2.3 uebayasi * in Intel Core(tm) Microarchitectures (Nehalem)
435 1.12.2.3 uebayasi * Based Processors. White Paper, November 2008.
436 1.12.2.3 uebayasi */
437 1.12.2.3 uebayasi if ((sc->sc_flags & ACPICPU_FLAG_P_TURBO) != 0)
438 1.12.2.3 uebayasi sc->sc_pstate[0].ps_flags |= ACPICPU_FLAG_P_TURBO;
439 1.12.2.3 uebayasi
440 1.12.2.3 uebayasi msr.ps_control_addr = MSR_PERF_CTL;
441 1.12.2.3 uebayasi msr.ps_control_mask = __BITS(0, 15);
442 1.12.2.3 uebayasi
443 1.12.2.3 uebayasi msr.ps_status_addr = MSR_PERF_STATUS;
444 1.12.2.3 uebayasi msr.ps_status_mask = __BITS(0, 15);
445 1.12.2.3 uebayasi break;
446 1.12.2.3 uebayasi
447 1.12.2.3 uebayasi case CPUVENDOR_AMD:
448 1.12.2.3 uebayasi
449 1.12.2.3 uebayasi if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
450 1.12.2.3 uebayasi msr.ps_flags |= ACPICPU_FLAG_P_FIDVID;
451 1.12.2.3 uebayasi
452 1.12.2.3 uebayasi family = CPUID2FAMILY(ci->ci_signature);
453 1.12.2.3 uebayasi
454 1.12.2.3 uebayasi if (family == 0xf)
455 1.12.2.3 uebayasi family += CPUID2EXTFAMILY(ci->ci_signature);
456 1.12.2.3 uebayasi
457 1.12.2.3 uebayasi switch (family) {
458 1.12.2.3 uebayasi
459 1.12.2.3 uebayasi case 0x0f:
460 1.12.2.3 uebayasi msr.ps_control_addr = MSR_0FH_CONTROL;
461 1.12.2.3 uebayasi msr.ps_status_addr = MSR_0FH_STATUS;
462 1.12.2.3 uebayasi break;
463 1.12.2.3 uebayasi
464 1.12.2.3 uebayasi case 0x10:
465 1.12.2.3 uebayasi case 0x11:
466 1.12.2.3 uebayasi msr.ps_control_addr = MSR_10H_CONTROL;
467 1.12.2.3 uebayasi msr.ps_control_mask = __BITS(0, 2);
468 1.12.2.3 uebayasi
469 1.12.2.3 uebayasi msr.ps_status_addr = MSR_10H_STATUS;
470 1.12.2.3 uebayasi msr.ps_status_mask = __BITS(0, 2);
471 1.12.2.3 uebayasi break;
472 1.12.2.3 uebayasi
473 1.12.2.3 uebayasi default:
474 1.12.2.3 uebayasi
475 1.12.2.3 uebayasi if ((sc->sc_flags & ACPICPU_FLAG_P_XPSS) == 0)
476 1.12.2.3 uebayasi return EOPNOTSUPP;
477 1.12.2.3 uebayasi }
478 1.12.2.3 uebayasi
479 1.12.2.2 uebayasi break;
480 1.12.2.2 uebayasi
481 1.12.2.2 uebayasi default:
482 1.12.2.2 uebayasi return ENODEV;
483 1.12.2.2 uebayasi }
484 1.12.2.2 uebayasi
485 1.12.2.2 uebayasi /*
486 1.12.2.3 uebayasi * Fill the P-state structures with MSR addresses that are
487 1.12.2.3 uebayasi * known to be correct. If we do not know the addresses,
488 1.12.2.3 uebayasi * leave the values intact. If a vendor uses XPSS, we do
489 1.12.2.3 uebayasi * not necessary need to do anything to support new CPUs.
490 1.12.2.2 uebayasi */
491 1.12.2.3 uebayasi while (i < sc->sc_pstate_count) {
492 1.12.2.3 uebayasi
493 1.12.2.3 uebayasi ps = &sc->sc_pstate[i];
494 1.12.2.3 uebayasi
495 1.12.2.3 uebayasi if (msr.ps_flags != 0)
496 1.12.2.3 uebayasi ps->ps_flags |= msr.ps_flags;
497 1.12.2.3 uebayasi
498 1.12.2.3 uebayasi if (msr.ps_status_addr != 0)
499 1.12.2.3 uebayasi ps->ps_status_addr = msr.ps_status_addr;
500 1.12.2.3 uebayasi
501 1.12.2.3 uebayasi if (msr.ps_status_mask != 0)
502 1.12.2.3 uebayasi ps->ps_status_mask = msr.ps_status_mask;
503 1.12.2.3 uebayasi
504 1.12.2.3 uebayasi if (msr.ps_control_addr != 0)
505 1.12.2.3 uebayasi ps->ps_control_addr = msr.ps_control_addr;
506 1.12.2.3 uebayasi
507 1.12.2.3 uebayasi if (msr.ps_control_mask != 0)
508 1.12.2.3 uebayasi ps->ps_control_mask = msr.ps_control_mask;
509 1.12.2.3 uebayasi
510 1.12.2.3 uebayasi i++;
511 1.12.2.3 uebayasi }
512 1.12.2.3 uebayasi
513 1.12.2.3 uebayasi return 0;
514 1.12.2.3 uebayasi }
515 1.12.2.3 uebayasi
516 1.12.2.3 uebayasi int
517 1.12.2.3 uebayasi acpicpu_md_pstate_get(struct acpicpu_softc *sc, uint32_t *freq)
518 1.12.2.3 uebayasi {
519 1.12.2.3 uebayasi struct acpicpu_pstate *ps = NULL;
520 1.12.2.3 uebayasi uint64_t val;
521 1.12.2.3 uebayasi uint32_t i;
522 1.12.2.3 uebayasi
523 1.12.2.3 uebayasi if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
524 1.12.2.3 uebayasi return acpicpu_md_pstate_fidvid_get(sc, freq);
525 1.12.2.3 uebayasi
526 1.12.2.3 uebayasi for (i = 0; i < sc->sc_pstate_count; i++) {
527 1.12.2.3 uebayasi
528 1.12.2.3 uebayasi ps = &sc->sc_pstate[i];
529 1.12.2.3 uebayasi
530 1.12.2.3 uebayasi if (__predict_true(ps->ps_freq != 0))
531 1.12.2.3 uebayasi break;
532 1.12.2.3 uebayasi }
533 1.12.2.3 uebayasi
534 1.12.2.3 uebayasi if (__predict_false(ps == NULL))
535 1.12.2.3 uebayasi return ENODEV;
536 1.12.2.3 uebayasi
537 1.12.2.3 uebayasi if (__predict_false(ps->ps_status_addr == 0))
538 1.12.2.3 uebayasi return EINVAL;
539 1.12.2.3 uebayasi
540 1.12.2.3 uebayasi val = rdmsr(ps->ps_status_addr);
541 1.12.2.3 uebayasi
542 1.12.2.3 uebayasi if (__predict_true(ps->ps_status_mask != 0))
543 1.12.2.3 uebayasi val = val & ps->ps_status_mask;
544 1.12.2.3 uebayasi
545 1.12.2.3 uebayasi for (i = 0; i < sc->sc_pstate_count; i++) {
546 1.12.2.3 uebayasi
547 1.12.2.3 uebayasi ps = &sc->sc_pstate[i];
548 1.12.2.3 uebayasi
549 1.12.2.3 uebayasi if (__predict_false(ps->ps_freq == 0))
550 1.12.2.3 uebayasi continue;
551 1.12.2.3 uebayasi
552 1.12.2.3 uebayasi if (val == ps->ps_status) {
553 1.12.2.3 uebayasi *freq = ps->ps_freq;
554 1.12.2.3 uebayasi return 0;
555 1.12.2.3 uebayasi }
556 1.12.2.3 uebayasi }
557 1.12.2.3 uebayasi
558 1.12.2.3 uebayasi return EIO;
559 1.12.2.3 uebayasi }
560 1.12.2.3 uebayasi
561 1.12.2.3 uebayasi int
562 1.12.2.3 uebayasi acpicpu_md_pstate_set(struct acpicpu_pstate *ps)
563 1.12.2.3 uebayasi {
564 1.12.2.3 uebayasi struct msr_rw_info msr;
565 1.12.2.3 uebayasi uint64_t xc;
566 1.12.2.3 uebayasi int rv = 0;
567 1.12.2.3 uebayasi
568 1.12.2.3 uebayasi if ((ps->ps_flags & ACPICPU_FLAG_P_FIDVID) != 0)
569 1.12.2.3 uebayasi return acpicpu_md_pstate_fidvid_set(ps);
570 1.12.2.3 uebayasi
571 1.12.2.3 uebayasi msr.msr_read = false;
572 1.12.2.3 uebayasi msr.msr_type = ps->ps_control_addr;
573 1.12.2.3 uebayasi msr.msr_value = ps->ps_control;
574 1.12.2.3 uebayasi
575 1.12.2.3 uebayasi if (__predict_true(ps->ps_control_mask != 0)) {
576 1.12.2.3 uebayasi msr.msr_mask = ps->ps_control_mask;
577 1.12.2.3 uebayasi msr.msr_read = true;
578 1.12.2.3 uebayasi }
579 1.12.2.3 uebayasi
580 1.12.2.3 uebayasi xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
581 1.12.2.3 uebayasi xc_wait(xc);
582 1.12.2.3 uebayasi
583 1.12.2.3 uebayasi if (ACPICPU_P_STATE_STATUS == 0) {
584 1.12.2.3 uebayasi DELAY(ps->ps_latency);
585 1.12.2.3 uebayasi return 0;
586 1.12.2.3 uebayasi }
587 1.12.2.3 uebayasi
588 1.12.2.3 uebayasi xc = xc_broadcast(0, (xcfunc_t)acpicpu_md_pstate_status, ps, &rv);
589 1.12.2.3 uebayasi xc_wait(xc);
590 1.12.2.3 uebayasi
591 1.12.2.3 uebayasi return rv;
592 1.12.2.3 uebayasi }
593 1.12.2.3 uebayasi
594 1.12.2.3 uebayasi static void
595 1.12.2.3 uebayasi acpicpu_md_pstate_status(void *arg1, void *arg2)
596 1.12.2.3 uebayasi {
597 1.12.2.3 uebayasi struct acpicpu_pstate *ps = arg1;
598 1.12.2.3 uebayasi uint64_t val;
599 1.12.2.3 uebayasi int i;
600 1.12.2.3 uebayasi
601 1.12.2.3 uebayasi for (i = val = 0; i < ACPICPU_P_STATE_RETRY; i++) {
602 1.12.2.3 uebayasi
603 1.12.2.3 uebayasi val = rdmsr(ps->ps_status_addr);
604 1.12.2.3 uebayasi
605 1.12.2.3 uebayasi if (__predict_true(ps->ps_status_mask != 0))
606 1.12.2.3 uebayasi val = val & ps->ps_status_mask;
607 1.12.2.3 uebayasi
608 1.12.2.3 uebayasi if (val == ps->ps_status)
609 1.12.2.3 uebayasi return;
610 1.12.2.3 uebayasi
611 1.12.2.3 uebayasi DELAY(ps->ps_latency);
612 1.12.2.3 uebayasi }
613 1.12.2.3 uebayasi
614 1.12.2.3 uebayasi *(uintptr_t *)arg2 = EAGAIN;
615 1.12.2.3 uebayasi }
616 1.12.2.3 uebayasi
617 1.12.2.3 uebayasi static int
618 1.12.2.3 uebayasi acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *sc, uint32_t *freq)
619 1.12.2.3 uebayasi {
620 1.12.2.3 uebayasi struct acpicpu_pstate *ps;
621 1.12.2.3 uebayasi uint32_t fid, i, vid;
622 1.12.2.3 uebayasi uint32_t cfid, cvid;
623 1.12.2.3 uebayasi int rv;
624 1.12.2.3 uebayasi
625 1.12.2.3 uebayasi /*
626 1.12.2.3 uebayasi * AMD family 0Fh needs special treatment.
627 1.12.2.3 uebayasi * While it wants to use ACPI, it does not
628 1.12.2.3 uebayasi * comply with the ACPI specifications.
629 1.12.2.3 uebayasi */
630 1.12.2.3 uebayasi rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
631 1.12.2.3 uebayasi
632 1.12.2.3 uebayasi if (rv != 0)
633 1.12.2.3 uebayasi return rv;
634 1.12.2.3 uebayasi
635 1.12.2.3 uebayasi for (i = 0; i < sc->sc_pstate_count; i++) {
636 1.12.2.3 uebayasi
637 1.12.2.3 uebayasi ps = &sc->sc_pstate[i];
638 1.12.2.3 uebayasi
639 1.12.2.3 uebayasi if (__predict_false(ps->ps_freq == 0))
640 1.12.2.3 uebayasi continue;
641 1.12.2.3 uebayasi
642 1.12.2.3 uebayasi fid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_FID);
643 1.12.2.3 uebayasi vid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_VID);
644 1.12.2.3 uebayasi
645 1.12.2.3 uebayasi if (cfid == fid && cvid == vid) {
646 1.12.2.3 uebayasi *freq = ps->ps_freq;
647 1.12.2.3 uebayasi return 0;
648 1.12.2.3 uebayasi }
649 1.12.2.3 uebayasi }
650 1.12.2.3 uebayasi
651 1.12.2.3 uebayasi return EIO;
652 1.12.2.3 uebayasi }
653 1.12.2.3 uebayasi
654 1.12.2.3 uebayasi static int
655 1.12.2.3 uebayasi acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *ps)
656 1.12.2.3 uebayasi {
657 1.12.2.3 uebayasi const uint64_t ctrl = ps->ps_control;
658 1.12.2.3 uebayasi uint32_t cfid, cvid, fid, i, irt;
659 1.12.2.3 uebayasi uint32_t pll, vco_cfid, vco_fid;
660 1.12.2.3 uebayasi uint32_t val, vid, vst;
661 1.12.2.3 uebayasi int rv;
662 1.12.2.3 uebayasi
663 1.12.2.3 uebayasi rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
664 1.12.2.3 uebayasi
665 1.12.2.3 uebayasi if (rv != 0)
666 1.12.2.3 uebayasi return rv;
667 1.12.2.3 uebayasi
668 1.12.2.3 uebayasi fid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_FID);
669 1.12.2.3 uebayasi vid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VID);
670 1.12.2.3 uebayasi irt = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_IRT);
671 1.12.2.3 uebayasi vst = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VST);
672 1.12.2.3 uebayasi pll = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_PLL);
673 1.12.2.3 uebayasi
674 1.12.2.3 uebayasi vst = vst * 20;
675 1.12.2.3 uebayasi pll = pll * 1000 / 5;
676 1.12.2.3 uebayasi irt = 10 * __BIT(irt);
677 1.12.2.3 uebayasi
678 1.12.2.3 uebayasi /*
679 1.12.2.3 uebayasi * Phase 1.
680 1.12.2.3 uebayasi */
681 1.12.2.3 uebayasi while (cvid > vid) {
682 1.12.2.3 uebayasi
683 1.12.2.3 uebayasi val = 1 << __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_MVS);
684 1.12.2.3 uebayasi val = (val > cvid) ? 0 : cvid - val;
685 1.12.2.3 uebayasi
686 1.12.2.3 uebayasi acpicpu_md_pstate_fidvid_write(cfid, val, 1, vst);
687 1.12.2.3 uebayasi rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
688 1.12.2.3 uebayasi
689 1.12.2.3 uebayasi if (rv != 0)
690 1.12.2.3 uebayasi return rv;
691 1.12.2.3 uebayasi }
692 1.12.2.3 uebayasi
693 1.12.2.3 uebayasi i = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_RVO);
694 1.12.2.3 uebayasi
695 1.12.2.3 uebayasi for (; i > 0 && cvid > 0; --i) {
696 1.12.2.3 uebayasi
697 1.12.2.3 uebayasi acpicpu_md_pstate_fidvid_write(cfid, cvid - 1, 1, vst);
698 1.12.2.3 uebayasi rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
699 1.12.2.3 uebayasi
700 1.12.2.3 uebayasi if (rv != 0)
701 1.12.2.3 uebayasi return rv;
702 1.12.2.3 uebayasi }
703 1.12.2.3 uebayasi
704 1.12.2.3 uebayasi /*
705 1.12.2.3 uebayasi * Phase 2.
706 1.12.2.3 uebayasi */
707 1.12.2.3 uebayasi if (cfid != fid) {
708 1.12.2.3 uebayasi
709 1.12.2.3 uebayasi vco_fid = FID_TO_VCO_FID(fid);
710 1.12.2.3 uebayasi vco_cfid = FID_TO_VCO_FID(cfid);
711 1.12.2.3 uebayasi
712 1.12.2.3 uebayasi while (abs(vco_fid - vco_cfid) > 2) {
713 1.12.2.3 uebayasi
714 1.12.2.3 uebayasi if (fid <= cfid)
715 1.12.2.3 uebayasi val = cfid - 2;
716 1.12.2.3 uebayasi else {
717 1.12.2.3 uebayasi val = (cfid > 6) ? cfid + 2 :
718 1.12.2.3 uebayasi FID_TO_VCO_FID(cfid) + 2;
719 1.12.2.3 uebayasi }
720 1.12.2.3 uebayasi
721 1.12.2.3 uebayasi acpicpu_md_pstate_fidvid_write(val, cvid, pll, irt);
722 1.12.2.3 uebayasi rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
723 1.12.2.3 uebayasi
724 1.12.2.3 uebayasi if (rv != 0)
725 1.12.2.3 uebayasi return rv;
726 1.12.2.3 uebayasi
727 1.12.2.3 uebayasi vco_cfid = FID_TO_VCO_FID(cfid);
728 1.12.2.3 uebayasi }
729 1.12.2.3 uebayasi
730 1.12.2.3 uebayasi acpicpu_md_pstate_fidvid_write(fid, cvid, pll, irt);
731 1.12.2.3 uebayasi rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
732 1.12.2.3 uebayasi
733 1.12.2.3 uebayasi if (rv != 0)
734 1.12.2.3 uebayasi return rv;
735 1.12.2.3 uebayasi }
736 1.12.2.3 uebayasi
737 1.12.2.3 uebayasi /*
738 1.12.2.3 uebayasi * Phase 3.
739 1.12.2.3 uebayasi */
740 1.12.2.3 uebayasi if (cvid != vid) {
741 1.12.2.3 uebayasi
742 1.12.2.3 uebayasi acpicpu_md_pstate_fidvid_write(cfid, vid, 1, vst);
743 1.12.2.3 uebayasi rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
744 1.12.2.2 uebayasi
745 1.12.2.3 uebayasi if (rv != 0)
746 1.12.2.3 uebayasi return rv;
747 1.12.2.2 uebayasi }
748 1.12.2.2 uebayasi
749 1.12.2.3 uebayasi if (cfid != fid || cvid != vid)
750 1.12.2.3 uebayasi return EIO;
751 1.12.2.3 uebayasi
752 1.12.2.3 uebayasi return 0;
753 1.12.2.3 uebayasi }
754 1.12.2.3 uebayasi
755 1.12.2.3 uebayasi static int
756 1.12.2.3 uebayasi acpicpu_md_pstate_fidvid_read(uint32_t *cfid, uint32_t *cvid)
757 1.12.2.3 uebayasi {
758 1.12.2.3 uebayasi int i = ACPICPU_P_STATE_RETRY * 100;
759 1.12.2.3 uebayasi uint64_t val;
760 1.12.2.3 uebayasi
761 1.12.2.3 uebayasi do {
762 1.12.2.3 uebayasi val = rdmsr(MSR_0FH_STATUS);
763 1.12.2.3 uebayasi
764 1.12.2.3 uebayasi } while (__SHIFTOUT(val, MSR_0FH_STATUS_PENDING) != 0 && --i >= 0);
765 1.12.2.3 uebayasi
766 1.12.2.3 uebayasi if (i == 0)
767 1.12.2.3 uebayasi return EAGAIN;
768 1.12.2.3 uebayasi
769 1.12.2.3 uebayasi if (cfid != NULL)
770 1.12.2.3 uebayasi *cfid = __SHIFTOUT(val, MSR_0FH_STATUS_CFID);
771 1.12.2.3 uebayasi
772 1.12.2.3 uebayasi if (cvid != NULL)
773 1.12.2.3 uebayasi *cvid = __SHIFTOUT(val, MSR_0FH_STATUS_CVID);
774 1.12.2.3 uebayasi
775 1.12.2.3 uebayasi return 0;
776 1.12.2.3 uebayasi }
777 1.12.2.3 uebayasi
778 1.12.2.3 uebayasi static void
779 1.12.2.3 uebayasi acpicpu_md_pstate_fidvid_write(uint32_t fid,
780 1.12.2.3 uebayasi uint32_t vid, uint32_t cnt, uint32_t tmo)
781 1.12.2.3 uebayasi {
782 1.12.2.3 uebayasi struct msr_rw_info msr;
783 1.12.2.3 uebayasi uint64_t xc;
784 1.12.2.3 uebayasi
785 1.12.2.3 uebayasi msr.msr_read = false;
786 1.12.2.3 uebayasi msr.msr_type = MSR_0FH_CONTROL;
787 1.12.2.3 uebayasi msr.msr_value = 0;
788 1.12.2.3 uebayasi
789 1.12.2.3 uebayasi msr.msr_value |= __SHIFTIN(fid, MSR_0FH_CONTROL_FID);
790 1.12.2.3 uebayasi msr.msr_value |= __SHIFTIN(vid, MSR_0FH_CONTROL_VID);
791 1.12.2.3 uebayasi msr.msr_value |= __SHIFTIN(cnt, MSR_0FH_CONTROL_CNT);
792 1.12.2.3 uebayasi msr.msr_value |= __SHIFTIN(0x1, MSR_0FH_CONTROL_CHG);
793 1.12.2.3 uebayasi
794 1.12.2.3 uebayasi xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
795 1.12.2.3 uebayasi xc_wait(xc);
796 1.12.2.3 uebayasi
797 1.12.2.3 uebayasi DELAY(tmo);
798 1.12.2.3 uebayasi }
799 1.12.2.3 uebayasi
800 1.12.2.3 uebayasi int
801 1.12.2.3 uebayasi acpicpu_md_tstate_get(struct acpicpu_softc *sc, uint32_t *percent)
802 1.12.2.3 uebayasi {
803 1.12.2.3 uebayasi struct acpicpu_tstate *ts;
804 1.12.2.3 uebayasi uint64_t val;
805 1.12.2.3 uebayasi uint32_t i;
806 1.12.2.3 uebayasi
807 1.12.2.3 uebayasi val = rdmsr(MSR_THERM_CONTROL);
808 1.12.2.3 uebayasi
809 1.12.2.3 uebayasi for (i = 0; i < sc->sc_tstate_count; i++) {
810 1.12.2.3 uebayasi
811 1.12.2.3 uebayasi ts = &sc->sc_tstate[i];
812 1.12.2.3 uebayasi
813 1.12.2.3 uebayasi if (ts->ts_percent == 0)
814 1.12.2.3 uebayasi continue;
815 1.12.2.3 uebayasi
816 1.12.2.3 uebayasi if (val == ts->ts_status) {
817 1.12.2.3 uebayasi *percent = ts->ts_percent;
818 1.12.2.3 uebayasi return 0;
819 1.12.2.3 uebayasi }
820 1.12.2.3 uebayasi }
821 1.12.2.3 uebayasi
822 1.12.2.3 uebayasi return EIO;
823 1.12.2.3 uebayasi }
824 1.12.2.3 uebayasi
825 1.12.2.3 uebayasi int
826 1.12.2.3 uebayasi acpicpu_md_tstate_set(struct acpicpu_tstate *ts)
827 1.12.2.3 uebayasi {
828 1.12.2.3 uebayasi struct msr_rw_info msr;
829 1.12.2.3 uebayasi uint64_t xc;
830 1.12.2.3 uebayasi int rv = 0;
831 1.12.2.3 uebayasi
832 1.12.2.3 uebayasi msr.msr_read = true;
833 1.12.2.3 uebayasi msr.msr_type = MSR_THERM_CONTROL;
834 1.12.2.3 uebayasi msr.msr_value = ts->ts_control;
835 1.12.2.3 uebayasi msr.msr_mask = __BITS(1, 4);
836 1.12.2.3 uebayasi
837 1.12.2.3 uebayasi xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
838 1.12.2.3 uebayasi xc_wait(xc);
839 1.12.2.3 uebayasi
840 1.12.2.3 uebayasi if (ts->ts_status == 0) {
841 1.12.2.3 uebayasi DELAY(ts->ts_latency);
842 1.12.2.3 uebayasi return 0;
843 1.12.2.3 uebayasi }
844 1.12.2.3 uebayasi
845 1.12.2.3 uebayasi xc = xc_broadcast(0, (xcfunc_t)acpicpu_md_tstate_status, ts, &rv);
846 1.12.2.3 uebayasi xc_wait(xc);
847 1.12.2.3 uebayasi
848 1.12.2.3 uebayasi return rv;
849 1.12.2.3 uebayasi }
850 1.12.2.3 uebayasi
851 1.12.2.3 uebayasi static void
852 1.12.2.3 uebayasi acpicpu_md_tstate_status(void *arg1, void *arg2)
853 1.12.2.3 uebayasi {
854 1.12.2.3 uebayasi struct acpicpu_tstate *ts = arg1;
855 1.12.2.3 uebayasi uint64_t val;
856 1.12.2.3 uebayasi int i;
857 1.12.2.3 uebayasi
858 1.12.2.3 uebayasi for (i = val = 0; i < ACPICPU_T_STATE_RETRY; i++) {
859 1.12.2.3 uebayasi
860 1.12.2.3 uebayasi val = rdmsr(MSR_THERM_CONTROL);
861 1.12.2.3 uebayasi
862 1.12.2.3 uebayasi if (val == ts->ts_status)
863 1.12.2.3 uebayasi return;
864 1.12.2.3 uebayasi
865 1.12.2.3 uebayasi DELAY(ts->ts_latency);
866 1.12.2.3 uebayasi }
867 1.12.2.3 uebayasi
868 1.12.2.3 uebayasi *(uintptr_t *)arg2 = EAGAIN;
869 1.12.2.3 uebayasi }
870 1.12.2.3 uebayasi
871 1.12.2.3 uebayasi /*
872 1.12.2.3 uebayasi * A kludge for backwards compatibility.
873 1.12.2.3 uebayasi */
874 1.12.2.3 uebayasi static int
875 1.12.2.3 uebayasi acpicpu_md_pstate_sysctl_init(void)
876 1.12.2.3 uebayasi {
877 1.12.2.3 uebayasi const struct sysctlnode *fnode, *mnode, *rnode;
878 1.12.2.3 uebayasi const char *str;
879 1.12.2.3 uebayasi int rv;
880 1.12.2.3 uebayasi
881 1.12.2.3 uebayasi switch (cpu_vendor) {
882 1.12.2.3 uebayasi
883 1.12.2.3 uebayasi case CPUVENDOR_IDT:
884 1.12.2.3 uebayasi case CPUVENDOR_INTEL:
885 1.12.2.3 uebayasi str = "est";
886 1.12.2.3 uebayasi break;
887 1.12.2.3 uebayasi
888 1.12.2.3 uebayasi case CPUVENDOR_AMD:
889 1.12.2.3 uebayasi str = "powernow";
890 1.12.2.3 uebayasi break;
891 1.12.2.3 uebayasi
892 1.12.2.3 uebayasi default:
893 1.12.2.3 uebayasi return ENODEV;
894 1.12.2.3 uebayasi }
895 1.12.2.3 uebayasi
896 1.12.2.3 uebayasi
897 1.12.2.3 uebayasi rv = sysctl_createv(&acpicpu_log, 0, NULL, &rnode,
898 1.12.2.2 uebayasi CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
899 1.12.2.2 uebayasi NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
900 1.12.2.2 uebayasi
901 1.12.2.2 uebayasi if (rv != 0)
902 1.12.2.2 uebayasi goto fail;
903 1.12.2.2 uebayasi
904 1.12.2.3 uebayasi rv = sysctl_createv(&acpicpu_log, 0, &rnode, &mnode,
905 1.12.2.2 uebayasi 0, CTLTYPE_NODE, str, NULL,
906 1.12.2.2 uebayasi NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
907 1.12.2.2 uebayasi
908 1.12.2.2 uebayasi if (rv != 0)
909 1.12.2.2 uebayasi goto fail;
910 1.12.2.2 uebayasi
911 1.12.2.3 uebayasi rv = sysctl_createv(&acpicpu_log, 0, &mnode, &fnode,
912 1.12.2.2 uebayasi 0, CTLTYPE_NODE, "frequency", NULL,
913 1.12.2.2 uebayasi NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
914 1.12.2.2 uebayasi
915 1.12.2.2 uebayasi if (rv != 0)
916 1.12.2.2 uebayasi goto fail;
917 1.12.2.2 uebayasi
918 1.12.2.3 uebayasi rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
919 1.12.2.2 uebayasi CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
920 1.12.2.2 uebayasi acpicpu_md_pstate_sysctl_set, 0, NULL, 0, CTL_CREATE, CTL_EOL);
921 1.12.2.2 uebayasi
922 1.12.2.2 uebayasi if (rv != 0)
923 1.12.2.2 uebayasi goto fail;
924 1.12.2.2 uebayasi
925 1.12.2.3 uebayasi rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
926 1.12.2.2 uebayasi CTLFLAG_READONLY, CTLTYPE_INT, "current", NULL,
927 1.12.2.2 uebayasi acpicpu_md_pstate_sysctl_get, 0, NULL, 0, CTL_CREATE, CTL_EOL);
928 1.12.2.2 uebayasi
929 1.12.2.2 uebayasi if (rv != 0)
930 1.12.2.2 uebayasi goto fail;
931 1.12.2.2 uebayasi
932 1.12.2.3 uebayasi rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
933 1.12.2.2 uebayasi CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
934 1.12.2.2 uebayasi acpicpu_md_pstate_sysctl_all, 0, NULL, 0, CTL_CREATE, CTL_EOL);
935 1.12.2.2 uebayasi
936 1.12.2.2 uebayasi if (rv != 0)
937 1.12.2.2 uebayasi goto fail;
938 1.12.2.2 uebayasi
939 1.12.2.2 uebayasi return 0;
940 1.12.2.2 uebayasi
941 1.12.2.2 uebayasi fail:
942 1.12.2.3 uebayasi if (acpicpu_log != NULL) {
943 1.12.2.3 uebayasi sysctl_teardown(&acpicpu_log);
944 1.12.2.3 uebayasi acpicpu_log = NULL;
945 1.12.2.2 uebayasi }
946 1.12.2.2 uebayasi
947 1.12.2.2 uebayasi return rv;
948 1.12.2.2 uebayasi }
949 1.12.2.2 uebayasi
950 1.12.2.2 uebayasi static int
951 1.12.2.2 uebayasi acpicpu_md_pstate_sysctl_get(SYSCTLFN_ARGS)
952 1.12.2.2 uebayasi {
953 1.12.2.2 uebayasi struct cpu_info *ci = curcpu();
954 1.12.2.2 uebayasi struct acpicpu_softc *sc;
955 1.12.2.2 uebayasi struct sysctlnode node;
956 1.12.2.2 uebayasi uint32_t freq;
957 1.12.2.2 uebayasi int err;
958 1.12.2.2 uebayasi
959 1.12.2.2 uebayasi sc = acpicpu_sc[ci->ci_acpiid];
960 1.12.2.2 uebayasi
961 1.12.2.2 uebayasi if (sc == NULL)
962 1.12.2.2 uebayasi return ENXIO;
963 1.12.2.2 uebayasi
964 1.12.2.2 uebayasi err = acpicpu_pstate_get(sc, &freq);
965 1.12.2.2 uebayasi
966 1.12.2.2 uebayasi if (err != 0)
967 1.12.2.2 uebayasi return err;
968 1.12.2.2 uebayasi
969 1.12.2.2 uebayasi node = *rnode;
970 1.12.2.2 uebayasi node.sysctl_data = &freq;
971 1.12.2.2 uebayasi
972 1.12.2.2 uebayasi err = sysctl_lookup(SYSCTLFN_CALL(&node));
973 1.12.2.2 uebayasi
974 1.12.2.2 uebayasi if (err != 0 || newp == NULL)
975 1.12.2.2 uebayasi return err;
976 1.12.2.2 uebayasi
977 1.12.2.2 uebayasi return 0;
978 1.12.2.2 uebayasi }
979 1.12.2.2 uebayasi
980 1.12.2.2 uebayasi static int
981 1.12.2.2 uebayasi acpicpu_md_pstate_sysctl_set(SYSCTLFN_ARGS)
982 1.12.2.2 uebayasi {
983 1.12.2.2 uebayasi struct cpu_info *ci = curcpu();
984 1.12.2.2 uebayasi struct acpicpu_softc *sc;
985 1.12.2.2 uebayasi struct sysctlnode node;
986 1.12.2.2 uebayasi uint32_t freq;
987 1.12.2.2 uebayasi int err;
988 1.12.2.2 uebayasi
989 1.12.2.2 uebayasi sc = acpicpu_sc[ci->ci_acpiid];
990 1.12.2.2 uebayasi
991 1.12.2.2 uebayasi if (sc == NULL)
992 1.12.2.2 uebayasi return ENXIO;
993 1.12.2.2 uebayasi
994 1.12.2.2 uebayasi err = acpicpu_pstate_get(sc, &freq);
995 1.12.2.2 uebayasi
996 1.12.2.2 uebayasi if (err != 0)
997 1.12.2.2 uebayasi return err;
998 1.12.2.2 uebayasi
999 1.12.2.2 uebayasi node = *rnode;
1000 1.12.2.2 uebayasi node.sysctl_data = &freq;
1001 1.12.2.2 uebayasi
1002 1.12.2.2 uebayasi err = sysctl_lookup(SYSCTLFN_CALL(&node));
1003 1.12.2.2 uebayasi
1004 1.12.2.2 uebayasi if (err != 0 || newp == NULL)
1005 1.12.2.2 uebayasi return err;
1006 1.12.2.2 uebayasi
1007 1.12.2.2 uebayasi err = acpicpu_pstate_set(sc, freq);
1008 1.12.2.2 uebayasi
1009 1.12.2.2 uebayasi if (err != 0)
1010 1.12.2.2 uebayasi return err;
1011 1.12.2.2 uebayasi
1012 1.12.2.2 uebayasi return 0;
1013 1.12.2.2 uebayasi }
1014 1.12.2.2 uebayasi
1015 1.12.2.2 uebayasi static int
1016 1.12.2.2 uebayasi acpicpu_md_pstate_sysctl_all(SYSCTLFN_ARGS)
1017 1.12.2.2 uebayasi {
1018 1.12.2.2 uebayasi struct cpu_info *ci = curcpu();
1019 1.12.2.2 uebayasi struct acpicpu_softc *sc;
1020 1.12.2.2 uebayasi struct sysctlnode node;
1021 1.12.2.2 uebayasi char buf[1024];
1022 1.12.2.2 uebayasi size_t len;
1023 1.12.2.2 uebayasi uint32_t i;
1024 1.12.2.2 uebayasi int err;
1025 1.12.2.2 uebayasi
1026 1.12.2.2 uebayasi sc = acpicpu_sc[ci->ci_acpiid];
1027 1.12.2.2 uebayasi
1028 1.12.2.2 uebayasi if (sc == NULL)
1029 1.12.2.2 uebayasi return ENXIO;
1030 1.12.2.2 uebayasi
1031 1.12.2.2 uebayasi (void)memset(&buf, 0, sizeof(buf));
1032 1.12.2.2 uebayasi
1033 1.12.2.2 uebayasi mutex_enter(&sc->sc_mtx);
1034 1.12.2.2 uebayasi
1035 1.12.2.2 uebayasi for (len = 0, i = sc->sc_pstate_max; i < sc->sc_pstate_count; i++) {
1036 1.12.2.2 uebayasi
1037 1.12.2.2 uebayasi if (sc->sc_pstate[i].ps_freq == 0)
1038 1.12.2.2 uebayasi continue;
1039 1.12.2.2 uebayasi
1040 1.12.2.2 uebayasi len += snprintf(buf + len, sizeof(buf) - len, "%u%s",
1041 1.12.2.2 uebayasi sc->sc_pstate[i].ps_freq,
1042 1.12.2.2 uebayasi i < (sc->sc_pstate_count - 1) ? " " : "");
1043 1.12.2.2 uebayasi }
1044 1.12.2.2 uebayasi
1045 1.12.2.2 uebayasi mutex_exit(&sc->sc_mtx);
1046 1.12.2.2 uebayasi
1047 1.12.2.2 uebayasi node = *rnode;
1048 1.12.2.2 uebayasi node.sysctl_data = buf;
1049 1.12.2.2 uebayasi
1050 1.12.2.2 uebayasi err = sysctl_lookup(SYSCTLFN_CALL(&node));
1051 1.12.2.2 uebayasi
1052 1.12.2.2 uebayasi if (err != 0 || newp == NULL)
1053 1.12.2.2 uebayasi return err;
1054 1.12.2.2 uebayasi
1055 1.12.2.2 uebayasi return 0;
1056 1.12.2.2 uebayasi }
1057 1.12.2.2 uebayasi
1058