acpi_cpu_md.c revision 1.22 1 1.22 jruoho /* $NetBSD: acpi_cpu_md.c,v 1.22 2010/08/21 03:55:24 jruoho Exp $ */
2 1.1 jruoho
3 1.1 jruoho /*-
4 1.1 jruoho * Copyright (c) 2010 Jukka Ruohonen <jruohonen (at) iki.fi>
5 1.1 jruoho * All rights reserved.
6 1.1 jruoho *
7 1.1 jruoho * Redistribution and use in source and binary forms, with or without
8 1.1 jruoho * modification, are permitted provided that the following conditions
9 1.1 jruoho * are met:
10 1.1 jruoho *
11 1.1 jruoho * 1. Redistributions of source code must retain the above copyright
12 1.1 jruoho * notice, this list of conditions and the following disclaimer.
13 1.1 jruoho * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jruoho * notice, this list of conditions and the following disclaimer in the
15 1.1 jruoho * documentation and/or other materials provided with the distribution.
16 1.1 jruoho *
17 1.1 jruoho * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 jruoho * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 jruoho * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 jruoho * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 jruoho * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 jruoho * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 jruoho * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 jruoho * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 jruoho * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jruoho * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jruoho * SUCH DAMAGE.
28 1.1 jruoho */
29 1.1 jruoho #include <sys/cdefs.h>
30 1.22 jruoho __KERNEL_RCSID(0, "$NetBSD: acpi_cpu_md.c,v 1.22 2010/08/21 03:55:24 jruoho Exp $");
31 1.1 jruoho
32 1.1 jruoho #include <sys/param.h>
33 1.1 jruoho #include <sys/bus.h>
34 1.1 jruoho #include <sys/kcore.h>
35 1.5 jruoho #include <sys/sysctl.h>
36 1.4 jruoho #include <sys/xcall.h>
37 1.1 jruoho
38 1.1 jruoho #include <x86/cpu.h>
39 1.5 jruoho #include <x86/cpufunc.h>
40 1.5 jruoho #include <x86/cputypes.h>
41 1.1 jruoho #include <x86/cpuvar.h>
42 1.5 jruoho #include <x86/cpu_msr.h>
43 1.1 jruoho #include <x86/machdep.h>
44 1.1 jruoho
45 1.1 jruoho #include <dev/acpi/acpica.h>
46 1.1 jruoho #include <dev/acpi/acpi_cpu.h>
47 1.1 jruoho
48 1.12 jruoho #include <dev/pci/pcivar.h>
49 1.12 jruoho #include <dev/pci/pcidevs.h>
50 1.12 jruoho
51 1.22 jruoho #define CPUID_INTEL_TSC __BIT(8)
52 1.22 jruoho
53 1.17 jruoho #define MSR_0FH_CONTROL 0xc0010041 /* Family 0Fh (and K7). */
54 1.17 jruoho #define MSR_0FH_STATUS 0xc0010042
55 1.17 jruoho
56 1.17 jruoho #define MSR_10H_LIMIT 0xc0010061 /* Families 10h and 11h. */
57 1.17 jruoho #define MSR_10H_CONTROL 0xc0010062
58 1.17 jruoho #define MSR_10H_STATUS 0xc0010063
59 1.17 jruoho #define MSR_10H_CONFIG 0xc0010064
60 1.17 jruoho
61 1.5 jruoho static char native_idle_text[16];
62 1.5 jruoho void (*native_idle)(void) = NULL;
63 1.1 jruoho
64 1.12 jruoho static int acpicpu_md_quirks_piix4(struct pci_attach_args *);
65 1.19 jruoho static void acpicpu_md_pstate_status(void *, void *);
66 1.19 jruoho static void acpicpu_md_tstate_status(void *, void *);
67 1.19 jruoho static int acpicpu_md_pstate_sysctl_init(void);
68 1.5 jruoho static int acpicpu_md_pstate_sysctl_get(SYSCTLFN_PROTO);
69 1.5 jruoho static int acpicpu_md_pstate_sysctl_set(SYSCTLFN_PROTO);
70 1.5 jruoho static int acpicpu_md_pstate_sysctl_all(SYSCTLFN_PROTO);
71 1.5 jruoho
72 1.5 jruoho extern uint32_t cpus_running;
73 1.5 jruoho extern struct acpicpu_softc **acpicpu_sc;
74 1.19 jruoho static struct sysctllog *acpicpu_log = NULL;
75 1.1 jruoho
76 1.1 jruoho uint32_t
77 1.1 jruoho acpicpu_md_cap(void)
78 1.1 jruoho {
79 1.1 jruoho struct cpu_info *ci = curcpu();
80 1.1 jruoho uint32_t val = 0;
81 1.1 jruoho
82 1.17 jruoho if (cpu_vendor != CPUVENDOR_IDT &&
83 1.17 jruoho cpu_vendor != CPUVENDOR_INTEL)
84 1.1 jruoho return val;
85 1.1 jruoho
86 1.1 jruoho /*
87 1.1 jruoho * Basic SMP C-states (required for _CST).
88 1.1 jruoho */
89 1.1 jruoho val |= ACPICPU_PDC_C_C1PT | ACPICPU_PDC_C_C2C3;
90 1.1 jruoho
91 1.1 jruoho /*
92 1.1 jruoho * If MONITOR/MWAIT is available, announce
93 1.1 jruoho * support for native instructions in all C-states.
94 1.1 jruoho */
95 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
96 1.1 jruoho val |= ACPICPU_PDC_C_C1_FFH | ACPICPU_PDC_C_C2C3_FFH;
97 1.1 jruoho
98 1.5 jruoho /*
99 1.10 jruoho * Set native P- and T-states, if available.
100 1.5 jruoho */
101 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
102 1.5 jruoho val |= ACPICPU_PDC_P_FFH;
103 1.5 jruoho
104 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
105 1.10 jruoho val |= ACPICPU_PDC_T_FFH;
106 1.10 jruoho
107 1.1 jruoho return val;
108 1.1 jruoho }
109 1.1 jruoho
110 1.1 jruoho uint32_t
111 1.1 jruoho acpicpu_md_quirks(void)
112 1.1 jruoho {
113 1.1 jruoho struct cpu_info *ci = curcpu();
114 1.12 jruoho struct pci_attach_args pa;
115 1.18 jruoho uint32_t family, val = 0;
116 1.21 jruoho uint32_t regs[4];
117 1.1 jruoho
118 1.1 jruoho if (acpicpu_md_cpus_running() == 1)
119 1.1 jruoho val |= ACPICPU_FLAG_C_BM;
120 1.1 jruoho
121 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
122 1.5 jruoho val |= ACPICPU_FLAG_C_FFH;
123 1.1 jruoho
124 1.22 jruoho val |= ACPICPU_FLAG_C_TSC;
125 1.22 jruoho
126 1.1 jruoho switch (cpu_vendor) {
127 1.1 jruoho
128 1.17 jruoho case CPUVENDOR_IDT:
129 1.22 jruoho
130 1.22 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
131 1.22 jruoho val |= ACPICPU_FLAG_P_FFH;
132 1.22 jruoho
133 1.22 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
134 1.22 jruoho val |= ACPICPU_FLAG_T_FFH;
135 1.22 jruoho
136 1.22 jruoho break;
137 1.22 jruoho
138 1.1 jruoho case CPUVENDOR_INTEL:
139 1.17 jruoho
140 1.22 jruoho val |= ACPICPU_FLAG_C_BM | ACPICPU_FLAG_C_ARB;
141 1.22 jruoho
142 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
143 1.5 jruoho val |= ACPICPU_FLAG_P_FFH;
144 1.5 jruoho
145 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
146 1.10 jruoho val |= ACPICPU_FLAG_T_FFH;
147 1.10 jruoho
148 1.22 jruoho /*
149 1.22 jruoho * Detect whether TSC is invariant. If it is not,
150 1.22 jruoho * we keep the flag to note that TSC will not run
151 1.22 jruoho * at constant rate. Depending on the CPU, this may
152 1.22 jruoho * affect P- and T-state changes, but especially
153 1.22 jruoho * relevant are C-states; with variant TSC, states
154 1.22 jruoho * larger than C1 will completely stop the timer.
155 1.22 jruoho */
156 1.22 jruoho x86_cpuid(0x80000000, regs);
157 1.22 jruoho
158 1.22 jruoho if (regs[0] >= 0x80000007) {
159 1.22 jruoho
160 1.22 jruoho x86_cpuid(0x80000007, regs);
161 1.22 jruoho
162 1.22 jruoho if ((regs[3] & CPUID_INTEL_TSC) != 0)
163 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
164 1.22 jruoho }
165 1.22 jruoho
166 1.17 jruoho break;
167 1.12 jruoho
168 1.17 jruoho case CPUVENDOR_AMD:
169 1.17 jruoho
170 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
171 1.18 jruoho
172 1.18 jruoho if (family == 0xf)
173 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
174 1.18 jruoho
175 1.18 jruoho switch (family) {
176 1.1 jruoho
177 1.22 jruoho case 0x0f:
178 1.17 jruoho case 0x10:
179 1.17 jruoho case 0x11:
180 1.1 jruoho
181 1.21 jruoho x86_cpuid(0x80000007, regs);
182 1.21 jruoho
183 1.22 jruoho if ((regs[3] & CPUID_APM_TSC) != 0)
184 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
185 1.22 jruoho
186 1.21 jruoho if ((regs[3] & CPUID_APM_HWP) != 0)
187 1.17 jruoho val |= ACPICPU_FLAG_P_FFH;
188 1.21 jruoho
189 1.21 jruoho if ((regs[3] & CPUID_APM_CPB) != 0)
190 1.21 jruoho val |= ACPICPU_FLAG_P_TURBO;
191 1.17 jruoho }
192 1.1 jruoho
193 1.1 jruoho break;
194 1.1 jruoho }
195 1.1 jruoho
196 1.12 jruoho /*
197 1.12 jruoho * There are several erratums for PIIX4.
198 1.12 jruoho */
199 1.12 jruoho if (pci_find_device(&pa, acpicpu_md_quirks_piix4) != 0)
200 1.12 jruoho val |= ACPICPU_FLAG_PIIX4;
201 1.12 jruoho
202 1.1 jruoho return val;
203 1.1 jruoho }
204 1.1 jruoho
205 1.12 jruoho static int
206 1.12 jruoho acpicpu_md_quirks_piix4(struct pci_attach_args *pa)
207 1.12 jruoho {
208 1.12 jruoho
209 1.12 jruoho /*
210 1.12 jruoho * XXX: The pci_find_device(9) function only
211 1.12 jruoho * deals with attached devices. Change this
212 1.12 jruoho * to use something like pci_device_foreach().
213 1.12 jruoho */
214 1.12 jruoho if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
215 1.12 jruoho return 0;
216 1.12 jruoho
217 1.12 jruoho if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82371AB_ISA ||
218 1.12 jruoho PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82440MX_PMC)
219 1.12 jruoho return 1;
220 1.12 jruoho
221 1.12 jruoho return 0;
222 1.12 jruoho }
223 1.12 jruoho
224 1.1 jruoho uint32_t
225 1.1 jruoho acpicpu_md_cpus_running(void)
226 1.1 jruoho {
227 1.1 jruoho
228 1.1 jruoho return popcount32(cpus_running);
229 1.1 jruoho }
230 1.1 jruoho
231 1.1 jruoho int
232 1.8 jruoho acpicpu_md_idle_start(void)
233 1.1 jruoho {
234 1.1 jruoho const size_t size = sizeof(native_idle_text);
235 1.1 jruoho
236 1.1 jruoho x86_disable_intr();
237 1.1 jruoho x86_cpu_idle_get(&native_idle, native_idle_text, size);
238 1.1 jruoho x86_cpu_idle_set(acpicpu_cstate_idle, "acpi");
239 1.1 jruoho x86_enable_intr();
240 1.1 jruoho
241 1.1 jruoho return 0;
242 1.1 jruoho }
243 1.1 jruoho
244 1.1 jruoho int
245 1.1 jruoho acpicpu_md_idle_stop(void)
246 1.1 jruoho {
247 1.4 jruoho uint64_t xc;
248 1.1 jruoho
249 1.1 jruoho x86_disable_intr();
250 1.1 jruoho x86_cpu_idle_set(native_idle, native_idle_text);
251 1.1 jruoho x86_enable_intr();
252 1.1 jruoho
253 1.4 jruoho /*
254 1.4 jruoho * Run a cross-call to ensure that all CPUs are
255 1.4 jruoho * out from the ACPI idle-loop before detachment.
256 1.4 jruoho */
257 1.4 jruoho xc = xc_broadcast(0, (xcfunc_t)nullop, NULL, NULL);
258 1.4 jruoho xc_wait(xc);
259 1.1 jruoho
260 1.1 jruoho return 0;
261 1.1 jruoho }
262 1.1 jruoho
263 1.3 jruoho /*
264 1.3 jruoho * The MD idle loop. Called with interrupts disabled.
265 1.3 jruoho */
266 1.1 jruoho void
267 1.1 jruoho acpicpu_md_idle_enter(int method, int state)
268 1.1 jruoho {
269 1.3 jruoho struct cpu_info *ci = curcpu();
270 1.1 jruoho
271 1.1 jruoho switch (method) {
272 1.1 jruoho
273 1.1 jruoho case ACPICPU_C_STATE_FFH:
274 1.3 jruoho
275 1.3 jruoho x86_enable_intr();
276 1.3 jruoho x86_monitor(&ci->ci_want_resched, 0, 0);
277 1.3 jruoho
278 1.3 jruoho if (__predict_false(ci->ci_want_resched) != 0)
279 1.3 jruoho return;
280 1.3 jruoho
281 1.1 jruoho x86_mwait((state - 1) << 4, 0);
282 1.1 jruoho break;
283 1.1 jruoho
284 1.1 jruoho case ACPICPU_C_STATE_HALT:
285 1.3 jruoho
286 1.3 jruoho if (__predict_false(ci->ci_want_resched) != 0) {
287 1.3 jruoho x86_enable_intr();
288 1.3 jruoho return;
289 1.3 jruoho }
290 1.3 jruoho
291 1.1 jruoho x86_stihlt();
292 1.1 jruoho break;
293 1.1 jruoho }
294 1.1 jruoho }
295 1.5 jruoho
296 1.5 jruoho int
297 1.5 jruoho acpicpu_md_pstate_start(void)
298 1.5 jruoho {
299 1.20 jruoho const uint64_t est = __BIT(16);
300 1.20 jruoho uint64_t val;
301 1.20 jruoho
302 1.20 jruoho switch (cpu_vendor) {
303 1.20 jruoho
304 1.20 jruoho case CPUVENDOR_IDT:
305 1.20 jruoho case CPUVENDOR_INTEL:
306 1.20 jruoho
307 1.20 jruoho val = rdmsr(MSR_MISC_ENABLE);
308 1.20 jruoho
309 1.20 jruoho if ((val & est) == 0) {
310 1.20 jruoho
311 1.20 jruoho val |= est;
312 1.20 jruoho
313 1.20 jruoho wrmsr(MSR_MISC_ENABLE, val);
314 1.20 jruoho val = rdmsr(MSR_MISC_ENABLE);
315 1.20 jruoho
316 1.20 jruoho if ((val & est) == 0)
317 1.20 jruoho return ENOTTY;
318 1.20 jruoho }
319 1.20 jruoho }
320 1.9 jruoho
321 1.19 jruoho return acpicpu_md_pstate_sysctl_init();
322 1.5 jruoho }
323 1.5 jruoho
324 1.5 jruoho int
325 1.5 jruoho acpicpu_md_pstate_stop(void)
326 1.5 jruoho {
327 1.5 jruoho
328 1.19 jruoho if (acpicpu_log != NULL)
329 1.19 jruoho sysctl_teardown(&acpicpu_log);
330 1.5 jruoho
331 1.5 jruoho return 0;
332 1.5 jruoho }
333 1.5 jruoho
334 1.5 jruoho int
335 1.15 jruoho acpicpu_md_pstate_pss(struct acpicpu_softc *sc)
336 1.5 jruoho {
337 1.15 jruoho struct acpicpu_pstate *ps, msr;
338 1.17 jruoho struct cpu_info *ci = curcpu();
339 1.18 jruoho uint32_t family, i = 0;
340 1.13 jruoho
341 1.15 jruoho (void)memset(&msr, 0, sizeof(struct acpicpu_pstate));
342 1.13 jruoho
343 1.5 jruoho switch (cpu_vendor) {
344 1.5 jruoho
345 1.17 jruoho case CPUVENDOR_IDT:
346 1.5 jruoho case CPUVENDOR_INTEL:
347 1.15 jruoho msr.ps_control_addr = MSR_PERF_CTL;
348 1.15 jruoho msr.ps_control_mask = __BITS(0, 15);
349 1.15 jruoho
350 1.15 jruoho msr.ps_status_addr = MSR_PERF_STATUS;
351 1.15 jruoho msr.ps_status_mask = __BITS(0, 15);
352 1.13 jruoho break;
353 1.13 jruoho
354 1.13 jruoho case CPUVENDOR_AMD:
355 1.13 jruoho
356 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
357 1.18 jruoho
358 1.18 jruoho if (family == 0xf)
359 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
360 1.18 jruoho
361 1.18 jruoho switch (family) {
362 1.17 jruoho
363 1.17 jruoho case 0x10:
364 1.17 jruoho case 0x11:
365 1.17 jruoho msr.ps_control_addr = MSR_10H_CONTROL;
366 1.17 jruoho msr.ps_control_mask = __BITS(0, 2);
367 1.17 jruoho
368 1.17 jruoho msr.ps_status_addr = MSR_10H_STATUS;
369 1.17 jruoho msr.ps_status_mask = __BITS(0, 2);
370 1.17 jruoho break;
371 1.17 jruoho
372 1.17 jruoho default:
373 1.17 jruoho
374 1.17 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_XPSS) == 0)
375 1.17 jruoho return EOPNOTSUPP;
376 1.17 jruoho }
377 1.13 jruoho
378 1.13 jruoho break;
379 1.13 jruoho
380 1.13 jruoho default:
381 1.13 jruoho return ENODEV;
382 1.13 jruoho }
383 1.5 jruoho
384 1.15 jruoho while (i < sc->sc_pstate_count) {
385 1.15 jruoho
386 1.15 jruoho ps = &sc->sc_pstate[i];
387 1.15 jruoho
388 1.15 jruoho if (ps->ps_status_addr == 0)
389 1.15 jruoho ps->ps_status_addr = msr.ps_status_addr;
390 1.15 jruoho
391 1.15 jruoho if (ps->ps_status_mask == 0)
392 1.15 jruoho ps->ps_status_mask = msr.ps_status_mask;
393 1.15 jruoho
394 1.15 jruoho if (ps->ps_control_addr == 0)
395 1.15 jruoho ps->ps_control_addr = msr.ps_control_addr;
396 1.15 jruoho
397 1.15 jruoho if (ps->ps_control_mask == 0)
398 1.15 jruoho ps->ps_control_mask = msr.ps_control_mask;
399 1.15 jruoho
400 1.15 jruoho i++;
401 1.15 jruoho }
402 1.15 jruoho
403 1.15 jruoho return 0;
404 1.15 jruoho }
405 1.15 jruoho
406 1.15 jruoho int
407 1.15 jruoho acpicpu_md_pstate_get(struct acpicpu_softc *sc, uint32_t *freq)
408 1.15 jruoho {
409 1.15 jruoho struct acpicpu_pstate *ps = NULL;
410 1.15 jruoho uint64_t val;
411 1.15 jruoho uint32_t i;
412 1.15 jruoho
413 1.15 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
414 1.15 jruoho
415 1.15 jruoho ps = &sc->sc_pstate[i];
416 1.15 jruoho
417 1.15 jruoho if (ps->ps_freq != 0)
418 1.15 jruoho break;
419 1.15 jruoho }
420 1.15 jruoho
421 1.15 jruoho if (__predict_false(ps == NULL))
422 1.17 jruoho return ENODEV;
423 1.15 jruoho
424 1.13 jruoho if (ps->ps_status_addr == 0)
425 1.13 jruoho return EINVAL;
426 1.5 jruoho
427 1.13 jruoho val = rdmsr(ps->ps_status_addr);
428 1.5 jruoho
429 1.13 jruoho if (ps->ps_status_mask != 0)
430 1.13 jruoho val = val & ps->ps_status_mask;
431 1.5 jruoho
432 1.13 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
433 1.5 jruoho
434 1.13 jruoho ps = &sc->sc_pstate[i];
435 1.5 jruoho
436 1.13 jruoho if (ps->ps_freq == 0)
437 1.13 jruoho continue;
438 1.5 jruoho
439 1.13 jruoho if (val == ps->ps_status) {
440 1.13 jruoho *freq = ps->ps_freq;
441 1.13 jruoho return 0;
442 1.13 jruoho }
443 1.5 jruoho }
444 1.5 jruoho
445 1.13 jruoho return EIO;
446 1.5 jruoho }
447 1.5 jruoho
448 1.5 jruoho int
449 1.5 jruoho acpicpu_md_pstate_set(struct acpicpu_pstate *ps)
450 1.5 jruoho {
451 1.5 jruoho struct msr_rw_info msr;
452 1.14 jruoho uint64_t xc;
453 1.14 jruoho int rv = 0;
454 1.5 jruoho
455 1.13 jruoho msr.msr_read = false;
456 1.13 jruoho msr.msr_type = ps->ps_control_addr;
457 1.13 jruoho msr.msr_value = ps->ps_control;
458 1.13 jruoho
459 1.13 jruoho if (ps->ps_control_mask != 0) {
460 1.13 jruoho msr.msr_mask = ps->ps_control_mask;
461 1.13 jruoho msr.msr_read = true;
462 1.13 jruoho }
463 1.13 jruoho
464 1.5 jruoho xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
465 1.5 jruoho xc_wait(xc);
466 1.5 jruoho
467 1.13 jruoho if (ps->ps_status_addr == 0)
468 1.13 jruoho return 0;
469 1.13 jruoho
470 1.14 jruoho xc = xc_broadcast(0, (xcfunc_t)acpicpu_md_pstate_status, ps, &rv);
471 1.14 jruoho xc_wait(xc);
472 1.14 jruoho
473 1.14 jruoho return rv;
474 1.14 jruoho }
475 1.14 jruoho
476 1.14 jruoho static void
477 1.14 jruoho acpicpu_md_pstate_status(void *arg1, void *arg2)
478 1.14 jruoho {
479 1.14 jruoho struct acpicpu_pstate *ps = arg1;
480 1.14 jruoho uint64_t val;
481 1.14 jruoho int i;
482 1.14 jruoho
483 1.5 jruoho for (i = val = 0; i < ACPICPU_P_STATE_RETRY; i++) {
484 1.5 jruoho
485 1.13 jruoho val = rdmsr(ps->ps_status_addr);
486 1.13 jruoho
487 1.13 jruoho if (ps->ps_status_mask != 0)
488 1.13 jruoho val = val & ps->ps_status_mask;
489 1.5 jruoho
490 1.5 jruoho if (val == ps->ps_status)
491 1.14 jruoho return;
492 1.5 jruoho
493 1.5 jruoho DELAY(ps->ps_latency);
494 1.5 jruoho }
495 1.5 jruoho
496 1.14 jruoho *(uintptr_t *)arg2 = EAGAIN;
497 1.5 jruoho }
498 1.10 jruoho
499 1.10 jruoho int
500 1.10 jruoho acpicpu_md_tstate_get(struct acpicpu_softc *sc, uint32_t *percent)
501 1.10 jruoho {
502 1.10 jruoho struct acpicpu_tstate *ts;
503 1.14 jruoho uint64_t val;
504 1.10 jruoho uint32_t i;
505 1.10 jruoho
506 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
507 1.10 jruoho
508 1.10 jruoho for (i = 0; i < sc->sc_tstate_count; i++) {
509 1.10 jruoho
510 1.10 jruoho ts = &sc->sc_tstate[i];
511 1.10 jruoho
512 1.10 jruoho if (ts->ts_percent == 0)
513 1.10 jruoho continue;
514 1.10 jruoho
515 1.10 jruoho if (val == ts->ts_control || val == ts->ts_status) {
516 1.10 jruoho *percent = ts->ts_percent;
517 1.10 jruoho return 0;
518 1.10 jruoho }
519 1.10 jruoho }
520 1.10 jruoho
521 1.10 jruoho return EIO;
522 1.10 jruoho }
523 1.10 jruoho
524 1.10 jruoho int
525 1.10 jruoho acpicpu_md_tstate_set(struct acpicpu_tstate *ts)
526 1.10 jruoho {
527 1.10 jruoho struct msr_rw_info msr;
528 1.14 jruoho uint64_t xc;
529 1.14 jruoho int rv = 0;
530 1.10 jruoho
531 1.14 jruoho msr.msr_read = true;
532 1.14 jruoho msr.msr_type = MSR_THERM_CONTROL;
533 1.14 jruoho msr.msr_value = ts->ts_control;
534 1.14 jruoho msr.msr_mask = __BITS(1, 4);
535 1.10 jruoho
536 1.10 jruoho xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
537 1.10 jruoho xc_wait(xc);
538 1.10 jruoho
539 1.10 jruoho if (ts->ts_status == 0)
540 1.10 jruoho return 0;
541 1.10 jruoho
542 1.14 jruoho xc = xc_broadcast(0, (xcfunc_t)acpicpu_md_tstate_status, ts, &rv);
543 1.14 jruoho xc_wait(xc);
544 1.14 jruoho
545 1.14 jruoho return rv;
546 1.14 jruoho }
547 1.14 jruoho
548 1.14 jruoho static void
549 1.14 jruoho acpicpu_md_tstate_status(void *arg1, void *arg2)
550 1.14 jruoho {
551 1.14 jruoho struct acpicpu_tstate *ts = arg1;
552 1.14 jruoho uint64_t val;
553 1.14 jruoho int i;
554 1.14 jruoho
555 1.10 jruoho for (i = val = 0; i < ACPICPU_T_STATE_RETRY; i++) {
556 1.10 jruoho
557 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
558 1.10 jruoho
559 1.10 jruoho if (val == ts->ts_status)
560 1.14 jruoho return;
561 1.10 jruoho
562 1.10 jruoho DELAY(ts->ts_latency);
563 1.10 jruoho }
564 1.10 jruoho
565 1.14 jruoho *(uintptr_t *)arg2 = EAGAIN;
566 1.10 jruoho }
567 1.19 jruoho
568 1.19 jruoho /*
569 1.19 jruoho * A kludge for backwards compatibility.
570 1.19 jruoho */
571 1.19 jruoho static int
572 1.19 jruoho acpicpu_md_pstate_sysctl_init(void)
573 1.19 jruoho {
574 1.19 jruoho const struct sysctlnode *fnode, *mnode, *rnode;
575 1.19 jruoho const char *str;
576 1.19 jruoho int rv;
577 1.19 jruoho
578 1.19 jruoho switch (cpu_vendor) {
579 1.19 jruoho
580 1.19 jruoho case CPUVENDOR_IDT:
581 1.19 jruoho case CPUVENDOR_INTEL:
582 1.19 jruoho str = "est";
583 1.19 jruoho break;
584 1.19 jruoho
585 1.19 jruoho case CPUVENDOR_AMD:
586 1.19 jruoho str = "powernow";
587 1.19 jruoho break;
588 1.19 jruoho
589 1.19 jruoho default:
590 1.19 jruoho return ENODEV;
591 1.19 jruoho }
592 1.19 jruoho
593 1.19 jruoho
594 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, NULL, &rnode,
595 1.19 jruoho CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
596 1.19 jruoho NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
597 1.19 jruoho
598 1.19 jruoho if (rv != 0)
599 1.19 jruoho goto fail;
600 1.19 jruoho
601 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &rnode, &mnode,
602 1.19 jruoho 0, CTLTYPE_NODE, str, NULL,
603 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
604 1.19 jruoho
605 1.19 jruoho if (rv != 0)
606 1.19 jruoho goto fail;
607 1.19 jruoho
608 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &mnode, &fnode,
609 1.19 jruoho 0, CTLTYPE_NODE, "frequency", NULL,
610 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
611 1.19 jruoho
612 1.19 jruoho if (rv != 0)
613 1.19 jruoho goto fail;
614 1.19 jruoho
615 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
616 1.19 jruoho CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
617 1.19 jruoho acpicpu_md_pstate_sysctl_set, 0, NULL, 0, CTL_CREATE, CTL_EOL);
618 1.19 jruoho
619 1.19 jruoho if (rv != 0)
620 1.19 jruoho goto fail;
621 1.19 jruoho
622 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
623 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_INT, "current", NULL,
624 1.19 jruoho acpicpu_md_pstate_sysctl_get, 0, NULL, 0, CTL_CREATE, CTL_EOL);
625 1.19 jruoho
626 1.19 jruoho if (rv != 0)
627 1.19 jruoho goto fail;
628 1.19 jruoho
629 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
630 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
631 1.19 jruoho acpicpu_md_pstate_sysctl_all, 0, NULL, 0, CTL_CREATE, CTL_EOL);
632 1.19 jruoho
633 1.19 jruoho if (rv != 0)
634 1.19 jruoho goto fail;
635 1.19 jruoho
636 1.19 jruoho return 0;
637 1.19 jruoho
638 1.19 jruoho fail:
639 1.19 jruoho if (acpicpu_log != NULL) {
640 1.19 jruoho sysctl_teardown(&acpicpu_log);
641 1.19 jruoho acpicpu_log = NULL;
642 1.19 jruoho }
643 1.19 jruoho
644 1.19 jruoho return rv;
645 1.19 jruoho }
646 1.19 jruoho
647 1.19 jruoho static int
648 1.19 jruoho acpicpu_md_pstate_sysctl_get(SYSCTLFN_ARGS)
649 1.19 jruoho {
650 1.19 jruoho struct cpu_info *ci = curcpu();
651 1.19 jruoho struct acpicpu_softc *sc;
652 1.19 jruoho struct sysctlnode node;
653 1.19 jruoho uint32_t freq;
654 1.19 jruoho int err;
655 1.19 jruoho
656 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
657 1.19 jruoho
658 1.19 jruoho if (sc == NULL)
659 1.19 jruoho return ENXIO;
660 1.19 jruoho
661 1.19 jruoho err = acpicpu_pstate_get(sc, &freq);
662 1.19 jruoho
663 1.19 jruoho if (err != 0)
664 1.19 jruoho return err;
665 1.19 jruoho
666 1.19 jruoho node = *rnode;
667 1.19 jruoho node.sysctl_data = &freq;
668 1.19 jruoho
669 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
670 1.19 jruoho
671 1.19 jruoho if (err != 0 || newp == NULL)
672 1.19 jruoho return err;
673 1.19 jruoho
674 1.19 jruoho return 0;
675 1.19 jruoho }
676 1.19 jruoho
677 1.19 jruoho static int
678 1.19 jruoho acpicpu_md_pstate_sysctl_set(SYSCTLFN_ARGS)
679 1.19 jruoho {
680 1.19 jruoho struct cpu_info *ci = curcpu();
681 1.19 jruoho struct acpicpu_softc *sc;
682 1.19 jruoho struct sysctlnode node;
683 1.19 jruoho uint32_t freq;
684 1.19 jruoho int err;
685 1.19 jruoho
686 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
687 1.19 jruoho
688 1.19 jruoho if (sc == NULL)
689 1.19 jruoho return ENXIO;
690 1.19 jruoho
691 1.19 jruoho err = acpicpu_pstate_get(sc, &freq);
692 1.19 jruoho
693 1.19 jruoho if (err != 0)
694 1.19 jruoho return err;
695 1.19 jruoho
696 1.19 jruoho node = *rnode;
697 1.19 jruoho node.sysctl_data = &freq;
698 1.19 jruoho
699 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
700 1.19 jruoho
701 1.19 jruoho if (err != 0 || newp == NULL)
702 1.19 jruoho return err;
703 1.19 jruoho
704 1.19 jruoho err = acpicpu_pstate_set(sc, freq);
705 1.19 jruoho
706 1.19 jruoho if (err != 0)
707 1.19 jruoho return err;
708 1.19 jruoho
709 1.19 jruoho return 0;
710 1.19 jruoho }
711 1.19 jruoho
712 1.19 jruoho static int
713 1.19 jruoho acpicpu_md_pstate_sysctl_all(SYSCTLFN_ARGS)
714 1.19 jruoho {
715 1.19 jruoho struct cpu_info *ci = curcpu();
716 1.19 jruoho struct acpicpu_softc *sc;
717 1.19 jruoho struct sysctlnode node;
718 1.19 jruoho char buf[1024];
719 1.19 jruoho size_t len;
720 1.19 jruoho uint32_t i;
721 1.19 jruoho int err;
722 1.19 jruoho
723 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
724 1.19 jruoho
725 1.19 jruoho if (sc == NULL)
726 1.19 jruoho return ENXIO;
727 1.19 jruoho
728 1.19 jruoho (void)memset(&buf, 0, sizeof(buf));
729 1.19 jruoho
730 1.19 jruoho mutex_enter(&sc->sc_mtx);
731 1.19 jruoho
732 1.19 jruoho for (len = 0, i = sc->sc_pstate_max; i < sc->sc_pstate_count; i++) {
733 1.19 jruoho
734 1.19 jruoho if (sc->sc_pstate[i].ps_freq == 0)
735 1.19 jruoho continue;
736 1.19 jruoho
737 1.19 jruoho len += snprintf(buf + len, sizeof(buf) - len, "%u%s",
738 1.19 jruoho sc->sc_pstate[i].ps_freq,
739 1.19 jruoho i < (sc->sc_pstate_count - 1) ? " " : "");
740 1.19 jruoho }
741 1.19 jruoho
742 1.19 jruoho mutex_exit(&sc->sc_mtx);
743 1.19 jruoho
744 1.19 jruoho node = *rnode;
745 1.19 jruoho node.sysctl_data = buf;
746 1.19 jruoho
747 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
748 1.19 jruoho
749 1.19 jruoho if (err != 0 || newp == NULL)
750 1.19 jruoho return err;
751 1.19 jruoho
752 1.19 jruoho return 0;
753 1.19 jruoho }
754 1.19 jruoho
755