acpi_cpu_md.c revision 1.23 1 1.23 jruoho /* $NetBSD: acpi_cpu_md.c,v 1.23 2010/08/21 04:36:29 jruoho Exp $ */
2 1.1 jruoho
3 1.1 jruoho /*-
4 1.1 jruoho * Copyright (c) 2010 Jukka Ruohonen <jruohonen (at) iki.fi>
5 1.1 jruoho * All rights reserved.
6 1.1 jruoho *
7 1.1 jruoho * Redistribution and use in source and binary forms, with or without
8 1.1 jruoho * modification, are permitted provided that the following conditions
9 1.1 jruoho * are met:
10 1.1 jruoho *
11 1.1 jruoho * 1. Redistributions of source code must retain the above copyright
12 1.1 jruoho * notice, this list of conditions and the following disclaimer.
13 1.1 jruoho * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jruoho * notice, this list of conditions and the following disclaimer in the
15 1.1 jruoho * documentation and/or other materials provided with the distribution.
16 1.1 jruoho *
17 1.1 jruoho * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 jruoho * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 jruoho * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 jruoho * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 jruoho * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 jruoho * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 jruoho * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 jruoho * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 jruoho * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jruoho * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jruoho * SUCH DAMAGE.
28 1.1 jruoho */
29 1.1 jruoho #include <sys/cdefs.h>
30 1.23 jruoho __KERNEL_RCSID(0, "$NetBSD: acpi_cpu_md.c,v 1.23 2010/08/21 04:36:29 jruoho Exp $");
31 1.1 jruoho
32 1.1 jruoho #include <sys/param.h>
33 1.1 jruoho #include <sys/bus.h>
34 1.1 jruoho #include <sys/kcore.h>
35 1.5 jruoho #include <sys/sysctl.h>
36 1.4 jruoho #include <sys/xcall.h>
37 1.1 jruoho
38 1.1 jruoho #include <x86/cpu.h>
39 1.5 jruoho #include <x86/cpufunc.h>
40 1.5 jruoho #include <x86/cputypes.h>
41 1.1 jruoho #include <x86/cpuvar.h>
42 1.5 jruoho #include <x86/cpu_msr.h>
43 1.1 jruoho #include <x86/machdep.h>
44 1.1 jruoho
45 1.1 jruoho #include <dev/acpi/acpica.h>
46 1.1 jruoho #include <dev/acpi/acpi_cpu.h>
47 1.1 jruoho
48 1.12 jruoho #include <dev/pci/pcivar.h>
49 1.12 jruoho #include <dev/pci/pcidevs.h>
50 1.12 jruoho
51 1.22 jruoho #define CPUID_INTEL_TSC __BIT(8)
52 1.22 jruoho
53 1.17 jruoho #define MSR_0FH_CONTROL 0xc0010041 /* Family 0Fh (and K7). */
54 1.17 jruoho #define MSR_0FH_STATUS 0xc0010042
55 1.17 jruoho
56 1.17 jruoho #define MSR_10H_LIMIT 0xc0010061 /* Families 10h and 11h. */
57 1.17 jruoho #define MSR_10H_CONTROL 0xc0010062
58 1.17 jruoho #define MSR_10H_STATUS 0xc0010063
59 1.17 jruoho #define MSR_10H_CONFIG 0xc0010064
60 1.17 jruoho
61 1.5 jruoho static char native_idle_text[16];
62 1.5 jruoho void (*native_idle)(void) = NULL;
63 1.1 jruoho
64 1.12 jruoho static int acpicpu_md_quirks_piix4(struct pci_attach_args *);
65 1.19 jruoho static void acpicpu_md_pstate_status(void *, void *);
66 1.19 jruoho static void acpicpu_md_tstate_status(void *, void *);
67 1.19 jruoho static int acpicpu_md_pstate_sysctl_init(void);
68 1.5 jruoho static int acpicpu_md_pstate_sysctl_get(SYSCTLFN_PROTO);
69 1.5 jruoho static int acpicpu_md_pstate_sysctl_set(SYSCTLFN_PROTO);
70 1.5 jruoho static int acpicpu_md_pstate_sysctl_all(SYSCTLFN_PROTO);
71 1.5 jruoho
72 1.5 jruoho extern uint32_t cpus_running;
73 1.5 jruoho extern struct acpicpu_softc **acpicpu_sc;
74 1.19 jruoho static struct sysctllog *acpicpu_log = NULL;
75 1.1 jruoho
76 1.1 jruoho uint32_t
77 1.1 jruoho acpicpu_md_cap(void)
78 1.1 jruoho {
79 1.1 jruoho struct cpu_info *ci = curcpu();
80 1.1 jruoho uint32_t val = 0;
81 1.1 jruoho
82 1.17 jruoho if (cpu_vendor != CPUVENDOR_IDT &&
83 1.17 jruoho cpu_vendor != CPUVENDOR_INTEL)
84 1.1 jruoho return val;
85 1.1 jruoho
86 1.1 jruoho /*
87 1.1 jruoho * Basic SMP C-states (required for _CST).
88 1.1 jruoho */
89 1.1 jruoho val |= ACPICPU_PDC_C_C1PT | ACPICPU_PDC_C_C2C3;
90 1.1 jruoho
91 1.1 jruoho /*
92 1.1 jruoho * If MONITOR/MWAIT is available, announce
93 1.1 jruoho * support for native instructions in all C-states.
94 1.1 jruoho */
95 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
96 1.1 jruoho val |= ACPICPU_PDC_C_C1_FFH | ACPICPU_PDC_C_C2C3_FFH;
97 1.1 jruoho
98 1.5 jruoho /*
99 1.10 jruoho * Set native P- and T-states, if available.
100 1.5 jruoho */
101 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
102 1.5 jruoho val |= ACPICPU_PDC_P_FFH;
103 1.5 jruoho
104 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
105 1.10 jruoho val |= ACPICPU_PDC_T_FFH;
106 1.10 jruoho
107 1.1 jruoho return val;
108 1.1 jruoho }
109 1.1 jruoho
110 1.1 jruoho uint32_t
111 1.1 jruoho acpicpu_md_quirks(void)
112 1.1 jruoho {
113 1.1 jruoho struct cpu_info *ci = curcpu();
114 1.12 jruoho struct pci_attach_args pa;
115 1.18 jruoho uint32_t family, val = 0;
116 1.21 jruoho uint32_t regs[4];
117 1.1 jruoho
118 1.1 jruoho if (acpicpu_md_cpus_running() == 1)
119 1.1 jruoho val |= ACPICPU_FLAG_C_BM;
120 1.1 jruoho
121 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
122 1.5 jruoho val |= ACPICPU_FLAG_C_FFH;
123 1.1 jruoho
124 1.22 jruoho val |= ACPICPU_FLAG_C_TSC;
125 1.22 jruoho
126 1.1 jruoho switch (cpu_vendor) {
127 1.1 jruoho
128 1.17 jruoho case CPUVENDOR_IDT:
129 1.22 jruoho
130 1.22 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
131 1.22 jruoho val |= ACPICPU_FLAG_P_FFH;
132 1.22 jruoho
133 1.22 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
134 1.22 jruoho val |= ACPICPU_FLAG_T_FFH;
135 1.22 jruoho
136 1.22 jruoho break;
137 1.22 jruoho
138 1.1 jruoho case CPUVENDOR_INTEL:
139 1.17 jruoho
140 1.22 jruoho val |= ACPICPU_FLAG_C_BM | ACPICPU_FLAG_C_ARB;
141 1.22 jruoho
142 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
143 1.5 jruoho val |= ACPICPU_FLAG_P_FFH;
144 1.5 jruoho
145 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
146 1.10 jruoho val |= ACPICPU_FLAG_T_FFH;
147 1.10 jruoho
148 1.22 jruoho /*
149 1.23 jruoho * See if MSR_APERF, MSR_MPERF,
150 1.23 jruoho * and Turbo Boost are available.
151 1.23 jruoho */
152 1.23 jruoho if (cpuid_level >= 0x06) {
153 1.23 jruoho
154 1.23 jruoho x86_cpuid(0x06, regs);
155 1.23 jruoho
156 1.23 jruoho if ((regs[2] & __BIT(0)) != 0) /* ECX.06[0] */
157 1.23 jruoho val |= ACPICPU_FLAG_P_HW;
158 1.23 jruoho
159 1.23 jruoho if ((regs[0] & __BIT(1)) != 0)
160 1.23 jruoho val |= ACPICPU_FLAG_P_TURBO; /* EAX.06[1] */
161 1.23 jruoho }
162 1.23 jruoho
163 1.23 jruoho /*
164 1.22 jruoho * Detect whether TSC is invariant. If it is not,
165 1.22 jruoho * we keep the flag to note that TSC will not run
166 1.22 jruoho * at constant rate. Depending on the CPU, this may
167 1.22 jruoho * affect P- and T-state changes, but especially
168 1.22 jruoho * relevant are C-states; with variant TSC, states
169 1.22 jruoho * larger than C1 will completely stop the timer.
170 1.22 jruoho */
171 1.22 jruoho x86_cpuid(0x80000000, regs);
172 1.22 jruoho
173 1.22 jruoho if (regs[0] >= 0x80000007) {
174 1.22 jruoho
175 1.22 jruoho x86_cpuid(0x80000007, regs);
176 1.22 jruoho
177 1.22 jruoho if ((regs[3] & CPUID_INTEL_TSC) != 0)
178 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
179 1.22 jruoho }
180 1.22 jruoho
181 1.17 jruoho break;
182 1.12 jruoho
183 1.17 jruoho case CPUVENDOR_AMD:
184 1.17 jruoho
185 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
186 1.18 jruoho
187 1.18 jruoho if (family == 0xf)
188 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
189 1.18 jruoho
190 1.18 jruoho switch (family) {
191 1.1 jruoho
192 1.22 jruoho case 0x0f:
193 1.17 jruoho case 0x10:
194 1.17 jruoho case 0x11:
195 1.1 jruoho
196 1.21 jruoho x86_cpuid(0x80000007, regs);
197 1.21 jruoho
198 1.22 jruoho if ((regs[3] & CPUID_APM_TSC) != 0)
199 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
200 1.22 jruoho
201 1.21 jruoho if ((regs[3] & CPUID_APM_HWP) != 0)
202 1.17 jruoho val |= ACPICPU_FLAG_P_FFH;
203 1.21 jruoho
204 1.21 jruoho if ((regs[3] & CPUID_APM_CPB) != 0)
205 1.21 jruoho val |= ACPICPU_FLAG_P_TURBO;
206 1.17 jruoho }
207 1.1 jruoho
208 1.1 jruoho break;
209 1.1 jruoho }
210 1.1 jruoho
211 1.12 jruoho /*
212 1.12 jruoho * There are several erratums for PIIX4.
213 1.12 jruoho */
214 1.12 jruoho if (pci_find_device(&pa, acpicpu_md_quirks_piix4) != 0)
215 1.12 jruoho val |= ACPICPU_FLAG_PIIX4;
216 1.12 jruoho
217 1.1 jruoho return val;
218 1.1 jruoho }
219 1.1 jruoho
220 1.12 jruoho static int
221 1.12 jruoho acpicpu_md_quirks_piix4(struct pci_attach_args *pa)
222 1.12 jruoho {
223 1.12 jruoho
224 1.12 jruoho /*
225 1.12 jruoho * XXX: The pci_find_device(9) function only
226 1.12 jruoho * deals with attached devices. Change this
227 1.12 jruoho * to use something like pci_device_foreach().
228 1.12 jruoho */
229 1.12 jruoho if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
230 1.12 jruoho return 0;
231 1.12 jruoho
232 1.12 jruoho if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82371AB_ISA ||
233 1.12 jruoho PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82440MX_PMC)
234 1.12 jruoho return 1;
235 1.12 jruoho
236 1.12 jruoho return 0;
237 1.12 jruoho }
238 1.12 jruoho
239 1.1 jruoho uint32_t
240 1.1 jruoho acpicpu_md_cpus_running(void)
241 1.1 jruoho {
242 1.1 jruoho
243 1.1 jruoho return popcount32(cpus_running);
244 1.1 jruoho }
245 1.1 jruoho
246 1.1 jruoho int
247 1.8 jruoho acpicpu_md_idle_start(void)
248 1.1 jruoho {
249 1.1 jruoho const size_t size = sizeof(native_idle_text);
250 1.1 jruoho
251 1.1 jruoho x86_disable_intr();
252 1.1 jruoho x86_cpu_idle_get(&native_idle, native_idle_text, size);
253 1.1 jruoho x86_cpu_idle_set(acpicpu_cstate_idle, "acpi");
254 1.1 jruoho x86_enable_intr();
255 1.1 jruoho
256 1.1 jruoho return 0;
257 1.1 jruoho }
258 1.1 jruoho
259 1.1 jruoho int
260 1.1 jruoho acpicpu_md_idle_stop(void)
261 1.1 jruoho {
262 1.4 jruoho uint64_t xc;
263 1.1 jruoho
264 1.1 jruoho x86_disable_intr();
265 1.1 jruoho x86_cpu_idle_set(native_idle, native_idle_text);
266 1.1 jruoho x86_enable_intr();
267 1.1 jruoho
268 1.4 jruoho /*
269 1.4 jruoho * Run a cross-call to ensure that all CPUs are
270 1.4 jruoho * out from the ACPI idle-loop before detachment.
271 1.4 jruoho */
272 1.4 jruoho xc = xc_broadcast(0, (xcfunc_t)nullop, NULL, NULL);
273 1.4 jruoho xc_wait(xc);
274 1.1 jruoho
275 1.1 jruoho return 0;
276 1.1 jruoho }
277 1.1 jruoho
278 1.3 jruoho /*
279 1.3 jruoho * The MD idle loop. Called with interrupts disabled.
280 1.3 jruoho */
281 1.1 jruoho void
282 1.1 jruoho acpicpu_md_idle_enter(int method, int state)
283 1.1 jruoho {
284 1.3 jruoho struct cpu_info *ci = curcpu();
285 1.1 jruoho
286 1.1 jruoho switch (method) {
287 1.1 jruoho
288 1.1 jruoho case ACPICPU_C_STATE_FFH:
289 1.3 jruoho
290 1.3 jruoho x86_enable_intr();
291 1.3 jruoho x86_monitor(&ci->ci_want_resched, 0, 0);
292 1.3 jruoho
293 1.3 jruoho if (__predict_false(ci->ci_want_resched) != 0)
294 1.3 jruoho return;
295 1.3 jruoho
296 1.1 jruoho x86_mwait((state - 1) << 4, 0);
297 1.1 jruoho break;
298 1.1 jruoho
299 1.1 jruoho case ACPICPU_C_STATE_HALT:
300 1.3 jruoho
301 1.3 jruoho if (__predict_false(ci->ci_want_resched) != 0) {
302 1.3 jruoho x86_enable_intr();
303 1.3 jruoho return;
304 1.3 jruoho }
305 1.3 jruoho
306 1.1 jruoho x86_stihlt();
307 1.1 jruoho break;
308 1.1 jruoho }
309 1.1 jruoho }
310 1.5 jruoho
311 1.5 jruoho int
312 1.5 jruoho acpicpu_md_pstate_start(void)
313 1.5 jruoho {
314 1.20 jruoho const uint64_t est = __BIT(16);
315 1.20 jruoho uint64_t val;
316 1.20 jruoho
317 1.20 jruoho switch (cpu_vendor) {
318 1.20 jruoho
319 1.20 jruoho case CPUVENDOR_IDT:
320 1.20 jruoho case CPUVENDOR_INTEL:
321 1.20 jruoho
322 1.20 jruoho val = rdmsr(MSR_MISC_ENABLE);
323 1.20 jruoho
324 1.20 jruoho if ((val & est) == 0) {
325 1.20 jruoho
326 1.20 jruoho val |= est;
327 1.20 jruoho
328 1.20 jruoho wrmsr(MSR_MISC_ENABLE, val);
329 1.20 jruoho val = rdmsr(MSR_MISC_ENABLE);
330 1.20 jruoho
331 1.20 jruoho if ((val & est) == 0)
332 1.20 jruoho return ENOTTY;
333 1.20 jruoho }
334 1.20 jruoho }
335 1.9 jruoho
336 1.19 jruoho return acpicpu_md_pstate_sysctl_init();
337 1.5 jruoho }
338 1.5 jruoho
339 1.5 jruoho int
340 1.5 jruoho acpicpu_md_pstate_stop(void)
341 1.5 jruoho {
342 1.5 jruoho
343 1.19 jruoho if (acpicpu_log != NULL)
344 1.19 jruoho sysctl_teardown(&acpicpu_log);
345 1.5 jruoho
346 1.5 jruoho return 0;
347 1.5 jruoho }
348 1.5 jruoho
349 1.5 jruoho int
350 1.15 jruoho acpicpu_md_pstate_pss(struct acpicpu_softc *sc)
351 1.5 jruoho {
352 1.15 jruoho struct acpicpu_pstate *ps, msr;
353 1.17 jruoho struct cpu_info *ci = curcpu();
354 1.18 jruoho uint32_t family, i = 0;
355 1.13 jruoho
356 1.15 jruoho (void)memset(&msr, 0, sizeof(struct acpicpu_pstate));
357 1.13 jruoho
358 1.5 jruoho switch (cpu_vendor) {
359 1.5 jruoho
360 1.17 jruoho case CPUVENDOR_IDT:
361 1.5 jruoho case CPUVENDOR_INTEL:
362 1.15 jruoho msr.ps_control_addr = MSR_PERF_CTL;
363 1.15 jruoho msr.ps_control_mask = __BITS(0, 15);
364 1.15 jruoho
365 1.15 jruoho msr.ps_status_addr = MSR_PERF_STATUS;
366 1.15 jruoho msr.ps_status_mask = __BITS(0, 15);
367 1.13 jruoho break;
368 1.13 jruoho
369 1.13 jruoho case CPUVENDOR_AMD:
370 1.13 jruoho
371 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
372 1.18 jruoho
373 1.18 jruoho if (family == 0xf)
374 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
375 1.18 jruoho
376 1.18 jruoho switch (family) {
377 1.17 jruoho
378 1.17 jruoho case 0x10:
379 1.17 jruoho case 0x11:
380 1.17 jruoho msr.ps_control_addr = MSR_10H_CONTROL;
381 1.17 jruoho msr.ps_control_mask = __BITS(0, 2);
382 1.17 jruoho
383 1.17 jruoho msr.ps_status_addr = MSR_10H_STATUS;
384 1.17 jruoho msr.ps_status_mask = __BITS(0, 2);
385 1.17 jruoho break;
386 1.17 jruoho
387 1.17 jruoho default:
388 1.17 jruoho
389 1.17 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_XPSS) == 0)
390 1.17 jruoho return EOPNOTSUPP;
391 1.17 jruoho }
392 1.13 jruoho
393 1.13 jruoho break;
394 1.13 jruoho
395 1.13 jruoho default:
396 1.13 jruoho return ENODEV;
397 1.13 jruoho }
398 1.5 jruoho
399 1.15 jruoho while (i < sc->sc_pstate_count) {
400 1.15 jruoho
401 1.15 jruoho ps = &sc->sc_pstate[i];
402 1.15 jruoho
403 1.15 jruoho if (ps->ps_status_addr == 0)
404 1.15 jruoho ps->ps_status_addr = msr.ps_status_addr;
405 1.15 jruoho
406 1.15 jruoho if (ps->ps_status_mask == 0)
407 1.15 jruoho ps->ps_status_mask = msr.ps_status_mask;
408 1.15 jruoho
409 1.15 jruoho if (ps->ps_control_addr == 0)
410 1.15 jruoho ps->ps_control_addr = msr.ps_control_addr;
411 1.15 jruoho
412 1.15 jruoho if (ps->ps_control_mask == 0)
413 1.15 jruoho ps->ps_control_mask = msr.ps_control_mask;
414 1.15 jruoho
415 1.15 jruoho i++;
416 1.15 jruoho }
417 1.15 jruoho
418 1.15 jruoho return 0;
419 1.15 jruoho }
420 1.15 jruoho
421 1.15 jruoho int
422 1.15 jruoho acpicpu_md_pstate_get(struct acpicpu_softc *sc, uint32_t *freq)
423 1.15 jruoho {
424 1.15 jruoho struct acpicpu_pstate *ps = NULL;
425 1.15 jruoho uint64_t val;
426 1.15 jruoho uint32_t i;
427 1.15 jruoho
428 1.15 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
429 1.15 jruoho
430 1.15 jruoho ps = &sc->sc_pstate[i];
431 1.15 jruoho
432 1.15 jruoho if (ps->ps_freq != 0)
433 1.15 jruoho break;
434 1.15 jruoho }
435 1.15 jruoho
436 1.15 jruoho if (__predict_false(ps == NULL))
437 1.17 jruoho return ENODEV;
438 1.15 jruoho
439 1.13 jruoho if (ps->ps_status_addr == 0)
440 1.13 jruoho return EINVAL;
441 1.5 jruoho
442 1.13 jruoho val = rdmsr(ps->ps_status_addr);
443 1.5 jruoho
444 1.13 jruoho if (ps->ps_status_mask != 0)
445 1.13 jruoho val = val & ps->ps_status_mask;
446 1.5 jruoho
447 1.13 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
448 1.5 jruoho
449 1.13 jruoho ps = &sc->sc_pstate[i];
450 1.5 jruoho
451 1.13 jruoho if (ps->ps_freq == 0)
452 1.13 jruoho continue;
453 1.5 jruoho
454 1.13 jruoho if (val == ps->ps_status) {
455 1.13 jruoho *freq = ps->ps_freq;
456 1.13 jruoho return 0;
457 1.13 jruoho }
458 1.5 jruoho }
459 1.5 jruoho
460 1.13 jruoho return EIO;
461 1.5 jruoho }
462 1.5 jruoho
463 1.5 jruoho int
464 1.5 jruoho acpicpu_md_pstate_set(struct acpicpu_pstate *ps)
465 1.5 jruoho {
466 1.5 jruoho struct msr_rw_info msr;
467 1.14 jruoho uint64_t xc;
468 1.14 jruoho int rv = 0;
469 1.5 jruoho
470 1.13 jruoho msr.msr_read = false;
471 1.13 jruoho msr.msr_type = ps->ps_control_addr;
472 1.13 jruoho msr.msr_value = ps->ps_control;
473 1.13 jruoho
474 1.13 jruoho if (ps->ps_control_mask != 0) {
475 1.13 jruoho msr.msr_mask = ps->ps_control_mask;
476 1.13 jruoho msr.msr_read = true;
477 1.13 jruoho }
478 1.13 jruoho
479 1.5 jruoho xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
480 1.5 jruoho xc_wait(xc);
481 1.5 jruoho
482 1.13 jruoho if (ps->ps_status_addr == 0)
483 1.13 jruoho return 0;
484 1.13 jruoho
485 1.14 jruoho xc = xc_broadcast(0, (xcfunc_t)acpicpu_md_pstate_status, ps, &rv);
486 1.14 jruoho xc_wait(xc);
487 1.14 jruoho
488 1.14 jruoho return rv;
489 1.14 jruoho }
490 1.14 jruoho
491 1.14 jruoho static void
492 1.14 jruoho acpicpu_md_pstate_status(void *arg1, void *arg2)
493 1.14 jruoho {
494 1.14 jruoho struct acpicpu_pstate *ps = arg1;
495 1.14 jruoho uint64_t val;
496 1.14 jruoho int i;
497 1.14 jruoho
498 1.5 jruoho for (i = val = 0; i < ACPICPU_P_STATE_RETRY; i++) {
499 1.5 jruoho
500 1.13 jruoho val = rdmsr(ps->ps_status_addr);
501 1.13 jruoho
502 1.13 jruoho if (ps->ps_status_mask != 0)
503 1.13 jruoho val = val & ps->ps_status_mask;
504 1.5 jruoho
505 1.5 jruoho if (val == ps->ps_status)
506 1.14 jruoho return;
507 1.5 jruoho
508 1.5 jruoho DELAY(ps->ps_latency);
509 1.5 jruoho }
510 1.5 jruoho
511 1.14 jruoho *(uintptr_t *)arg2 = EAGAIN;
512 1.5 jruoho }
513 1.10 jruoho
514 1.10 jruoho int
515 1.10 jruoho acpicpu_md_tstate_get(struct acpicpu_softc *sc, uint32_t *percent)
516 1.10 jruoho {
517 1.10 jruoho struct acpicpu_tstate *ts;
518 1.14 jruoho uint64_t val;
519 1.10 jruoho uint32_t i;
520 1.10 jruoho
521 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
522 1.10 jruoho
523 1.10 jruoho for (i = 0; i < sc->sc_tstate_count; i++) {
524 1.10 jruoho
525 1.10 jruoho ts = &sc->sc_tstate[i];
526 1.10 jruoho
527 1.10 jruoho if (ts->ts_percent == 0)
528 1.10 jruoho continue;
529 1.10 jruoho
530 1.10 jruoho if (val == ts->ts_control || val == ts->ts_status) {
531 1.10 jruoho *percent = ts->ts_percent;
532 1.10 jruoho return 0;
533 1.10 jruoho }
534 1.10 jruoho }
535 1.10 jruoho
536 1.10 jruoho return EIO;
537 1.10 jruoho }
538 1.10 jruoho
539 1.10 jruoho int
540 1.10 jruoho acpicpu_md_tstate_set(struct acpicpu_tstate *ts)
541 1.10 jruoho {
542 1.10 jruoho struct msr_rw_info msr;
543 1.14 jruoho uint64_t xc;
544 1.14 jruoho int rv = 0;
545 1.10 jruoho
546 1.14 jruoho msr.msr_read = true;
547 1.14 jruoho msr.msr_type = MSR_THERM_CONTROL;
548 1.14 jruoho msr.msr_value = ts->ts_control;
549 1.14 jruoho msr.msr_mask = __BITS(1, 4);
550 1.10 jruoho
551 1.10 jruoho xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
552 1.10 jruoho xc_wait(xc);
553 1.10 jruoho
554 1.10 jruoho if (ts->ts_status == 0)
555 1.10 jruoho return 0;
556 1.10 jruoho
557 1.14 jruoho xc = xc_broadcast(0, (xcfunc_t)acpicpu_md_tstate_status, ts, &rv);
558 1.14 jruoho xc_wait(xc);
559 1.14 jruoho
560 1.14 jruoho return rv;
561 1.14 jruoho }
562 1.14 jruoho
563 1.14 jruoho static void
564 1.14 jruoho acpicpu_md_tstate_status(void *arg1, void *arg2)
565 1.14 jruoho {
566 1.14 jruoho struct acpicpu_tstate *ts = arg1;
567 1.14 jruoho uint64_t val;
568 1.14 jruoho int i;
569 1.14 jruoho
570 1.10 jruoho for (i = val = 0; i < ACPICPU_T_STATE_RETRY; i++) {
571 1.10 jruoho
572 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
573 1.10 jruoho
574 1.10 jruoho if (val == ts->ts_status)
575 1.14 jruoho return;
576 1.10 jruoho
577 1.10 jruoho DELAY(ts->ts_latency);
578 1.10 jruoho }
579 1.10 jruoho
580 1.14 jruoho *(uintptr_t *)arg2 = EAGAIN;
581 1.10 jruoho }
582 1.19 jruoho
583 1.19 jruoho /*
584 1.19 jruoho * A kludge for backwards compatibility.
585 1.19 jruoho */
586 1.19 jruoho static int
587 1.19 jruoho acpicpu_md_pstate_sysctl_init(void)
588 1.19 jruoho {
589 1.19 jruoho const struct sysctlnode *fnode, *mnode, *rnode;
590 1.19 jruoho const char *str;
591 1.19 jruoho int rv;
592 1.19 jruoho
593 1.19 jruoho switch (cpu_vendor) {
594 1.19 jruoho
595 1.19 jruoho case CPUVENDOR_IDT:
596 1.19 jruoho case CPUVENDOR_INTEL:
597 1.19 jruoho str = "est";
598 1.19 jruoho break;
599 1.19 jruoho
600 1.19 jruoho case CPUVENDOR_AMD:
601 1.19 jruoho str = "powernow";
602 1.19 jruoho break;
603 1.19 jruoho
604 1.19 jruoho default:
605 1.19 jruoho return ENODEV;
606 1.19 jruoho }
607 1.19 jruoho
608 1.19 jruoho
609 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, NULL, &rnode,
610 1.19 jruoho CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
611 1.19 jruoho NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
612 1.19 jruoho
613 1.19 jruoho if (rv != 0)
614 1.19 jruoho goto fail;
615 1.19 jruoho
616 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &rnode, &mnode,
617 1.19 jruoho 0, CTLTYPE_NODE, str, NULL,
618 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
619 1.19 jruoho
620 1.19 jruoho if (rv != 0)
621 1.19 jruoho goto fail;
622 1.19 jruoho
623 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &mnode, &fnode,
624 1.19 jruoho 0, CTLTYPE_NODE, "frequency", NULL,
625 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
626 1.19 jruoho
627 1.19 jruoho if (rv != 0)
628 1.19 jruoho goto fail;
629 1.19 jruoho
630 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
631 1.19 jruoho CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
632 1.19 jruoho acpicpu_md_pstate_sysctl_set, 0, NULL, 0, CTL_CREATE, CTL_EOL);
633 1.19 jruoho
634 1.19 jruoho if (rv != 0)
635 1.19 jruoho goto fail;
636 1.19 jruoho
637 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
638 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_INT, "current", NULL,
639 1.19 jruoho acpicpu_md_pstate_sysctl_get, 0, NULL, 0, CTL_CREATE, CTL_EOL);
640 1.19 jruoho
641 1.19 jruoho if (rv != 0)
642 1.19 jruoho goto fail;
643 1.19 jruoho
644 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
645 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
646 1.19 jruoho acpicpu_md_pstate_sysctl_all, 0, NULL, 0, CTL_CREATE, CTL_EOL);
647 1.19 jruoho
648 1.19 jruoho if (rv != 0)
649 1.19 jruoho goto fail;
650 1.19 jruoho
651 1.19 jruoho return 0;
652 1.19 jruoho
653 1.19 jruoho fail:
654 1.19 jruoho if (acpicpu_log != NULL) {
655 1.19 jruoho sysctl_teardown(&acpicpu_log);
656 1.19 jruoho acpicpu_log = NULL;
657 1.19 jruoho }
658 1.19 jruoho
659 1.19 jruoho return rv;
660 1.19 jruoho }
661 1.19 jruoho
662 1.19 jruoho static int
663 1.19 jruoho acpicpu_md_pstate_sysctl_get(SYSCTLFN_ARGS)
664 1.19 jruoho {
665 1.19 jruoho struct cpu_info *ci = curcpu();
666 1.19 jruoho struct acpicpu_softc *sc;
667 1.19 jruoho struct sysctlnode node;
668 1.19 jruoho uint32_t freq;
669 1.19 jruoho int err;
670 1.19 jruoho
671 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
672 1.19 jruoho
673 1.19 jruoho if (sc == NULL)
674 1.19 jruoho return ENXIO;
675 1.19 jruoho
676 1.19 jruoho err = acpicpu_pstate_get(sc, &freq);
677 1.19 jruoho
678 1.19 jruoho if (err != 0)
679 1.19 jruoho return err;
680 1.19 jruoho
681 1.19 jruoho node = *rnode;
682 1.19 jruoho node.sysctl_data = &freq;
683 1.19 jruoho
684 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
685 1.19 jruoho
686 1.19 jruoho if (err != 0 || newp == NULL)
687 1.19 jruoho return err;
688 1.19 jruoho
689 1.19 jruoho return 0;
690 1.19 jruoho }
691 1.19 jruoho
692 1.19 jruoho static int
693 1.19 jruoho acpicpu_md_pstate_sysctl_set(SYSCTLFN_ARGS)
694 1.19 jruoho {
695 1.19 jruoho struct cpu_info *ci = curcpu();
696 1.19 jruoho struct acpicpu_softc *sc;
697 1.19 jruoho struct sysctlnode node;
698 1.19 jruoho uint32_t freq;
699 1.19 jruoho int err;
700 1.19 jruoho
701 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
702 1.19 jruoho
703 1.19 jruoho if (sc == NULL)
704 1.19 jruoho return ENXIO;
705 1.19 jruoho
706 1.19 jruoho err = acpicpu_pstate_get(sc, &freq);
707 1.19 jruoho
708 1.19 jruoho if (err != 0)
709 1.19 jruoho return err;
710 1.19 jruoho
711 1.19 jruoho node = *rnode;
712 1.19 jruoho node.sysctl_data = &freq;
713 1.19 jruoho
714 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
715 1.19 jruoho
716 1.19 jruoho if (err != 0 || newp == NULL)
717 1.19 jruoho return err;
718 1.19 jruoho
719 1.19 jruoho err = acpicpu_pstate_set(sc, freq);
720 1.19 jruoho
721 1.19 jruoho if (err != 0)
722 1.19 jruoho return err;
723 1.19 jruoho
724 1.19 jruoho return 0;
725 1.19 jruoho }
726 1.19 jruoho
727 1.19 jruoho static int
728 1.19 jruoho acpicpu_md_pstate_sysctl_all(SYSCTLFN_ARGS)
729 1.19 jruoho {
730 1.19 jruoho struct cpu_info *ci = curcpu();
731 1.19 jruoho struct acpicpu_softc *sc;
732 1.19 jruoho struct sysctlnode node;
733 1.19 jruoho char buf[1024];
734 1.19 jruoho size_t len;
735 1.19 jruoho uint32_t i;
736 1.19 jruoho int err;
737 1.19 jruoho
738 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
739 1.19 jruoho
740 1.19 jruoho if (sc == NULL)
741 1.19 jruoho return ENXIO;
742 1.19 jruoho
743 1.19 jruoho (void)memset(&buf, 0, sizeof(buf));
744 1.19 jruoho
745 1.19 jruoho mutex_enter(&sc->sc_mtx);
746 1.19 jruoho
747 1.19 jruoho for (len = 0, i = sc->sc_pstate_max; i < sc->sc_pstate_count; i++) {
748 1.19 jruoho
749 1.19 jruoho if (sc->sc_pstate[i].ps_freq == 0)
750 1.19 jruoho continue;
751 1.19 jruoho
752 1.19 jruoho len += snprintf(buf + len, sizeof(buf) - len, "%u%s",
753 1.19 jruoho sc->sc_pstate[i].ps_freq,
754 1.19 jruoho i < (sc->sc_pstate_count - 1) ? " " : "");
755 1.19 jruoho }
756 1.19 jruoho
757 1.19 jruoho mutex_exit(&sc->sc_mtx);
758 1.19 jruoho
759 1.19 jruoho node = *rnode;
760 1.19 jruoho node.sysctl_data = buf;
761 1.19 jruoho
762 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
763 1.19 jruoho
764 1.19 jruoho if (err != 0 || newp == NULL)
765 1.19 jruoho return err;
766 1.19 jruoho
767 1.19 jruoho return 0;
768 1.19 jruoho }
769 1.19 jruoho
770