acpi_cpu_md.c revision 1.30 1 1.30 jruoho /* $NetBSD: acpi_cpu_md.c,v 1.30 2010/08/22 04:42:57 jruoho Exp $ */
2 1.1 jruoho
3 1.1 jruoho /*-
4 1.1 jruoho * Copyright (c) 2010 Jukka Ruohonen <jruohonen (at) iki.fi>
5 1.1 jruoho * All rights reserved.
6 1.1 jruoho *
7 1.1 jruoho * Redistribution and use in source and binary forms, with or without
8 1.1 jruoho * modification, are permitted provided that the following conditions
9 1.1 jruoho * are met:
10 1.1 jruoho *
11 1.1 jruoho * 1. Redistributions of source code must retain the above copyright
12 1.1 jruoho * notice, this list of conditions and the following disclaimer.
13 1.1 jruoho * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jruoho * notice, this list of conditions and the following disclaimer in the
15 1.1 jruoho * documentation and/or other materials provided with the distribution.
16 1.1 jruoho *
17 1.1 jruoho * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 jruoho * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 jruoho * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 jruoho * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 jruoho * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 jruoho * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 jruoho * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 jruoho * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 jruoho * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jruoho * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jruoho * SUCH DAMAGE.
28 1.1 jruoho */
29 1.1 jruoho #include <sys/cdefs.h>
30 1.30 jruoho __KERNEL_RCSID(0, "$NetBSD: acpi_cpu_md.c,v 1.30 2010/08/22 04:42:57 jruoho Exp $");
31 1.1 jruoho
32 1.1 jruoho #include <sys/param.h>
33 1.1 jruoho #include <sys/bus.h>
34 1.1 jruoho #include <sys/kcore.h>
35 1.5 jruoho #include <sys/sysctl.h>
36 1.4 jruoho #include <sys/xcall.h>
37 1.1 jruoho
38 1.1 jruoho #include <x86/cpu.h>
39 1.5 jruoho #include <x86/cpufunc.h>
40 1.5 jruoho #include <x86/cputypes.h>
41 1.1 jruoho #include <x86/cpuvar.h>
42 1.5 jruoho #include <x86/cpu_msr.h>
43 1.1 jruoho #include <x86/machdep.h>
44 1.1 jruoho
45 1.1 jruoho #include <dev/acpi/acpica.h>
46 1.1 jruoho #include <dev/acpi/acpi_cpu.h>
47 1.1 jruoho
48 1.12 jruoho #include <dev/pci/pcivar.h>
49 1.12 jruoho #include <dev/pci/pcidevs.h>
50 1.12 jruoho
51 1.22 jruoho #define CPUID_INTEL_TSC __BIT(8)
52 1.22 jruoho
53 1.17 jruoho #define MSR_0FH_CONTROL 0xc0010041 /* Family 0Fh (and K7). */
54 1.17 jruoho #define MSR_0FH_STATUS 0xc0010042
55 1.17 jruoho
56 1.17 jruoho #define MSR_10H_LIMIT 0xc0010061 /* Families 10h and 11h. */
57 1.17 jruoho #define MSR_10H_CONTROL 0xc0010062
58 1.17 jruoho #define MSR_10H_STATUS 0xc0010063
59 1.17 jruoho #define MSR_10H_CONFIG 0xc0010064
60 1.17 jruoho
61 1.5 jruoho static char native_idle_text[16];
62 1.5 jruoho void (*native_idle)(void) = NULL;
63 1.1 jruoho
64 1.12 jruoho static int acpicpu_md_quirks_piix4(struct pci_attach_args *);
65 1.19 jruoho static void acpicpu_md_pstate_status(void *, void *);
66 1.19 jruoho static void acpicpu_md_tstate_status(void *, void *);
67 1.19 jruoho static int acpicpu_md_pstate_sysctl_init(void);
68 1.5 jruoho static int acpicpu_md_pstate_sysctl_get(SYSCTLFN_PROTO);
69 1.5 jruoho static int acpicpu_md_pstate_sysctl_set(SYSCTLFN_PROTO);
70 1.5 jruoho static int acpicpu_md_pstate_sysctl_all(SYSCTLFN_PROTO);
71 1.5 jruoho
72 1.5 jruoho extern uint32_t cpus_running;
73 1.5 jruoho extern struct acpicpu_softc **acpicpu_sc;
74 1.19 jruoho static struct sysctllog *acpicpu_log = NULL;
75 1.1 jruoho
76 1.1 jruoho uint32_t
77 1.1 jruoho acpicpu_md_cap(void)
78 1.1 jruoho {
79 1.1 jruoho struct cpu_info *ci = curcpu();
80 1.1 jruoho uint32_t val = 0;
81 1.1 jruoho
82 1.17 jruoho if (cpu_vendor != CPUVENDOR_IDT &&
83 1.17 jruoho cpu_vendor != CPUVENDOR_INTEL)
84 1.1 jruoho return val;
85 1.1 jruoho
86 1.1 jruoho /*
87 1.1 jruoho * Basic SMP C-states (required for _CST).
88 1.1 jruoho */
89 1.1 jruoho val |= ACPICPU_PDC_C_C1PT | ACPICPU_PDC_C_C2C3;
90 1.1 jruoho
91 1.1 jruoho /*
92 1.1 jruoho * If MONITOR/MWAIT is available, announce
93 1.1 jruoho * support for native instructions in all C-states.
94 1.1 jruoho */
95 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
96 1.1 jruoho val |= ACPICPU_PDC_C_C1_FFH | ACPICPU_PDC_C_C2C3_FFH;
97 1.1 jruoho
98 1.5 jruoho /*
99 1.10 jruoho * Set native P- and T-states, if available.
100 1.5 jruoho */
101 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
102 1.5 jruoho val |= ACPICPU_PDC_P_FFH;
103 1.5 jruoho
104 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
105 1.10 jruoho val |= ACPICPU_PDC_T_FFH;
106 1.10 jruoho
107 1.1 jruoho return val;
108 1.1 jruoho }
109 1.1 jruoho
110 1.1 jruoho uint32_t
111 1.1 jruoho acpicpu_md_quirks(void)
112 1.1 jruoho {
113 1.1 jruoho struct cpu_info *ci = curcpu();
114 1.12 jruoho struct pci_attach_args pa;
115 1.18 jruoho uint32_t family, val = 0;
116 1.21 jruoho uint32_t regs[4];
117 1.1 jruoho
118 1.1 jruoho if (acpicpu_md_cpus_running() == 1)
119 1.1 jruoho val |= ACPICPU_FLAG_C_BM;
120 1.1 jruoho
121 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
122 1.5 jruoho val |= ACPICPU_FLAG_C_FFH;
123 1.1 jruoho
124 1.25 jruoho val |= ACPICPU_FLAG_C_APIC | ACPICPU_FLAG_C_TSC;
125 1.22 jruoho
126 1.1 jruoho switch (cpu_vendor) {
127 1.1 jruoho
128 1.17 jruoho case CPUVENDOR_IDT:
129 1.22 jruoho
130 1.22 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
131 1.22 jruoho val |= ACPICPU_FLAG_P_FFH;
132 1.22 jruoho
133 1.22 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
134 1.22 jruoho val |= ACPICPU_FLAG_T_FFH;
135 1.22 jruoho
136 1.22 jruoho break;
137 1.22 jruoho
138 1.1 jruoho case CPUVENDOR_INTEL:
139 1.17 jruoho
140 1.22 jruoho val |= ACPICPU_FLAG_C_BM | ACPICPU_FLAG_C_ARB;
141 1.22 jruoho
142 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
143 1.5 jruoho val |= ACPICPU_FLAG_P_FFH;
144 1.5 jruoho
145 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
146 1.10 jruoho val |= ACPICPU_FLAG_T_FFH;
147 1.10 jruoho
148 1.22 jruoho /*
149 1.25 jruoho * Check whether MSR_APERF, MSR_MPERF, and Turbo
150 1.25 jruoho * Boost are available. Also see if we might have
151 1.25 jruoho * an invariant local APIC timer ("ARAT").
152 1.23 jruoho */
153 1.23 jruoho if (cpuid_level >= 0x06) {
154 1.23 jruoho
155 1.23 jruoho x86_cpuid(0x06, regs);
156 1.23 jruoho
157 1.25 jruoho if ((regs[2] & __BIT(0)) != 0) /* ECX.06[0] */
158 1.23 jruoho val |= ACPICPU_FLAG_P_HW;
159 1.23 jruoho
160 1.25 jruoho if ((regs[0] & __BIT(1)) != 0) /* EAX.06[1] */
161 1.24 jruoho val |= ACPICPU_FLAG_P_TURBO;
162 1.25 jruoho
163 1.25 jruoho if ((regs[0] & __BIT(2)) != 0) /* EAX.06[2] */
164 1.25 jruoho val &= ~ACPICPU_FLAG_C_APIC;
165 1.23 jruoho }
166 1.23 jruoho
167 1.23 jruoho /*
168 1.22 jruoho * Detect whether TSC is invariant. If it is not,
169 1.22 jruoho * we keep the flag to note that TSC will not run
170 1.22 jruoho * at constant rate. Depending on the CPU, this may
171 1.22 jruoho * affect P- and T-state changes, but especially
172 1.22 jruoho * relevant are C-states; with variant TSC, states
173 1.24 jruoho * larger than C1 may completely stop the counter.
174 1.22 jruoho */
175 1.22 jruoho x86_cpuid(0x80000000, regs);
176 1.22 jruoho
177 1.22 jruoho if (regs[0] >= 0x80000007) {
178 1.22 jruoho
179 1.22 jruoho x86_cpuid(0x80000007, regs);
180 1.22 jruoho
181 1.22 jruoho if ((regs[3] & CPUID_INTEL_TSC) != 0)
182 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
183 1.22 jruoho }
184 1.22 jruoho
185 1.17 jruoho break;
186 1.12 jruoho
187 1.17 jruoho case CPUVENDOR_AMD:
188 1.17 jruoho
189 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
190 1.18 jruoho
191 1.18 jruoho if (family == 0xf)
192 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
193 1.18 jruoho
194 1.18 jruoho switch (family) {
195 1.1 jruoho
196 1.22 jruoho case 0x0f:
197 1.17 jruoho case 0x10:
198 1.17 jruoho case 0x11:
199 1.1 jruoho
200 1.21 jruoho x86_cpuid(0x80000007, regs);
201 1.21 jruoho
202 1.22 jruoho if ((regs[3] & CPUID_APM_TSC) != 0)
203 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
204 1.22 jruoho
205 1.21 jruoho if ((regs[3] & CPUID_APM_HWP) != 0)
206 1.17 jruoho val |= ACPICPU_FLAG_P_FFH;
207 1.21 jruoho
208 1.21 jruoho if ((regs[3] & CPUID_APM_CPB) != 0)
209 1.21 jruoho val |= ACPICPU_FLAG_P_TURBO;
210 1.17 jruoho }
211 1.1 jruoho
212 1.1 jruoho break;
213 1.1 jruoho }
214 1.1 jruoho
215 1.12 jruoho /*
216 1.12 jruoho * There are several erratums for PIIX4.
217 1.12 jruoho */
218 1.12 jruoho if (pci_find_device(&pa, acpicpu_md_quirks_piix4) != 0)
219 1.12 jruoho val |= ACPICPU_FLAG_PIIX4;
220 1.12 jruoho
221 1.1 jruoho return val;
222 1.1 jruoho }
223 1.1 jruoho
224 1.12 jruoho static int
225 1.12 jruoho acpicpu_md_quirks_piix4(struct pci_attach_args *pa)
226 1.12 jruoho {
227 1.12 jruoho
228 1.12 jruoho /*
229 1.12 jruoho * XXX: The pci_find_device(9) function only
230 1.12 jruoho * deals with attached devices. Change this
231 1.12 jruoho * to use something like pci_device_foreach().
232 1.12 jruoho */
233 1.12 jruoho if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
234 1.12 jruoho return 0;
235 1.12 jruoho
236 1.12 jruoho if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82371AB_ISA ||
237 1.12 jruoho PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82440MX_PMC)
238 1.12 jruoho return 1;
239 1.12 jruoho
240 1.12 jruoho return 0;
241 1.12 jruoho }
242 1.12 jruoho
243 1.1 jruoho uint32_t
244 1.1 jruoho acpicpu_md_cpus_running(void)
245 1.1 jruoho {
246 1.1 jruoho
247 1.1 jruoho return popcount32(cpus_running);
248 1.1 jruoho }
249 1.1 jruoho
250 1.1 jruoho int
251 1.8 jruoho acpicpu_md_idle_start(void)
252 1.1 jruoho {
253 1.1 jruoho const size_t size = sizeof(native_idle_text);
254 1.1 jruoho
255 1.1 jruoho x86_disable_intr();
256 1.1 jruoho x86_cpu_idle_get(&native_idle, native_idle_text, size);
257 1.1 jruoho x86_cpu_idle_set(acpicpu_cstate_idle, "acpi");
258 1.1 jruoho x86_enable_intr();
259 1.1 jruoho
260 1.1 jruoho return 0;
261 1.1 jruoho }
262 1.1 jruoho
263 1.1 jruoho int
264 1.1 jruoho acpicpu_md_idle_stop(void)
265 1.1 jruoho {
266 1.4 jruoho uint64_t xc;
267 1.1 jruoho
268 1.1 jruoho x86_disable_intr();
269 1.1 jruoho x86_cpu_idle_set(native_idle, native_idle_text);
270 1.1 jruoho x86_enable_intr();
271 1.1 jruoho
272 1.4 jruoho /*
273 1.4 jruoho * Run a cross-call to ensure that all CPUs are
274 1.4 jruoho * out from the ACPI idle-loop before detachment.
275 1.4 jruoho */
276 1.4 jruoho xc = xc_broadcast(0, (xcfunc_t)nullop, NULL, NULL);
277 1.4 jruoho xc_wait(xc);
278 1.1 jruoho
279 1.1 jruoho return 0;
280 1.1 jruoho }
281 1.1 jruoho
282 1.3 jruoho /*
283 1.3 jruoho * The MD idle loop. Called with interrupts disabled.
284 1.3 jruoho */
285 1.1 jruoho void
286 1.1 jruoho acpicpu_md_idle_enter(int method, int state)
287 1.1 jruoho {
288 1.3 jruoho struct cpu_info *ci = curcpu();
289 1.1 jruoho
290 1.1 jruoho switch (method) {
291 1.1 jruoho
292 1.1 jruoho case ACPICPU_C_STATE_FFH:
293 1.3 jruoho
294 1.3 jruoho x86_enable_intr();
295 1.3 jruoho x86_monitor(&ci->ci_want_resched, 0, 0);
296 1.3 jruoho
297 1.3 jruoho if (__predict_false(ci->ci_want_resched) != 0)
298 1.3 jruoho return;
299 1.3 jruoho
300 1.1 jruoho x86_mwait((state - 1) << 4, 0);
301 1.1 jruoho break;
302 1.1 jruoho
303 1.1 jruoho case ACPICPU_C_STATE_HALT:
304 1.3 jruoho
305 1.3 jruoho if (__predict_false(ci->ci_want_resched) != 0) {
306 1.3 jruoho x86_enable_intr();
307 1.3 jruoho return;
308 1.3 jruoho }
309 1.3 jruoho
310 1.1 jruoho x86_stihlt();
311 1.1 jruoho break;
312 1.1 jruoho }
313 1.1 jruoho }
314 1.5 jruoho
315 1.5 jruoho int
316 1.5 jruoho acpicpu_md_pstate_start(void)
317 1.5 jruoho {
318 1.20 jruoho const uint64_t est = __BIT(16);
319 1.20 jruoho uint64_t val;
320 1.20 jruoho
321 1.20 jruoho switch (cpu_vendor) {
322 1.20 jruoho
323 1.20 jruoho case CPUVENDOR_IDT:
324 1.20 jruoho case CPUVENDOR_INTEL:
325 1.20 jruoho
326 1.20 jruoho val = rdmsr(MSR_MISC_ENABLE);
327 1.20 jruoho
328 1.20 jruoho if ((val & est) == 0) {
329 1.20 jruoho
330 1.20 jruoho val |= est;
331 1.20 jruoho
332 1.20 jruoho wrmsr(MSR_MISC_ENABLE, val);
333 1.20 jruoho val = rdmsr(MSR_MISC_ENABLE);
334 1.20 jruoho
335 1.20 jruoho if ((val & est) == 0)
336 1.20 jruoho return ENOTTY;
337 1.20 jruoho }
338 1.20 jruoho }
339 1.9 jruoho
340 1.19 jruoho return acpicpu_md_pstate_sysctl_init();
341 1.5 jruoho }
342 1.5 jruoho
343 1.5 jruoho int
344 1.5 jruoho acpicpu_md_pstate_stop(void)
345 1.5 jruoho {
346 1.5 jruoho
347 1.19 jruoho if (acpicpu_log != NULL)
348 1.19 jruoho sysctl_teardown(&acpicpu_log);
349 1.5 jruoho
350 1.5 jruoho return 0;
351 1.5 jruoho }
352 1.5 jruoho
353 1.5 jruoho int
354 1.15 jruoho acpicpu_md_pstate_pss(struct acpicpu_softc *sc)
355 1.5 jruoho {
356 1.15 jruoho struct acpicpu_pstate *ps, msr;
357 1.17 jruoho struct cpu_info *ci = curcpu();
358 1.18 jruoho uint32_t family, i = 0;
359 1.13 jruoho
360 1.15 jruoho (void)memset(&msr, 0, sizeof(struct acpicpu_pstate));
361 1.13 jruoho
362 1.5 jruoho switch (cpu_vendor) {
363 1.5 jruoho
364 1.17 jruoho case CPUVENDOR_IDT:
365 1.5 jruoho case CPUVENDOR_INTEL:
366 1.15 jruoho msr.ps_control_addr = MSR_PERF_CTL;
367 1.15 jruoho msr.ps_control_mask = __BITS(0, 15);
368 1.15 jruoho
369 1.15 jruoho msr.ps_status_addr = MSR_PERF_STATUS;
370 1.15 jruoho msr.ps_status_mask = __BITS(0, 15);
371 1.13 jruoho break;
372 1.13 jruoho
373 1.13 jruoho case CPUVENDOR_AMD:
374 1.13 jruoho
375 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
376 1.18 jruoho
377 1.18 jruoho if (family == 0xf)
378 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
379 1.18 jruoho
380 1.18 jruoho switch (family) {
381 1.17 jruoho
382 1.17 jruoho case 0x10:
383 1.17 jruoho case 0x11:
384 1.17 jruoho msr.ps_control_addr = MSR_10H_CONTROL;
385 1.17 jruoho msr.ps_control_mask = __BITS(0, 2);
386 1.17 jruoho
387 1.17 jruoho msr.ps_status_addr = MSR_10H_STATUS;
388 1.17 jruoho msr.ps_status_mask = __BITS(0, 2);
389 1.17 jruoho break;
390 1.17 jruoho
391 1.17 jruoho default:
392 1.17 jruoho
393 1.17 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_XPSS) == 0)
394 1.17 jruoho return EOPNOTSUPP;
395 1.17 jruoho }
396 1.13 jruoho
397 1.13 jruoho break;
398 1.13 jruoho
399 1.13 jruoho default:
400 1.13 jruoho return ENODEV;
401 1.13 jruoho }
402 1.5 jruoho
403 1.26 jruoho /*
404 1.26 jruoho * Fill the P-state structures with MSR addresses that are
405 1.27 jruoho * known to be correct. If we do not know the addresses,
406 1.27 jruoho * leave the values intact. If a vendor uses XPSS, we do
407 1.27 jruoho * not necessary need to do anything to support new CPUs.
408 1.26 jruoho */
409 1.15 jruoho while (i < sc->sc_pstate_count) {
410 1.15 jruoho
411 1.15 jruoho ps = &sc->sc_pstate[i];
412 1.15 jruoho
413 1.27 jruoho if (msr.ps_status_addr != 0)
414 1.15 jruoho ps->ps_status_addr = msr.ps_status_addr;
415 1.15 jruoho
416 1.27 jruoho if (msr.ps_status_mask != 0)
417 1.15 jruoho ps->ps_status_mask = msr.ps_status_mask;
418 1.15 jruoho
419 1.27 jruoho if (msr.ps_control_addr != 0)
420 1.15 jruoho ps->ps_control_addr = msr.ps_control_addr;
421 1.15 jruoho
422 1.27 jruoho if (msr.ps_control_mask != 0)
423 1.15 jruoho ps->ps_control_mask = msr.ps_control_mask;
424 1.15 jruoho
425 1.15 jruoho i++;
426 1.15 jruoho }
427 1.15 jruoho
428 1.24 jruoho /*
429 1.24 jruoho * When the state is P0 and Turbo Boost has been
430 1.24 jruoho * detected, we need to skip the status check as
431 1.24 jruoho * BIOS may not report right comparison values for
432 1.25 jruoho * the IA32_PERF_STATUS register. Note that this
433 1.25 jruoho * issue is specific to Intel. For discussion, see:
434 1.24 jruoho *
435 1.24 jruoho * Intel Corporation: Intel Turbo Boost Technology
436 1.24 jruoho * in Intel Core(tm) Microarchitectures (Nehalem)
437 1.24 jruoho * Based Processors. White Paper, November 2008.
438 1.24 jruoho */
439 1.24 jruoho if (cpu_vendor != CPUVENDOR_INTEL)
440 1.24 jruoho return 0;
441 1.24 jruoho
442 1.24 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_TURBO) == 0)
443 1.24 jruoho return 0;
444 1.24 jruoho
445 1.24 jruoho if (sc->sc_pstate[1].ps_freq + 1 == sc->sc_pstate[0].ps_freq)
446 1.24 jruoho sc->sc_pstate[0].ps_flags |= ACPICPU_FLAG_P_TURBO;
447 1.24 jruoho
448 1.15 jruoho return 0;
449 1.15 jruoho }
450 1.15 jruoho
451 1.15 jruoho int
452 1.15 jruoho acpicpu_md_pstate_get(struct acpicpu_softc *sc, uint32_t *freq)
453 1.15 jruoho {
454 1.15 jruoho struct acpicpu_pstate *ps = NULL;
455 1.15 jruoho uint64_t val;
456 1.15 jruoho uint32_t i;
457 1.15 jruoho
458 1.15 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
459 1.15 jruoho
460 1.15 jruoho ps = &sc->sc_pstate[i];
461 1.15 jruoho
462 1.15 jruoho if (ps->ps_freq != 0)
463 1.15 jruoho break;
464 1.15 jruoho }
465 1.15 jruoho
466 1.15 jruoho if (__predict_false(ps == NULL))
467 1.17 jruoho return ENODEV;
468 1.15 jruoho
469 1.28 jruoho if (__predict_false(ps->ps_status_addr == 0))
470 1.13 jruoho return EINVAL;
471 1.5 jruoho
472 1.13 jruoho val = rdmsr(ps->ps_status_addr);
473 1.5 jruoho
474 1.28 jruoho if (__predict_true(ps->ps_status_mask != 0))
475 1.13 jruoho val = val & ps->ps_status_mask;
476 1.5 jruoho
477 1.13 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
478 1.5 jruoho
479 1.13 jruoho ps = &sc->sc_pstate[i];
480 1.5 jruoho
481 1.13 jruoho if (ps->ps_freq == 0)
482 1.13 jruoho continue;
483 1.5 jruoho
484 1.29 jruoho if (val == ps->ps_status) {
485 1.13 jruoho *freq = ps->ps_freq;
486 1.13 jruoho return 0;
487 1.13 jruoho }
488 1.5 jruoho }
489 1.5 jruoho
490 1.13 jruoho return EIO;
491 1.5 jruoho }
492 1.5 jruoho
493 1.5 jruoho int
494 1.5 jruoho acpicpu_md_pstate_set(struct acpicpu_pstate *ps)
495 1.5 jruoho {
496 1.5 jruoho struct msr_rw_info msr;
497 1.14 jruoho uint64_t xc;
498 1.14 jruoho int rv = 0;
499 1.5 jruoho
500 1.13 jruoho msr.msr_read = false;
501 1.13 jruoho msr.msr_type = ps->ps_control_addr;
502 1.13 jruoho msr.msr_value = ps->ps_control;
503 1.13 jruoho
504 1.24 jruoho if (__predict_true(ps->ps_control_mask != 0)) {
505 1.13 jruoho msr.msr_mask = ps->ps_control_mask;
506 1.13 jruoho msr.msr_read = true;
507 1.13 jruoho }
508 1.13 jruoho
509 1.5 jruoho xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
510 1.5 jruoho xc_wait(xc);
511 1.5 jruoho
512 1.29 jruoho if (__predict_false(ps->ps_status == 0))
513 1.30 jruoho goto out;
514 1.29 jruoho
515 1.24 jruoho if (__predict_false(ps->ps_status_addr == 0))
516 1.30 jruoho goto out;
517 1.24 jruoho
518 1.24 jruoho if ((ps->ps_flags & ACPICPU_FLAG_P_TURBO) != 0)
519 1.30 jruoho goto out;
520 1.13 jruoho
521 1.14 jruoho xc = xc_broadcast(0, (xcfunc_t)acpicpu_md_pstate_status, ps, &rv);
522 1.14 jruoho xc_wait(xc);
523 1.14 jruoho
524 1.14 jruoho return rv;
525 1.30 jruoho
526 1.30 jruoho out:
527 1.30 jruoho DELAY(ps->ps_latency);
528 1.30 jruoho
529 1.30 jruoho return 0;
530 1.14 jruoho }
531 1.14 jruoho
532 1.14 jruoho static void
533 1.14 jruoho acpicpu_md_pstate_status(void *arg1, void *arg2)
534 1.14 jruoho {
535 1.14 jruoho struct acpicpu_pstate *ps = arg1;
536 1.14 jruoho uint64_t val;
537 1.14 jruoho int i;
538 1.14 jruoho
539 1.5 jruoho for (i = val = 0; i < ACPICPU_P_STATE_RETRY; i++) {
540 1.5 jruoho
541 1.13 jruoho val = rdmsr(ps->ps_status_addr);
542 1.13 jruoho
543 1.24 jruoho if (__predict_true(ps->ps_status_mask != 0))
544 1.13 jruoho val = val & ps->ps_status_mask;
545 1.5 jruoho
546 1.29 jruoho if (val == ps->ps_status)
547 1.14 jruoho return;
548 1.5 jruoho
549 1.5 jruoho DELAY(ps->ps_latency);
550 1.5 jruoho }
551 1.5 jruoho
552 1.14 jruoho *(uintptr_t *)arg2 = EAGAIN;
553 1.5 jruoho }
554 1.10 jruoho
555 1.10 jruoho int
556 1.10 jruoho acpicpu_md_tstate_get(struct acpicpu_softc *sc, uint32_t *percent)
557 1.10 jruoho {
558 1.10 jruoho struct acpicpu_tstate *ts;
559 1.14 jruoho uint64_t val;
560 1.10 jruoho uint32_t i;
561 1.10 jruoho
562 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
563 1.10 jruoho
564 1.10 jruoho for (i = 0; i < sc->sc_tstate_count; i++) {
565 1.10 jruoho
566 1.10 jruoho ts = &sc->sc_tstate[i];
567 1.10 jruoho
568 1.10 jruoho if (ts->ts_percent == 0)
569 1.10 jruoho continue;
570 1.10 jruoho
571 1.29 jruoho if (val == ts->ts_status) {
572 1.10 jruoho *percent = ts->ts_percent;
573 1.10 jruoho return 0;
574 1.10 jruoho }
575 1.10 jruoho }
576 1.10 jruoho
577 1.10 jruoho return EIO;
578 1.10 jruoho }
579 1.10 jruoho
580 1.10 jruoho int
581 1.10 jruoho acpicpu_md_tstate_set(struct acpicpu_tstate *ts)
582 1.10 jruoho {
583 1.10 jruoho struct msr_rw_info msr;
584 1.14 jruoho uint64_t xc;
585 1.14 jruoho int rv = 0;
586 1.10 jruoho
587 1.14 jruoho msr.msr_read = true;
588 1.14 jruoho msr.msr_type = MSR_THERM_CONTROL;
589 1.14 jruoho msr.msr_value = ts->ts_control;
590 1.14 jruoho msr.msr_mask = __BITS(1, 4);
591 1.10 jruoho
592 1.10 jruoho xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
593 1.10 jruoho xc_wait(xc);
594 1.10 jruoho
595 1.30 jruoho if (ts->ts_status == 0) {
596 1.30 jruoho DELAY(ts->ts_latency);
597 1.10 jruoho return 0;
598 1.30 jruoho }
599 1.10 jruoho
600 1.14 jruoho xc = xc_broadcast(0, (xcfunc_t)acpicpu_md_tstate_status, ts, &rv);
601 1.14 jruoho xc_wait(xc);
602 1.14 jruoho
603 1.14 jruoho return rv;
604 1.14 jruoho }
605 1.14 jruoho
606 1.14 jruoho static void
607 1.14 jruoho acpicpu_md_tstate_status(void *arg1, void *arg2)
608 1.14 jruoho {
609 1.14 jruoho struct acpicpu_tstate *ts = arg1;
610 1.14 jruoho uint64_t val;
611 1.14 jruoho int i;
612 1.14 jruoho
613 1.10 jruoho for (i = val = 0; i < ACPICPU_T_STATE_RETRY; i++) {
614 1.10 jruoho
615 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
616 1.10 jruoho
617 1.29 jruoho if (val == ts->ts_status)
618 1.14 jruoho return;
619 1.10 jruoho
620 1.10 jruoho DELAY(ts->ts_latency);
621 1.10 jruoho }
622 1.10 jruoho
623 1.14 jruoho *(uintptr_t *)arg2 = EAGAIN;
624 1.10 jruoho }
625 1.19 jruoho
626 1.19 jruoho /*
627 1.19 jruoho * A kludge for backwards compatibility.
628 1.19 jruoho */
629 1.19 jruoho static int
630 1.19 jruoho acpicpu_md_pstate_sysctl_init(void)
631 1.19 jruoho {
632 1.19 jruoho const struct sysctlnode *fnode, *mnode, *rnode;
633 1.19 jruoho const char *str;
634 1.19 jruoho int rv;
635 1.19 jruoho
636 1.19 jruoho switch (cpu_vendor) {
637 1.19 jruoho
638 1.19 jruoho case CPUVENDOR_IDT:
639 1.19 jruoho case CPUVENDOR_INTEL:
640 1.19 jruoho str = "est";
641 1.19 jruoho break;
642 1.19 jruoho
643 1.19 jruoho case CPUVENDOR_AMD:
644 1.19 jruoho str = "powernow";
645 1.19 jruoho break;
646 1.19 jruoho
647 1.19 jruoho default:
648 1.19 jruoho return ENODEV;
649 1.19 jruoho }
650 1.19 jruoho
651 1.19 jruoho
652 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, NULL, &rnode,
653 1.19 jruoho CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
654 1.19 jruoho NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
655 1.19 jruoho
656 1.19 jruoho if (rv != 0)
657 1.19 jruoho goto fail;
658 1.19 jruoho
659 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &rnode, &mnode,
660 1.19 jruoho 0, CTLTYPE_NODE, str, NULL,
661 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
662 1.19 jruoho
663 1.19 jruoho if (rv != 0)
664 1.19 jruoho goto fail;
665 1.19 jruoho
666 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &mnode, &fnode,
667 1.19 jruoho 0, CTLTYPE_NODE, "frequency", NULL,
668 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
669 1.19 jruoho
670 1.19 jruoho if (rv != 0)
671 1.19 jruoho goto fail;
672 1.19 jruoho
673 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
674 1.19 jruoho CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
675 1.19 jruoho acpicpu_md_pstate_sysctl_set, 0, NULL, 0, CTL_CREATE, CTL_EOL);
676 1.19 jruoho
677 1.19 jruoho if (rv != 0)
678 1.19 jruoho goto fail;
679 1.19 jruoho
680 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
681 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_INT, "current", NULL,
682 1.19 jruoho acpicpu_md_pstate_sysctl_get, 0, NULL, 0, CTL_CREATE, CTL_EOL);
683 1.19 jruoho
684 1.19 jruoho if (rv != 0)
685 1.19 jruoho goto fail;
686 1.19 jruoho
687 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
688 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
689 1.19 jruoho acpicpu_md_pstate_sysctl_all, 0, NULL, 0, CTL_CREATE, CTL_EOL);
690 1.19 jruoho
691 1.19 jruoho if (rv != 0)
692 1.19 jruoho goto fail;
693 1.19 jruoho
694 1.19 jruoho return 0;
695 1.19 jruoho
696 1.19 jruoho fail:
697 1.19 jruoho if (acpicpu_log != NULL) {
698 1.19 jruoho sysctl_teardown(&acpicpu_log);
699 1.19 jruoho acpicpu_log = NULL;
700 1.19 jruoho }
701 1.19 jruoho
702 1.19 jruoho return rv;
703 1.19 jruoho }
704 1.19 jruoho
705 1.19 jruoho static int
706 1.19 jruoho acpicpu_md_pstate_sysctl_get(SYSCTLFN_ARGS)
707 1.19 jruoho {
708 1.19 jruoho struct cpu_info *ci = curcpu();
709 1.19 jruoho struct acpicpu_softc *sc;
710 1.19 jruoho struct sysctlnode node;
711 1.19 jruoho uint32_t freq;
712 1.19 jruoho int err;
713 1.19 jruoho
714 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
715 1.19 jruoho
716 1.19 jruoho if (sc == NULL)
717 1.19 jruoho return ENXIO;
718 1.19 jruoho
719 1.19 jruoho err = acpicpu_pstate_get(sc, &freq);
720 1.19 jruoho
721 1.19 jruoho if (err != 0)
722 1.19 jruoho return err;
723 1.19 jruoho
724 1.19 jruoho node = *rnode;
725 1.19 jruoho node.sysctl_data = &freq;
726 1.19 jruoho
727 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
728 1.19 jruoho
729 1.19 jruoho if (err != 0 || newp == NULL)
730 1.19 jruoho return err;
731 1.19 jruoho
732 1.19 jruoho return 0;
733 1.19 jruoho }
734 1.19 jruoho
735 1.19 jruoho static int
736 1.19 jruoho acpicpu_md_pstate_sysctl_set(SYSCTLFN_ARGS)
737 1.19 jruoho {
738 1.19 jruoho struct cpu_info *ci = curcpu();
739 1.19 jruoho struct acpicpu_softc *sc;
740 1.19 jruoho struct sysctlnode node;
741 1.19 jruoho uint32_t freq;
742 1.19 jruoho int err;
743 1.19 jruoho
744 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
745 1.19 jruoho
746 1.19 jruoho if (sc == NULL)
747 1.19 jruoho return ENXIO;
748 1.19 jruoho
749 1.19 jruoho err = acpicpu_pstate_get(sc, &freq);
750 1.19 jruoho
751 1.19 jruoho if (err != 0)
752 1.19 jruoho return err;
753 1.19 jruoho
754 1.19 jruoho node = *rnode;
755 1.19 jruoho node.sysctl_data = &freq;
756 1.19 jruoho
757 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
758 1.19 jruoho
759 1.19 jruoho if (err != 0 || newp == NULL)
760 1.19 jruoho return err;
761 1.19 jruoho
762 1.19 jruoho err = acpicpu_pstate_set(sc, freq);
763 1.19 jruoho
764 1.19 jruoho if (err != 0)
765 1.19 jruoho return err;
766 1.19 jruoho
767 1.19 jruoho return 0;
768 1.19 jruoho }
769 1.19 jruoho
770 1.19 jruoho static int
771 1.19 jruoho acpicpu_md_pstate_sysctl_all(SYSCTLFN_ARGS)
772 1.19 jruoho {
773 1.19 jruoho struct cpu_info *ci = curcpu();
774 1.19 jruoho struct acpicpu_softc *sc;
775 1.19 jruoho struct sysctlnode node;
776 1.19 jruoho char buf[1024];
777 1.19 jruoho size_t len;
778 1.19 jruoho uint32_t i;
779 1.19 jruoho int err;
780 1.19 jruoho
781 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
782 1.19 jruoho
783 1.19 jruoho if (sc == NULL)
784 1.19 jruoho return ENXIO;
785 1.19 jruoho
786 1.19 jruoho (void)memset(&buf, 0, sizeof(buf));
787 1.19 jruoho
788 1.19 jruoho mutex_enter(&sc->sc_mtx);
789 1.19 jruoho
790 1.19 jruoho for (len = 0, i = sc->sc_pstate_max; i < sc->sc_pstate_count; i++) {
791 1.19 jruoho
792 1.19 jruoho if (sc->sc_pstate[i].ps_freq == 0)
793 1.19 jruoho continue;
794 1.19 jruoho
795 1.19 jruoho len += snprintf(buf + len, sizeof(buf) - len, "%u%s",
796 1.19 jruoho sc->sc_pstate[i].ps_freq,
797 1.19 jruoho i < (sc->sc_pstate_count - 1) ? " " : "");
798 1.19 jruoho }
799 1.19 jruoho
800 1.19 jruoho mutex_exit(&sc->sc_mtx);
801 1.19 jruoho
802 1.19 jruoho node = *rnode;
803 1.19 jruoho node.sysctl_data = buf;
804 1.19 jruoho
805 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
806 1.19 jruoho
807 1.19 jruoho if (err != 0 || newp == NULL)
808 1.19 jruoho return err;
809 1.19 jruoho
810 1.19 jruoho return 0;
811 1.19 jruoho }
812 1.19 jruoho
813