acpi_cpu_md.c revision 1.32 1 1.32 jruoho /* $NetBSD: acpi_cpu_md.c,v 1.32 2010/08/24 07:28:00 jruoho Exp $ */
2 1.1 jruoho
3 1.1 jruoho /*-
4 1.1 jruoho * Copyright (c) 2010 Jukka Ruohonen <jruohonen (at) iki.fi>
5 1.1 jruoho * All rights reserved.
6 1.1 jruoho *
7 1.1 jruoho * Redistribution and use in source and binary forms, with or without
8 1.1 jruoho * modification, are permitted provided that the following conditions
9 1.1 jruoho * are met:
10 1.1 jruoho *
11 1.1 jruoho * 1. Redistributions of source code must retain the above copyright
12 1.1 jruoho * notice, this list of conditions and the following disclaimer.
13 1.1 jruoho * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jruoho * notice, this list of conditions and the following disclaimer in the
15 1.1 jruoho * documentation and/or other materials provided with the distribution.
16 1.1 jruoho *
17 1.1 jruoho * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 jruoho * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 jruoho * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 jruoho * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 jruoho * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 jruoho * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 jruoho * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 jruoho * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 jruoho * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jruoho * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jruoho * SUCH DAMAGE.
28 1.1 jruoho */
29 1.1 jruoho #include <sys/cdefs.h>
30 1.32 jruoho __KERNEL_RCSID(0, "$NetBSD: acpi_cpu_md.c,v 1.32 2010/08/24 07:28:00 jruoho Exp $");
31 1.1 jruoho
32 1.1 jruoho #include <sys/param.h>
33 1.1 jruoho #include <sys/bus.h>
34 1.1 jruoho #include <sys/kcore.h>
35 1.5 jruoho #include <sys/sysctl.h>
36 1.4 jruoho #include <sys/xcall.h>
37 1.1 jruoho
38 1.1 jruoho #include <x86/cpu.h>
39 1.5 jruoho #include <x86/cpufunc.h>
40 1.5 jruoho #include <x86/cputypes.h>
41 1.1 jruoho #include <x86/cpuvar.h>
42 1.5 jruoho #include <x86/cpu_msr.h>
43 1.1 jruoho #include <x86/machdep.h>
44 1.1 jruoho
45 1.1 jruoho #include <dev/acpi/acpica.h>
46 1.1 jruoho #include <dev/acpi/acpi_cpu.h>
47 1.1 jruoho
48 1.12 jruoho #include <dev/pci/pcivar.h>
49 1.12 jruoho #include <dev/pci/pcidevs.h>
50 1.12 jruoho
51 1.32 jruoho /*
52 1.32 jruoho * AMD families 10h and 11h.
53 1.32 jruoho */
54 1.32 jruoho #define MSR_10H_LIMIT 0xc0010061
55 1.32 jruoho #define MSR_10H_CONTROL 0xc0010062
56 1.32 jruoho #define MSR_10H_STATUS 0xc0010063
57 1.32 jruoho #define MSR_10H_CONFIG 0xc0010064
58 1.22 jruoho
59 1.32 jruoho /*
60 1.32 jruoho * AMD family 0Fh.
61 1.32 jruoho */
62 1.32 jruoho #define MSR_0FH_CONTROL 0xc0010041
63 1.17 jruoho #define MSR_0FH_STATUS 0xc0010042
64 1.17 jruoho
65 1.32 jruoho #define MSR_0FH_STATUS_CFID __BITS( 0, 5)
66 1.32 jruoho #define MSR_0FH_STATUS_CVID __BITS(32, 36)
67 1.32 jruoho #define MSR_0FH_STATUS_PENDING __BITS(31, 31)
68 1.32 jruoho
69 1.32 jruoho #define MSR_0FH_CONTROL_FID __BITS( 0, 5)
70 1.32 jruoho #define MSR_0FH_CONTROL_VID __BITS( 8, 12)
71 1.32 jruoho #define MSR_0FH_CONTROL_CHG __BITS(16, 16)
72 1.32 jruoho #define MSR_0FH_CONTROL_CNT __BITS(32, 51)
73 1.32 jruoho
74 1.32 jruoho #define ACPI_0FH_STATUS_FID __BITS( 0, 5)
75 1.32 jruoho #define ACPI_0FH_STATUS_VID __BITS( 6, 10)
76 1.32 jruoho
77 1.32 jruoho #define ACPI_0FH_CONTROL_FID __BITS( 0, 5)
78 1.32 jruoho #define ACPI_0FH_CONTROL_VID __BITS( 6, 10)
79 1.32 jruoho #define ACPI_0FH_CONTROL_VST __BITS(11, 17)
80 1.32 jruoho #define ACPI_0FH_CONTROL_MVS __BITS(18, 19)
81 1.32 jruoho #define ACPI_0FH_CONTROL_PLL __BITS(20, 26)
82 1.32 jruoho #define ACPI_0FH_CONTROL_RVO __BITS(28, 29)
83 1.32 jruoho #define ACPI_0FH_CONTROL_IRT __BITS(30, 31)
84 1.32 jruoho
85 1.32 jruoho #define FID_TO_VCO_FID(fidd) (((fid) < 8) ? (8 + ((fid) << 1)) : (fid))
86 1.17 jruoho
87 1.5 jruoho static char native_idle_text[16];
88 1.5 jruoho void (*native_idle)(void) = NULL;
89 1.1 jruoho
90 1.12 jruoho static int acpicpu_md_quirks_piix4(struct pci_attach_args *);
91 1.19 jruoho static void acpicpu_md_pstate_status(void *, void *);
92 1.32 jruoho static int acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *,
93 1.32 jruoho uint32_t *);
94 1.32 jruoho static int acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *);
95 1.32 jruoho static int acpicpu_md_pstate_fidvid_read(uint32_t *, uint32_t *);
96 1.32 jruoho static void acpicpu_md_pstate_fidvid_write(uint32_t, uint32_t,
97 1.32 jruoho uint32_t, uint32_t);
98 1.19 jruoho static void acpicpu_md_tstate_status(void *, void *);
99 1.19 jruoho static int acpicpu_md_pstate_sysctl_init(void);
100 1.5 jruoho static int acpicpu_md_pstate_sysctl_get(SYSCTLFN_PROTO);
101 1.5 jruoho static int acpicpu_md_pstate_sysctl_set(SYSCTLFN_PROTO);
102 1.5 jruoho static int acpicpu_md_pstate_sysctl_all(SYSCTLFN_PROTO);
103 1.5 jruoho
104 1.5 jruoho extern uint32_t cpus_running;
105 1.5 jruoho extern struct acpicpu_softc **acpicpu_sc;
106 1.19 jruoho static struct sysctllog *acpicpu_log = NULL;
107 1.1 jruoho
108 1.1 jruoho uint32_t
109 1.1 jruoho acpicpu_md_cap(void)
110 1.1 jruoho {
111 1.1 jruoho struct cpu_info *ci = curcpu();
112 1.1 jruoho uint32_t val = 0;
113 1.1 jruoho
114 1.17 jruoho if (cpu_vendor != CPUVENDOR_IDT &&
115 1.17 jruoho cpu_vendor != CPUVENDOR_INTEL)
116 1.1 jruoho return val;
117 1.1 jruoho
118 1.1 jruoho /*
119 1.1 jruoho * Basic SMP C-states (required for _CST).
120 1.1 jruoho */
121 1.1 jruoho val |= ACPICPU_PDC_C_C1PT | ACPICPU_PDC_C_C2C3;
122 1.1 jruoho
123 1.1 jruoho /*
124 1.1 jruoho * If MONITOR/MWAIT is available, announce
125 1.1 jruoho * support for native instructions in all C-states.
126 1.1 jruoho */
127 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
128 1.1 jruoho val |= ACPICPU_PDC_C_C1_FFH | ACPICPU_PDC_C_C2C3_FFH;
129 1.1 jruoho
130 1.5 jruoho /*
131 1.10 jruoho * Set native P- and T-states, if available.
132 1.5 jruoho */
133 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
134 1.5 jruoho val |= ACPICPU_PDC_P_FFH;
135 1.5 jruoho
136 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
137 1.10 jruoho val |= ACPICPU_PDC_T_FFH;
138 1.10 jruoho
139 1.1 jruoho return val;
140 1.1 jruoho }
141 1.1 jruoho
142 1.1 jruoho uint32_t
143 1.1 jruoho acpicpu_md_quirks(void)
144 1.1 jruoho {
145 1.1 jruoho struct cpu_info *ci = curcpu();
146 1.12 jruoho struct pci_attach_args pa;
147 1.18 jruoho uint32_t family, val = 0;
148 1.21 jruoho uint32_t regs[4];
149 1.1 jruoho
150 1.1 jruoho if (acpicpu_md_cpus_running() == 1)
151 1.1 jruoho val |= ACPICPU_FLAG_C_BM;
152 1.1 jruoho
153 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
154 1.5 jruoho val |= ACPICPU_FLAG_C_FFH;
155 1.1 jruoho
156 1.25 jruoho val |= ACPICPU_FLAG_C_APIC | ACPICPU_FLAG_C_TSC;
157 1.22 jruoho
158 1.1 jruoho switch (cpu_vendor) {
159 1.1 jruoho
160 1.17 jruoho case CPUVENDOR_IDT:
161 1.22 jruoho
162 1.22 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
163 1.22 jruoho val |= ACPICPU_FLAG_P_FFH;
164 1.22 jruoho
165 1.22 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
166 1.22 jruoho val |= ACPICPU_FLAG_T_FFH;
167 1.22 jruoho
168 1.22 jruoho break;
169 1.22 jruoho
170 1.1 jruoho case CPUVENDOR_INTEL:
171 1.17 jruoho
172 1.22 jruoho val |= ACPICPU_FLAG_C_BM | ACPICPU_FLAG_C_ARB;
173 1.22 jruoho
174 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
175 1.5 jruoho val |= ACPICPU_FLAG_P_FFH;
176 1.5 jruoho
177 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
178 1.10 jruoho val |= ACPICPU_FLAG_T_FFH;
179 1.10 jruoho
180 1.22 jruoho /*
181 1.25 jruoho * Check whether MSR_APERF, MSR_MPERF, and Turbo
182 1.25 jruoho * Boost are available. Also see if we might have
183 1.25 jruoho * an invariant local APIC timer ("ARAT").
184 1.23 jruoho */
185 1.23 jruoho if (cpuid_level >= 0x06) {
186 1.23 jruoho
187 1.23 jruoho x86_cpuid(0x06, regs);
188 1.23 jruoho
189 1.25 jruoho if ((regs[2] & __BIT(0)) != 0) /* ECX.06[0] */
190 1.23 jruoho val |= ACPICPU_FLAG_P_HW;
191 1.23 jruoho
192 1.25 jruoho if ((regs[0] & __BIT(1)) != 0) /* EAX.06[1] */
193 1.24 jruoho val |= ACPICPU_FLAG_P_TURBO;
194 1.25 jruoho
195 1.25 jruoho if ((regs[0] & __BIT(2)) != 0) /* EAX.06[2] */
196 1.25 jruoho val &= ~ACPICPU_FLAG_C_APIC;
197 1.23 jruoho }
198 1.23 jruoho
199 1.23 jruoho /*
200 1.22 jruoho * Detect whether TSC is invariant. If it is not,
201 1.22 jruoho * we keep the flag to note that TSC will not run
202 1.22 jruoho * at constant rate. Depending on the CPU, this may
203 1.22 jruoho * affect P- and T-state changes, but especially
204 1.22 jruoho * relevant are C-states; with variant TSC, states
205 1.24 jruoho * larger than C1 may completely stop the counter.
206 1.22 jruoho */
207 1.22 jruoho x86_cpuid(0x80000000, regs);
208 1.22 jruoho
209 1.22 jruoho if (regs[0] >= 0x80000007) {
210 1.22 jruoho
211 1.22 jruoho x86_cpuid(0x80000007, regs);
212 1.22 jruoho
213 1.32 jruoho if ((regs[3] & __BIT(8)) != 0)
214 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
215 1.22 jruoho }
216 1.22 jruoho
217 1.17 jruoho break;
218 1.12 jruoho
219 1.17 jruoho case CPUVENDOR_AMD:
220 1.17 jruoho
221 1.32 jruoho x86_cpuid(0x80000000, regs);
222 1.32 jruoho
223 1.32 jruoho if (regs[0] < 0x80000007)
224 1.32 jruoho break;
225 1.32 jruoho
226 1.32 jruoho x86_cpuid(0x80000007, regs);
227 1.32 jruoho
228 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
229 1.18 jruoho
230 1.18 jruoho if (family == 0xf)
231 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
232 1.18 jruoho
233 1.32 jruoho switch (family) {
234 1.1 jruoho
235 1.22 jruoho case 0x0f:
236 1.32 jruoho
237 1.32 jruoho if ((regs[3] & CPUID_APM_FID) == 0)
238 1.32 jruoho break;
239 1.32 jruoho
240 1.32 jruoho if ((regs[3] & CPUID_APM_VID) == 0)
241 1.32 jruoho break;
242 1.32 jruoho
243 1.32 jruoho val |= ACPICPU_FLAG_P_FFH | ACPICPU_FLAG_P_FIDVID;
244 1.32 jruoho break;
245 1.32 jruoho
246 1.17 jruoho case 0x10:
247 1.17 jruoho case 0x11:
248 1.1 jruoho
249 1.22 jruoho if ((regs[3] & CPUID_APM_TSC) != 0)
250 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
251 1.22 jruoho
252 1.21 jruoho if ((regs[3] & CPUID_APM_HWP) != 0)
253 1.17 jruoho val |= ACPICPU_FLAG_P_FFH;
254 1.21 jruoho
255 1.21 jruoho if ((regs[3] & CPUID_APM_CPB) != 0)
256 1.21 jruoho val |= ACPICPU_FLAG_P_TURBO;
257 1.17 jruoho }
258 1.1 jruoho
259 1.1 jruoho break;
260 1.1 jruoho }
261 1.1 jruoho
262 1.12 jruoho /*
263 1.12 jruoho * There are several erratums for PIIX4.
264 1.12 jruoho */
265 1.12 jruoho if (pci_find_device(&pa, acpicpu_md_quirks_piix4) != 0)
266 1.12 jruoho val |= ACPICPU_FLAG_PIIX4;
267 1.12 jruoho
268 1.1 jruoho return val;
269 1.1 jruoho }
270 1.1 jruoho
271 1.12 jruoho static int
272 1.12 jruoho acpicpu_md_quirks_piix4(struct pci_attach_args *pa)
273 1.12 jruoho {
274 1.12 jruoho
275 1.12 jruoho /*
276 1.12 jruoho * XXX: The pci_find_device(9) function only
277 1.12 jruoho * deals with attached devices. Change this
278 1.12 jruoho * to use something like pci_device_foreach().
279 1.12 jruoho */
280 1.12 jruoho if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
281 1.12 jruoho return 0;
282 1.12 jruoho
283 1.12 jruoho if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82371AB_ISA ||
284 1.12 jruoho PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82440MX_PMC)
285 1.12 jruoho return 1;
286 1.12 jruoho
287 1.12 jruoho return 0;
288 1.12 jruoho }
289 1.12 jruoho
290 1.1 jruoho uint32_t
291 1.1 jruoho acpicpu_md_cpus_running(void)
292 1.1 jruoho {
293 1.1 jruoho
294 1.1 jruoho return popcount32(cpus_running);
295 1.1 jruoho }
296 1.1 jruoho
297 1.1 jruoho int
298 1.31 jruoho acpicpu_md_idle_start(struct acpicpu_softc *sc)
299 1.1 jruoho {
300 1.1 jruoho const size_t size = sizeof(native_idle_text);
301 1.31 jruoho struct acpicpu_cstate *cs;
302 1.31 jruoho bool ipi = false;
303 1.31 jruoho int i;
304 1.1 jruoho
305 1.1 jruoho x86_cpu_idle_get(&native_idle, native_idle_text, size);
306 1.31 jruoho
307 1.31 jruoho for (i = 0; i < ACPI_C_STATE_COUNT; i++) {
308 1.31 jruoho
309 1.31 jruoho cs = &sc->sc_cstate[i];
310 1.31 jruoho
311 1.31 jruoho if (cs->cs_method == ACPICPU_C_STATE_HALT) {
312 1.31 jruoho ipi = true;
313 1.31 jruoho break;
314 1.31 jruoho }
315 1.31 jruoho }
316 1.31 jruoho
317 1.31 jruoho x86_cpu_idle_set(acpicpu_cstate_idle, "acpi", ipi);
318 1.1 jruoho
319 1.1 jruoho return 0;
320 1.1 jruoho }
321 1.1 jruoho
322 1.1 jruoho int
323 1.1 jruoho acpicpu_md_idle_stop(void)
324 1.1 jruoho {
325 1.4 jruoho uint64_t xc;
326 1.31 jruoho bool ipi;
327 1.1 jruoho
328 1.31 jruoho ipi = (native_idle != x86_cpu_idle_halt) ? false : true;
329 1.31 jruoho x86_cpu_idle_set(native_idle, native_idle_text, ipi);
330 1.1 jruoho
331 1.4 jruoho /*
332 1.4 jruoho * Run a cross-call to ensure that all CPUs are
333 1.4 jruoho * out from the ACPI idle-loop before detachment.
334 1.4 jruoho */
335 1.4 jruoho xc = xc_broadcast(0, (xcfunc_t)nullop, NULL, NULL);
336 1.4 jruoho xc_wait(xc);
337 1.1 jruoho
338 1.1 jruoho return 0;
339 1.1 jruoho }
340 1.1 jruoho
341 1.3 jruoho /*
342 1.31 jruoho * Called with interrupts disabled.
343 1.31 jruoho * Caller should enable interrupts after return.
344 1.3 jruoho */
345 1.1 jruoho void
346 1.1 jruoho acpicpu_md_idle_enter(int method, int state)
347 1.1 jruoho {
348 1.3 jruoho struct cpu_info *ci = curcpu();
349 1.1 jruoho
350 1.1 jruoho switch (method) {
351 1.1 jruoho
352 1.1 jruoho case ACPICPU_C_STATE_FFH:
353 1.3 jruoho
354 1.3 jruoho x86_enable_intr();
355 1.3 jruoho x86_monitor(&ci->ci_want_resched, 0, 0);
356 1.3 jruoho
357 1.31 jruoho if (__predict_false(ci->ci_want_resched != 0))
358 1.3 jruoho return;
359 1.3 jruoho
360 1.1 jruoho x86_mwait((state - 1) << 4, 0);
361 1.1 jruoho break;
362 1.1 jruoho
363 1.1 jruoho case ACPICPU_C_STATE_HALT:
364 1.3 jruoho
365 1.31 jruoho if (__predict_false(ci->ci_want_resched != 0))
366 1.3 jruoho return;
367 1.3 jruoho
368 1.1 jruoho x86_stihlt();
369 1.1 jruoho break;
370 1.1 jruoho }
371 1.1 jruoho }
372 1.5 jruoho
373 1.5 jruoho int
374 1.5 jruoho acpicpu_md_pstate_start(void)
375 1.5 jruoho {
376 1.20 jruoho const uint64_t est = __BIT(16);
377 1.20 jruoho uint64_t val;
378 1.20 jruoho
379 1.20 jruoho switch (cpu_vendor) {
380 1.20 jruoho
381 1.20 jruoho case CPUVENDOR_IDT:
382 1.20 jruoho case CPUVENDOR_INTEL:
383 1.20 jruoho
384 1.20 jruoho val = rdmsr(MSR_MISC_ENABLE);
385 1.20 jruoho
386 1.20 jruoho if ((val & est) == 0) {
387 1.20 jruoho
388 1.20 jruoho val |= est;
389 1.20 jruoho
390 1.20 jruoho wrmsr(MSR_MISC_ENABLE, val);
391 1.20 jruoho val = rdmsr(MSR_MISC_ENABLE);
392 1.20 jruoho
393 1.20 jruoho if ((val & est) == 0)
394 1.20 jruoho return ENOTTY;
395 1.20 jruoho }
396 1.20 jruoho }
397 1.9 jruoho
398 1.19 jruoho return acpicpu_md_pstate_sysctl_init();
399 1.5 jruoho }
400 1.5 jruoho
401 1.5 jruoho int
402 1.5 jruoho acpicpu_md_pstate_stop(void)
403 1.5 jruoho {
404 1.5 jruoho
405 1.19 jruoho if (acpicpu_log != NULL)
406 1.19 jruoho sysctl_teardown(&acpicpu_log);
407 1.5 jruoho
408 1.5 jruoho return 0;
409 1.5 jruoho }
410 1.5 jruoho
411 1.5 jruoho int
412 1.15 jruoho acpicpu_md_pstate_pss(struct acpicpu_softc *sc)
413 1.5 jruoho {
414 1.15 jruoho struct acpicpu_pstate *ps, msr;
415 1.17 jruoho struct cpu_info *ci = curcpu();
416 1.18 jruoho uint32_t family, i = 0;
417 1.13 jruoho
418 1.15 jruoho (void)memset(&msr, 0, sizeof(struct acpicpu_pstate));
419 1.13 jruoho
420 1.32 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
421 1.32 jruoho msr.ps_flags = ACPICPU_FLAG_P_FIDVID;
422 1.32 jruoho
423 1.5 jruoho switch (cpu_vendor) {
424 1.5 jruoho
425 1.17 jruoho case CPUVENDOR_IDT:
426 1.5 jruoho case CPUVENDOR_INTEL:
427 1.15 jruoho msr.ps_control_addr = MSR_PERF_CTL;
428 1.15 jruoho msr.ps_control_mask = __BITS(0, 15);
429 1.15 jruoho
430 1.15 jruoho msr.ps_status_addr = MSR_PERF_STATUS;
431 1.15 jruoho msr.ps_status_mask = __BITS(0, 15);
432 1.13 jruoho break;
433 1.13 jruoho
434 1.13 jruoho case CPUVENDOR_AMD:
435 1.13 jruoho
436 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
437 1.18 jruoho
438 1.18 jruoho if (family == 0xf)
439 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
440 1.18 jruoho
441 1.18 jruoho switch (family) {
442 1.17 jruoho
443 1.32 jruoho case 0x0f:
444 1.32 jruoho msr.ps_control_addr = MSR_0FH_CONTROL;
445 1.32 jruoho msr.ps_status_addr = MSR_0FH_STATUS;
446 1.32 jruoho break;
447 1.32 jruoho
448 1.17 jruoho case 0x10:
449 1.17 jruoho case 0x11:
450 1.17 jruoho msr.ps_control_addr = MSR_10H_CONTROL;
451 1.17 jruoho msr.ps_control_mask = __BITS(0, 2);
452 1.17 jruoho
453 1.17 jruoho msr.ps_status_addr = MSR_10H_STATUS;
454 1.17 jruoho msr.ps_status_mask = __BITS(0, 2);
455 1.17 jruoho break;
456 1.17 jruoho
457 1.17 jruoho default:
458 1.17 jruoho
459 1.17 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_XPSS) == 0)
460 1.17 jruoho return EOPNOTSUPP;
461 1.17 jruoho }
462 1.13 jruoho
463 1.13 jruoho break;
464 1.13 jruoho
465 1.13 jruoho default:
466 1.13 jruoho return ENODEV;
467 1.13 jruoho }
468 1.5 jruoho
469 1.26 jruoho /*
470 1.26 jruoho * Fill the P-state structures with MSR addresses that are
471 1.27 jruoho * known to be correct. If we do not know the addresses,
472 1.27 jruoho * leave the values intact. If a vendor uses XPSS, we do
473 1.27 jruoho * not necessary need to do anything to support new CPUs.
474 1.26 jruoho */
475 1.15 jruoho while (i < sc->sc_pstate_count) {
476 1.15 jruoho
477 1.15 jruoho ps = &sc->sc_pstate[i];
478 1.15 jruoho
479 1.32 jruoho if (msr.ps_flags != 0)
480 1.32 jruoho ps->ps_flags |= msr.ps_flags;
481 1.32 jruoho
482 1.27 jruoho if (msr.ps_status_addr != 0)
483 1.15 jruoho ps->ps_status_addr = msr.ps_status_addr;
484 1.15 jruoho
485 1.27 jruoho if (msr.ps_status_mask != 0)
486 1.15 jruoho ps->ps_status_mask = msr.ps_status_mask;
487 1.15 jruoho
488 1.27 jruoho if (msr.ps_control_addr != 0)
489 1.15 jruoho ps->ps_control_addr = msr.ps_control_addr;
490 1.15 jruoho
491 1.27 jruoho if (msr.ps_control_mask != 0)
492 1.15 jruoho ps->ps_control_mask = msr.ps_control_mask;
493 1.15 jruoho
494 1.15 jruoho i++;
495 1.15 jruoho }
496 1.15 jruoho
497 1.24 jruoho /*
498 1.24 jruoho * When the state is P0 and Turbo Boost has been
499 1.24 jruoho * detected, we need to skip the status check as
500 1.24 jruoho * BIOS may not report right comparison values for
501 1.25 jruoho * the IA32_PERF_STATUS register. Note that this
502 1.25 jruoho * issue is specific to Intel. For discussion, see:
503 1.24 jruoho *
504 1.24 jruoho * Intel Corporation: Intel Turbo Boost Technology
505 1.24 jruoho * in Intel Core(tm) Microarchitectures (Nehalem)
506 1.24 jruoho * Based Processors. White Paper, November 2008.
507 1.24 jruoho */
508 1.24 jruoho if (cpu_vendor != CPUVENDOR_INTEL)
509 1.24 jruoho return 0;
510 1.24 jruoho
511 1.24 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_TURBO) == 0)
512 1.24 jruoho return 0;
513 1.24 jruoho
514 1.24 jruoho if (sc->sc_pstate[1].ps_freq + 1 == sc->sc_pstate[0].ps_freq)
515 1.24 jruoho sc->sc_pstate[0].ps_flags |= ACPICPU_FLAG_P_TURBO;
516 1.24 jruoho
517 1.15 jruoho return 0;
518 1.15 jruoho }
519 1.15 jruoho
520 1.15 jruoho int
521 1.15 jruoho acpicpu_md_pstate_get(struct acpicpu_softc *sc, uint32_t *freq)
522 1.15 jruoho {
523 1.15 jruoho struct acpicpu_pstate *ps = NULL;
524 1.15 jruoho uint64_t val;
525 1.15 jruoho uint32_t i;
526 1.15 jruoho
527 1.32 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
528 1.32 jruoho return acpicpu_md_pstate_fidvid_get(sc, freq);
529 1.32 jruoho
530 1.15 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
531 1.15 jruoho
532 1.15 jruoho ps = &sc->sc_pstate[i];
533 1.15 jruoho
534 1.32 jruoho if (__predict_true(ps->ps_freq != 0))
535 1.15 jruoho break;
536 1.15 jruoho }
537 1.15 jruoho
538 1.15 jruoho if (__predict_false(ps == NULL))
539 1.17 jruoho return ENODEV;
540 1.15 jruoho
541 1.28 jruoho if (__predict_false(ps->ps_status_addr == 0))
542 1.13 jruoho return EINVAL;
543 1.5 jruoho
544 1.13 jruoho val = rdmsr(ps->ps_status_addr);
545 1.5 jruoho
546 1.28 jruoho if (__predict_true(ps->ps_status_mask != 0))
547 1.13 jruoho val = val & ps->ps_status_mask;
548 1.5 jruoho
549 1.13 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
550 1.5 jruoho
551 1.13 jruoho ps = &sc->sc_pstate[i];
552 1.5 jruoho
553 1.32 jruoho if (__predict_false(ps->ps_freq == 0))
554 1.13 jruoho continue;
555 1.5 jruoho
556 1.29 jruoho if (val == ps->ps_status) {
557 1.13 jruoho *freq = ps->ps_freq;
558 1.13 jruoho return 0;
559 1.13 jruoho }
560 1.5 jruoho }
561 1.5 jruoho
562 1.13 jruoho return EIO;
563 1.5 jruoho }
564 1.5 jruoho
565 1.5 jruoho int
566 1.5 jruoho acpicpu_md_pstate_set(struct acpicpu_pstate *ps)
567 1.5 jruoho {
568 1.5 jruoho struct msr_rw_info msr;
569 1.14 jruoho uint64_t xc;
570 1.14 jruoho int rv = 0;
571 1.5 jruoho
572 1.32 jruoho if ((ps->ps_flags & ACPICPU_FLAG_P_FIDVID) != 0)
573 1.32 jruoho return acpicpu_md_pstate_fidvid_set(ps);
574 1.32 jruoho
575 1.13 jruoho msr.msr_read = false;
576 1.13 jruoho msr.msr_type = ps->ps_control_addr;
577 1.13 jruoho msr.msr_value = ps->ps_control;
578 1.13 jruoho
579 1.24 jruoho if (__predict_true(ps->ps_control_mask != 0)) {
580 1.13 jruoho msr.msr_mask = ps->ps_control_mask;
581 1.13 jruoho msr.msr_read = true;
582 1.13 jruoho }
583 1.13 jruoho
584 1.5 jruoho xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
585 1.5 jruoho xc_wait(xc);
586 1.5 jruoho
587 1.29 jruoho if (__predict_false(ps->ps_status == 0))
588 1.30 jruoho goto out;
589 1.29 jruoho
590 1.24 jruoho if (__predict_false(ps->ps_status_addr == 0))
591 1.30 jruoho goto out;
592 1.24 jruoho
593 1.24 jruoho if ((ps->ps_flags & ACPICPU_FLAG_P_TURBO) != 0)
594 1.30 jruoho goto out;
595 1.13 jruoho
596 1.14 jruoho xc = xc_broadcast(0, (xcfunc_t)acpicpu_md_pstate_status, ps, &rv);
597 1.14 jruoho xc_wait(xc);
598 1.14 jruoho
599 1.14 jruoho return rv;
600 1.30 jruoho
601 1.30 jruoho out:
602 1.30 jruoho DELAY(ps->ps_latency);
603 1.30 jruoho
604 1.30 jruoho return 0;
605 1.14 jruoho }
606 1.14 jruoho
607 1.14 jruoho static void
608 1.14 jruoho acpicpu_md_pstate_status(void *arg1, void *arg2)
609 1.14 jruoho {
610 1.14 jruoho struct acpicpu_pstate *ps = arg1;
611 1.14 jruoho uint64_t val;
612 1.14 jruoho int i;
613 1.14 jruoho
614 1.5 jruoho for (i = val = 0; i < ACPICPU_P_STATE_RETRY; i++) {
615 1.5 jruoho
616 1.13 jruoho val = rdmsr(ps->ps_status_addr);
617 1.13 jruoho
618 1.24 jruoho if (__predict_true(ps->ps_status_mask != 0))
619 1.13 jruoho val = val & ps->ps_status_mask;
620 1.5 jruoho
621 1.29 jruoho if (val == ps->ps_status)
622 1.14 jruoho return;
623 1.5 jruoho
624 1.5 jruoho DELAY(ps->ps_latency);
625 1.5 jruoho }
626 1.5 jruoho
627 1.14 jruoho *(uintptr_t *)arg2 = EAGAIN;
628 1.5 jruoho }
629 1.10 jruoho
630 1.32 jruoho static int
631 1.32 jruoho acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *sc, uint32_t *freq)
632 1.32 jruoho {
633 1.32 jruoho struct acpicpu_pstate *ps;
634 1.32 jruoho uint32_t fid, i, vid;
635 1.32 jruoho uint32_t cfid, cvid;
636 1.32 jruoho int rv;
637 1.32 jruoho
638 1.32 jruoho /*
639 1.32 jruoho * AMD family 0Fh needs special treatment.
640 1.32 jruoho * While it wants to use ACPI, it does not
641 1.32 jruoho * comply with the ACPI specifications.
642 1.32 jruoho */
643 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
644 1.32 jruoho
645 1.32 jruoho if (rv != 0)
646 1.32 jruoho return rv;
647 1.32 jruoho
648 1.32 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
649 1.32 jruoho
650 1.32 jruoho ps = &sc->sc_pstate[i];
651 1.32 jruoho
652 1.32 jruoho if (__predict_false(ps->ps_freq == 0))
653 1.32 jruoho continue;
654 1.32 jruoho
655 1.32 jruoho fid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_FID);
656 1.32 jruoho vid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_VID);
657 1.32 jruoho
658 1.32 jruoho if (cfid == fid && cvid == vid) {
659 1.32 jruoho *freq = ps->ps_freq;
660 1.32 jruoho return 0;
661 1.32 jruoho }
662 1.32 jruoho }
663 1.32 jruoho
664 1.32 jruoho return EIO;
665 1.32 jruoho }
666 1.32 jruoho
667 1.32 jruoho static int
668 1.32 jruoho acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *ps)
669 1.32 jruoho {
670 1.32 jruoho const uint64_t ctrl = ps->ps_control;
671 1.32 jruoho uint32_t cfid, cvid, fid, i, irt;
672 1.32 jruoho uint32_t pll, vco_cfid, vco_fid;
673 1.32 jruoho uint32_t val, vid, vst;
674 1.32 jruoho int rv;
675 1.32 jruoho
676 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
677 1.32 jruoho
678 1.32 jruoho if (rv != 0)
679 1.32 jruoho return rv;
680 1.32 jruoho
681 1.32 jruoho fid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_FID);
682 1.32 jruoho vid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VID);
683 1.32 jruoho irt = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_IRT);
684 1.32 jruoho vst = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VST);
685 1.32 jruoho pll = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_PLL);
686 1.32 jruoho
687 1.32 jruoho vst = vst * 20;
688 1.32 jruoho pll = pll * 1000 / 5;
689 1.32 jruoho irt = 10 * __BIT(irt);
690 1.32 jruoho
691 1.32 jruoho /*
692 1.32 jruoho * Phase 1.
693 1.32 jruoho */
694 1.32 jruoho while (cvid > vid) {
695 1.32 jruoho
696 1.32 jruoho val = 1 << __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_MVS);
697 1.32 jruoho val = (val > cvid) ? 0 : cvid - val;
698 1.32 jruoho
699 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, val, 1, vst);
700 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
701 1.32 jruoho
702 1.32 jruoho if (rv != 0)
703 1.32 jruoho return rv;
704 1.32 jruoho }
705 1.32 jruoho
706 1.32 jruoho i = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_RVO);
707 1.32 jruoho
708 1.32 jruoho for (; i > 0 && cvid > 0; --i) {
709 1.32 jruoho
710 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, cvid - 1, 1, vst);
711 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
712 1.32 jruoho
713 1.32 jruoho if (rv != 0)
714 1.32 jruoho return rv;
715 1.32 jruoho }
716 1.32 jruoho
717 1.32 jruoho /*
718 1.32 jruoho * Phase 2.
719 1.32 jruoho */
720 1.32 jruoho if (cfid != fid) {
721 1.32 jruoho
722 1.32 jruoho vco_fid = FID_TO_VCO_FID(fid);
723 1.32 jruoho vco_cfid = FID_TO_VCO_FID(cfid);
724 1.32 jruoho
725 1.32 jruoho while (abs(vco_fid - vco_cfid) > 2) {
726 1.32 jruoho
727 1.32 jruoho if (fid <= cfid)
728 1.32 jruoho val = cfid - 2;
729 1.32 jruoho else {
730 1.32 jruoho val = (cfid > 6) ? cfid + 2 :
731 1.32 jruoho FID_TO_VCO_FID(cfid) + 2;
732 1.32 jruoho }
733 1.32 jruoho
734 1.32 jruoho acpicpu_md_pstate_fidvid_write(val, cvid, pll, irt);
735 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
736 1.32 jruoho
737 1.32 jruoho if (rv != 0)
738 1.32 jruoho return rv;
739 1.32 jruoho
740 1.32 jruoho vco_cfid = FID_TO_VCO_FID(cfid);
741 1.32 jruoho }
742 1.32 jruoho
743 1.32 jruoho acpicpu_md_pstate_fidvid_write(fid, cvid, pll, irt);
744 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
745 1.32 jruoho
746 1.32 jruoho if (rv != 0)
747 1.32 jruoho return rv;
748 1.32 jruoho }
749 1.32 jruoho
750 1.32 jruoho /*
751 1.32 jruoho * Phase 3.
752 1.32 jruoho */
753 1.32 jruoho if (cvid != vid) {
754 1.32 jruoho
755 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, vid, 1, vst);
756 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
757 1.32 jruoho
758 1.32 jruoho if (rv != 0)
759 1.32 jruoho return rv;
760 1.32 jruoho }
761 1.32 jruoho
762 1.32 jruoho if (cfid != fid || cvid != vid)
763 1.32 jruoho return EIO;
764 1.32 jruoho
765 1.32 jruoho return 0;
766 1.32 jruoho }
767 1.32 jruoho
768 1.32 jruoho static int
769 1.32 jruoho acpicpu_md_pstate_fidvid_read(uint32_t *cfid, uint32_t *cvid)
770 1.32 jruoho {
771 1.32 jruoho int i = ACPICPU_P_STATE_RETRY * 100;
772 1.32 jruoho uint64_t val;
773 1.32 jruoho
774 1.32 jruoho do {
775 1.32 jruoho val = rdmsr(MSR_0FH_STATUS);
776 1.32 jruoho
777 1.32 jruoho } while (__SHIFTOUT(val, MSR_0FH_STATUS_PENDING) != 0 && --i >= 0);
778 1.32 jruoho
779 1.32 jruoho if (i == 0)
780 1.32 jruoho return EAGAIN;
781 1.32 jruoho
782 1.32 jruoho if (cfid != NULL)
783 1.32 jruoho *cfid = __SHIFTOUT(val, MSR_0FH_STATUS_CFID);
784 1.32 jruoho
785 1.32 jruoho if (cvid != NULL)
786 1.32 jruoho *cvid = __SHIFTOUT(val, MSR_0FH_STATUS_CVID);
787 1.32 jruoho
788 1.32 jruoho return 0;
789 1.32 jruoho }
790 1.32 jruoho
791 1.32 jruoho static void
792 1.32 jruoho acpicpu_md_pstate_fidvid_write(uint32_t fid,
793 1.32 jruoho uint32_t vid, uint32_t cnt, uint32_t tmo)
794 1.32 jruoho {
795 1.32 jruoho struct msr_rw_info msr;
796 1.32 jruoho uint64_t xc;
797 1.32 jruoho
798 1.32 jruoho msr.msr_read = false;
799 1.32 jruoho msr.msr_type = MSR_0FH_CONTROL;
800 1.32 jruoho msr.msr_value = 0;
801 1.32 jruoho
802 1.32 jruoho msr.msr_value |= __SHIFTIN(fid, MSR_0FH_CONTROL_FID);
803 1.32 jruoho msr.msr_value |= __SHIFTIN(vid, MSR_0FH_CONTROL_VID);
804 1.32 jruoho msr.msr_value |= __SHIFTIN(cnt, MSR_0FH_CONTROL_CNT);
805 1.32 jruoho msr.msr_value |= __SHIFTIN(0x1, MSR_0FH_CONTROL_CHG);
806 1.32 jruoho
807 1.32 jruoho xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
808 1.32 jruoho xc_wait(xc);
809 1.32 jruoho
810 1.32 jruoho DELAY(tmo);
811 1.32 jruoho }
812 1.32 jruoho
813 1.10 jruoho int
814 1.10 jruoho acpicpu_md_tstate_get(struct acpicpu_softc *sc, uint32_t *percent)
815 1.10 jruoho {
816 1.10 jruoho struct acpicpu_tstate *ts;
817 1.14 jruoho uint64_t val;
818 1.10 jruoho uint32_t i;
819 1.10 jruoho
820 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
821 1.10 jruoho
822 1.10 jruoho for (i = 0; i < sc->sc_tstate_count; i++) {
823 1.10 jruoho
824 1.10 jruoho ts = &sc->sc_tstate[i];
825 1.10 jruoho
826 1.10 jruoho if (ts->ts_percent == 0)
827 1.10 jruoho continue;
828 1.10 jruoho
829 1.29 jruoho if (val == ts->ts_status) {
830 1.10 jruoho *percent = ts->ts_percent;
831 1.10 jruoho return 0;
832 1.10 jruoho }
833 1.10 jruoho }
834 1.10 jruoho
835 1.10 jruoho return EIO;
836 1.10 jruoho }
837 1.10 jruoho
838 1.10 jruoho int
839 1.10 jruoho acpicpu_md_tstate_set(struct acpicpu_tstate *ts)
840 1.10 jruoho {
841 1.10 jruoho struct msr_rw_info msr;
842 1.14 jruoho uint64_t xc;
843 1.14 jruoho int rv = 0;
844 1.10 jruoho
845 1.14 jruoho msr.msr_read = true;
846 1.14 jruoho msr.msr_type = MSR_THERM_CONTROL;
847 1.14 jruoho msr.msr_value = ts->ts_control;
848 1.14 jruoho msr.msr_mask = __BITS(1, 4);
849 1.10 jruoho
850 1.10 jruoho xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
851 1.10 jruoho xc_wait(xc);
852 1.10 jruoho
853 1.30 jruoho if (ts->ts_status == 0) {
854 1.30 jruoho DELAY(ts->ts_latency);
855 1.10 jruoho return 0;
856 1.30 jruoho }
857 1.10 jruoho
858 1.14 jruoho xc = xc_broadcast(0, (xcfunc_t)acpicpu_md_tstate_status, ts, &rv);
859 1.14 jruoho xc_wait(xc);
860 1.14 jruoho
861 1.14 jruoho return rv;
862 1.14 jruoho }
863 1.14 jruoho
864 1.14 jruoho static void
865 1.14 jruoho acpicpu_md_tstate_status(void *arg1, void *arg2)
866 1.14 jruoho {
867 1.14 jruoho struct acpicpu_tstate *ts = arg1;
868 1.14 jruoho uint64_t val;
869 1.14 jruoho int i;
870 1.14 jruoho
871 1.10 jruoho for (i = val = 0; i < ACPICPU_T_STATE_RETRY; i++) {
872 1.10 jruoho
873 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
874 1.10 jruoho
875 1.29 jruoho if (val == ts->ts_status)
876 1.14 jruoho return;
877 1.10 jruoho
878 1.10 jruoho DELAY(ts->ts_latency);
879 1.10 jruoho }
880 1.10 jruoho
881 1.14 jruoho *(uintptr_t *)arg2 = EAGAIN;
882 1.10 jruoho }
883 1.19 jruoho
884 1.19 jruoho /*
885 1.19 jruoho * A kludge for backwards compatibility.
886 1.19 jruoho */
887 1.19 jruoho static int
888 1.19 jruoho acpicpu_md_pstate_sysctl_init(void)
889 1.19 jruoho {
890 1.19 jruoho const struct sysctlnode *fnode, *mnode, *rnode;
891 1.19 jruoho const char *str;
892 1.19 jruoho int rv;
893 1.19 jruoho
894 1.19 jruoho switch (cpu_vendor) {
895 1.19 jruoho
896 1.19 jruoho case CPUVENDOR_IDT:
897 1.19 jruoho case CPUVENDOR_INTEL:
898 1.19 jruoho str = "est";
899 1.19 jruoho break;
900 1.19 jruoho
901 1.19 jruoho case CPUVENDOR_AMD:
902 1.19 jruoho str = "powernow";
903 1.19 jruoho break;
904 1.19 jruoho
905 1.19 jruoho default:
906 1.19 jruoho return ENODEV;
907 1.19 jruoho }
908 1.19 jruoho
909 1.19 jruoho
910 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, NULL, &rnode,
911 1.19 jruoho CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
912 1.19 jruoho NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
913 1.19 jruoho
914 1.19 jruoho if (rv != 0)
915 1.19 jruoho goto fail;
916 1.19 jruoho
917 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &rnode, &mnode,
918 1.19 jruoho 0, CTLTYPE_NODE, str, NULL,
919 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
920 1.19 jruoho
921 1.19 jruoho if (rv != 0)
922 1.19 jruoho goto fail;
923 1.19 jruoho
924 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &mnode, &fnode,
925 1.19 jruoho 0, CTLTYPE_NODE, "frequency", NULL,
926 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
927 1.19 jruoho
928 1.19 jruoho if (rv != 0)
929 1.19 jruoho goto fail;
930 1.19 jruoho
931 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
932 1.19 jruoho CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
933 1.19 jruoho acpicpu_md_pstate_sysctl_set, 0, NULL, 0, CTL_CREATE, CTL_EOL);
934 1.19 jruoho
935 1.19 jruoho if (rv != 0)
936 1.19 jruoho goto fail;
937 1.19 jruoho
938 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
939 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_INT, "current", NULL,
940 1.19 jruoho acpicpu_md_pstate_sysctl_get, 0, NULL, 0, CTL_CREATE, CTL_EOL);
941 1.19 jruoho
942 1.19 jruoho if (rv != 0)
943 1.19 jruoho goto fail;
944 1.19 jruoho
945 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
946 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
947 1.19 jruoho acpicpu_md_pstate_sysctl_all, 0, NULL, 0, CTL_CREATE, CTL_EOL);
948 1.19 jruoho
949 1.19 jruoho if (rv != 0)
950 1.19 jruoho goto fail;
951 1.19 jruoho
952 1.19 jruoho return 0;
953 1.19 jruoho
954 1.19 jruoho fail:
955 1.19 jruoho if (acpicpu_log != NULL) {
956 1.19 jruoho sysctl_teardown(&acpicpu_log);
957 1.19 jruoho acpicpu_log = NULL;
958 1.19 jruoho }
959 1.19 jruoho
960 1.19 jruoho return rv;
961 1.19 jruoho }
962 1.19 jruoho
963 1.19 jruoho static int
964 1.19 jruoho acpicpu_md_pstate_sysctl_get(SYSCTLFN_ARGS)
965 1.19 jruoho {
966 1.19 jruoho struct cpu_info *ci = curcpu();
967 1.19 jruoho struct acpicpu_softc *sc;
968 1.19 jruoho struct sysctlnode node;
969 1.19 jruoho uint32_t freq;
970 1.19 jruoho int err;
971 1.19 jruoho
972 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
973 1.19 jruoho
974 1.19 jruoho if (sc == NULL)
975 1.19 jruoho return ENXIO;
976 1.19 jruoho
977 1.19 jruoho err = acpicpu_pstate_get(sc, &freq);
978 1.19 jruoho
979 1.19 jruoho if (err != 0)
980 1.19 jruoho return err;
981 1.19 jruoho
982 1.19 jruoho node = *rnode;
983 1.19 jruoho node.sysctl_data = &freq;
984 1.19 jruoho
985 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
986 1.19 jruoho
987 1.19 jruoho if (err != 0 || newp == NULL)
988 1.19 jruoho return err;
989 1.19 jruoho
990 1.19 jruoho return 0;
991 1.19 jruoho }
992 1.19 jruoho
993 1.19 jruoho static int
994 1.19 jruoho acpicpu_md_pstate_sysctl_set(SYSCTLFN_ARGS)
995 1.19 jruoho {
996 1.19 jruoho struct cpu_info *ci = curcpu();
997 1.19 jruoho struct acpicpu_softc *sc;
998 1.19 jruoho struct sysctlnode node;
999 1.19 jruoho uint32_t freq;
1000 1.19 jruoho int err;
1001 1.19 jruoho
1002 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
1003 1.19 jruoho
1004 1.19 jruoho if (sc == NULL)
1005 1.19 jruoho return ENXIO;
1006 1.19 jruoho
1007 1.19 jruoho err = acpicpu_pstate_get(sc, &freq);
1008 1.19 jruoho
1009 1.19 jruoho if (err != 0)
1010 1.19 jruoho return err;
1011 1.19 jruoho
1012 1.19 jruoho node = *rnode;
1013 1.19 jruoho node.sysctl_data = &freq;
1014 1.19 jruoho
1015 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1016 1.19 jruoho
1017 1.19 jruoho if (err != 0 || newp == NULL)
1018 1.19 jruoho return err;
1019 1.19 jruoho
1020 1.19 jruoho err = acpicpu_pstate_set(sc, freq);
1021 1.19 jruoho
1022 1.19 jruoho if (err != 0)
1023 1.19 jruoho return err;
1024 1.19 jruoho
1025 1.19 jruoho return 0;
1026 1.19 jruoho }
1027 1.19 jruoho
1028 1.19 jruoho static int
1029 1.19 jruoho acpicpu_md_pstate_sysctl_all(SYSCTLFN_ARGS)
1030 1.19 jruoho {
1031 1.19 jruoho struct cpu_info *ci = curcpu();
1032 1.19 jruoho struct acpicpu_softc *sc;
1033 1.19 jruoho struct sysctlnode node;
1034 1.19 jruoho char buf[1024];
1035 1.19 jruoho size_t len;
1036 1.19 jruoho uint32_t i;
1037 1.19 jruoho int err;
1038 1.19 jruoho
1039 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
1040 1.19 jruoho
1041 1.19 jruoho if (sc == NULL)
1042 1.19 jruoho return ENXIO;
1043 1.19 jruoho
1044 1.19 jruoho (void)memset(&buf, 0, sizeof(buf));
1045 1.19 jruoho
1046 1.19 jruoho mutex_enter(&sc->sc_mtx);
1047 1.19 jruoho
1048 1.19 jruoho for (len = 0, i = sc->sc_pstate_max; i < sc->sc_pstate_count; i++) {
1049 1.19 jruoho
1050 1.19 jruoho if (sc->sc_pstate[i].ps_freq == 0)
1051 1.19 jruoho continue;
1052 1.19 jruoho
1053 1.19 jruoho len += snprintf(buf + len, sizeof(buf) - len, "%u%s",
1054 1.19 jruoho sc->sc_pstate[i].ps_freq,
1055 1.19 jruoho i < (sc->sc_pstate_count - 1) ? " " : "");
1056 1.19 jruoho }
1057 1.19 jruoho
1058 1.19 jruoho mutex_exit(&sc->sc_mtx);
1059 1.19 jruoho
1060 1.19 jruoho node = *rnode;
1061 1.19 jruoho node.sysctl_data = buf;
1062 1.19 jruoho
1063 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1064 1.19 jruoho
1065 1.19 jruoho if (err != 0 || newp == NULL)
1066 1.19 jruoho return err;
1067 1.19 jruoho
1068 1.19 jruoho return 0;
1069 1.19 jruoho }
1070 1.19 jruoho
1071