acpi_cpu_md.c revision 1.51 1 1.51 jruoho /* $NetBSD: acpi_cpu_md.c,v 1.51 2011/03/02 06:17:09 jruoho Exp $ */
2 1.1 jruoho
3 1.1 jruoho /*-
4 1.41 jruoho * Copyright (c) 2010, 2011 Jukka Ruohonen <jruohonen (at) iki.fi>
5 1.1 jruoho * All rights reserved.
6 1.1 jruoho *
7 1.1 jruoho * Redistribution and use in source and binary forms, with or without
8 1.1 jruoho * modification, are permitted provided that the following conditions
9 1.1 jruoho * are met:
10 1.1 jruoho *
11 1.1 jruoho * 1. Redistributions of source code must retain the above copyright
12 1.1 jruoho * notice, this list of conditions and the following disclaimer.
13 1.1 jruoho * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jruoho * notice, this list of conditions and the following disclaimer in the
15 1.1 jruoho * documentation and/or other materials provided with the distribution.
16 1.1 jruoho *
17 1.1 jruoho * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 jruoho * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 jruoho * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 jruoho * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 jruoho * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 jruoho * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 jruoho * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 jruoho * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 jruoho * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jruoho * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jruoho * SUCH DAMAGE.
28 1.1 jruoho */
29 1.1 jruoho #include <sys/cdefs.h>
30 1.51 jruoho __KERNEL_RCSID(0, "$NetBSD: acpi_cpu_md.c,v 1.51 2011/03/02 06:17:09 jruoho Exp $");
31 1.1 jruoho
32 1.1 jruoho #include <sys/param.h>
33 1.1 jruoho #include <sys/bus.h>
34 1.48 jruoho #include <sys/device.h>
35 1.1 jruoho #include <sys/kcore.h>
36 1.5 jruoho #include <sys/sysctl.h>
37 1.4 jruoho #include <sys/xcall.h>
38 1.1 jruoho
39 1.1 jruoho #include <x86/cpu.h>
40 1.5 jruoho #include <x86/cpufunc.h>
41 1.5 jruoho #include <x86/cputypes.h>
42 1.1 jruoho #include <x86/cpuvar.h>
43 1.5 jruoho #include <x86/cpu_msr.h>
44 1.1 jruoho #include <x86/machdep.h>
45 1.1 jruoho
46 1.1 jruoho #include <dev/acpi/acpica.h>
47 1.1 jruoho #include <dev/acpi/acpi_cpu.h>
48 1.1 jruoho
49 1.12 jruoho #include <dev/pci/pcivar.h>
50 1.12 jruoho #include <dev/pci/pcidevs.h>
51 1.12 jruoho
52 1.38 jruoho #include <machine/acpi_machdep.h>
53 1.38 jruoho
54 1.35 jruoho /*
55 1.35 jruoho * AMD C1E.
56 1.35 jruoho */
57 1.35 jruoho #define MSR_CMPHALT 0xc0010055
58 1.35 jruoho
59 1.35 jruoho #define MSR_CMPHALT_SMI __BIT(27)
60 1.35 jruoho #define MSR_CMPHALT_C1E __BIT(28)
61 1.35 jruoho #define MSR_CMPHALT_BMSTS __BIT(29)
62 1.33 jruoho
63 1.32 jruoho /*
64 1.40 jmcneill * AMD families 10h, 11h, and 14h
65 1.32 jruoho */
66 1.32 jruoho #define MSR_10H_LIMIT 0xc0010061
67 1.32 jruoho #define MSR_10H_CONTROL 0xc0010062
68 1.32 jruoho #define MSR_10H_STATUS 0xc0010063
69 1.32 jruoho #define MSR_10H_CONFIG 0xc0010064
70 1.22 jruoho
71 1.32 jruoho /*
72 1.32 jruoho * AMD family 0Fh.
73 1.32 jruoho */
74 1.32 jruoho #define MSR_0FH_CONTROL 0xc0010041
75 1.17 jruoho #define MSR_0FH_STATUS 0xc0010042
76 1.17 jruoho
77 1.32 jruoho #define MSR_0FH_STATUS_CFID __BITS( 0, 5)
78 1.32 jruoho #define MSR_0FH_STATUS_CVID __BITS(32, 36)
79 1.32 jruoho #define MSR_0FH_STATUS_PENDING __BITS(31, 31)
80 1.32 jruoho
81 1.32 jruoho #define MSR_0FH_CONTROL_FID __BITS( 0, 5)
82 1.32 jruoho #define MSR_0FH_CONTROL_VID __BITS( 8, 12)
83 1.32 jruoho #define MSR_0FH_CONTROL_CHG __BITS(16, 16)
84 1.32 jruoho #define MSR_0FH_CONTROL_CNT __BITS(32, 51)
85 1.32 jruoho
86 1.32 jruoho #define ACPI_0FH_STATUS_FID __BITS( 0, 5)
87 1.32 jruoho #define ACPI_0FH_STATUS_VID __BITS( 6, 10)
88 1.32 jruoho
89 1.32 jruoho #define ACPI_0FH_CONTROL_FID __BITS( 0, 5)
90 1.32 jruoho #define ACPI_0FH_CONTROL_VID __BITS( 6, 10)
91 1.32 jruoho #define ACPI_0FH_CONTROL_VST __BITS(11, 17)
92 1.32 jruoho #define ACPI_0FH_CONTROL_MVS __BITS(18, 19)
93 1.32 jruoho #define ACPI_0FH_CONTROL_PLL __BITS(20, 26)
94 1.32 jruoho #define ACPI_0FH_CONTROL_RVO __BITS(28, 29)
95 1.32 jruoho #define ACPI_0FH_CONTROL_IRT __BITS(30, 31)
96 1.32 jruoho
97 1.32 jruoho #define FID_TO_VCO_FID(fidd) (((fid) < 8) ? (8 + ((fid) << 1)) : (fid))
98 1.17 jruoho
99 1.5 jruoho static char native_idle_text[16];
100 1.5 jruoho void (*native_idle)(void) = NULL;
101 1.1 jruoho
102 1.43 jruoho static int acpicpu_md_quirk_piix4(struct pci_attach_args *);
103 1.41 jruoho static void acpicpu_md_pstate_percent_reset(struct acpicpu_softc *);
104 1.32 jruoho static int acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *,
105 1.32 jruoho uint32_t *);
106 1.32 jruoho static int acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *);
107 1.32 jruoho static int acpicpu_md_pstate_fidvid_read(uint32_t *, uint32_t *);
108 1.32 jruoho static void acpicpu_md_pstate_fidvid_write(uint32_t, uint32_t,
109 1.32 jruoho uint32_t, uint32_t);
110 1.19 jruoho static int acpicpu_md_pstate_sysctl_init(void);
111 1.5 jruoho static int acpicpu_md_pstate_sysctl_get(SYSCTLFN_PROTO);
112 1.5 jruoho static int acpicpu_md_pstate_sysctl_set(SYSCTLFN_PROTO);
113 1.5 jruoho static int acpicpu_md_pstate_sysctl_all(SYSCTLFN_PROTO);
114 1.5 jruoho
115 1.5 jruoho extern struct acpicpu_softc **acpicpu_sc;
116 1.19 jruoho static struct sysctllog *acpicpu_log = NULL;
117 1.1 jruoho
118 1.48 jruoho struct cpu_info *
119 1.48 jruoho acpicpu_md_match(device_t parent, cfdata_t match, void *aux)
120 1.48 jruoho {
121 1.48 jruoho struct cpufeature_attach_args *cfaa = aux;
122 1.48 jruoho
123 1.48 jruoho if (strcmp(cfaa->name, "frequency") != 0)
124 1.48 jruoho return NULL;
125 1.48 jruoho
126 1.48 jruoho return cfaa->ci;
127 1.48 jruoho }
128 1.48 jruoho
129 1.48 jruoho struct cpu_info *
130 1.48 jruoho acpicpu_md_attach(device_t parent, device_t self, void *aux)
131 1.48 jruoho {
132 1.48 jruoho struct cpufeature_attach_args *cfaa = aux;
133 1.48 jruoho
134 1.48 jruoho return cfaa->ci;
135 1.48 jruoho }
136 1.48 jruoho
137 1.1 jruoho uint32_t
138 1.1 jruoho acpicpu_md_cap(void)
139 1.1 jruoho {
140 1.1 jruoho struct cpu_info *ci = curcpu();
141 1.44 jruoho uint32_t regs[4];
142 1.1 jruoho uint32_t val = 0;
143 1.1 jruoho
144 1.17 jruoho if (cpu_vendor != CPUVENDOR_IDT &&
145 1.17 jruoho cpu_vendor != CPUVENDOR_INTEL)
146 1.1 jruoho return val;
147 1.1 jruoho
148 1.1 jruoho /*
149 1.47 jruoho * Basic SMP C-states (required for e.g. _CST).
150 1.1 jruoho */
151 1.1 jruoho val |= ACPICPU_PDC_C_C1PT | ACPICPU_PDC_C_C2C3;
152 1.1 jruoho
153 1.47 jruoho /*
154 1.47 jruoho * Claim to support dependency coordination.
155 1.47 jruoho */
156 1.47 jruoho val |= ACPICPU_PDC_P_SW | ACPICPU_PDC_C_SW | ACPICPU_PDC_T_SW;
157 1.47 jruoho
158 1.1 jruoho /*
159 1.1 jruoho * If MONITOR/MWAIT is available, announce
160 1.1 jruoho * support for native instructions in all C-states.
161 1.1 jruoho */
162 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
163 1.1 jruoho val |= ACPICPU_PDC_C_C1_FFH | ACPICPU_PDC_C_C2C3_FFH;
164 1.1 jruoho
165 1.5 jruoho /*
166 1.10 jruoho * Set native P- and T-states, if available.
167 1.5 jruoho */
168 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
169 1.5 jruoho val |= ACPICPU_PDC_P_FFH;
170 1.5 jruoho
171 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
172 1.10 jruoho val |= ACPICPU_PDC_T_FFH;
173 1.10 jruoho
174 1.44 jruoho /*
175 1.44 jruoho * Declare support for APERF and MPERF.
176 1.44 jruoho */
177 1.44 jruoho if (cpuid_level >= 0x06) {
178 1.44 jruoho
179 1.44 jruoho x86_cpuid(0x00000006, regs);
180 1.44 jruoho
181 1.44 jruoho if ((regs[2] & CPUID_DSPM_HWF) != 0)
182 1.44 jruoho val |= ACPICPU_PDC_P_HW;
183 1.44 jruoho }
184 1.44 jruoho
185 1.1 jruoho return val;
186 1.1 jruoho }
187 1.1 jruoho
188 1.1 jruoho uint32_t
189 1.43 jruoho acpicpu_md_flags(void)
190 1.1 jruoho {
191 1.1 jruoho struct cpu_info *ci = curcpu();
192 1.12 jruoho struct pci_attach_args pa;
193 1.18 jruoho uint32_t family, val = 0;
194 1.21 jruoho uint32_t regs[4];
195 1.1 jruoho
196 1.38 jruoho if (acpi_md_ncpus() == 1)
197 1.1 jruoho val |= ACPICPU_FLAG_C_BM;
198 1.1 jruoho
199 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
200 1.5 jruoho val |= ACPICPU_FLAG_C_FFH;
201 1.1 jruoho
202 1.39 jruoho /*
203 1.39 jruoho * By default, assume that the local APIC timer
204 1.39 jruoho * as well as TSC are stalled during C3 sleep.
205 1.39 jruoho */
206 1.25 jruoho val |= ACPICPU_FLAG_C_APIC | ACPICPU_FLAG_C_TSC;
207 1.22 jruoho
208 1.1 jruoho switch (cpu_vendor) {
209 1.1 jruoho
210 1.17 jruoho case CPUVENDOR_IDT:
211 1.22 jruoho
212 1.22 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
213 1.22 jruoho val |= ACPICPU_FLAG_P_FFH;
214 1.22 jruoho
215 1.22 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
216 1.22 jruoho val |= ACPICPU_FLAG_T_FFH;
217 1.22 jruoho
218 1.22 jruoho break;
219 1.22 jruoho
220 1.1 jruoho case CPUVENDOR_INTEL:
221 1.17 jruoho
222 1.39 jruoho /*
223 1.39 jruoho * Bus master control and arbitration should be
224 1.39 jruoho * available on all supported Intel CPUs (to be
225 1.39 jruoho * sure, this is double-checked later from the
226 1.39 jruoho * firmware data). These flags imply that it is
227 1.39 jruoho * not necessary to flush caches before C3 state.
228 1.39 jruoho */
229 1.22 jruoho val |= ACPICPU_FLAG_C_BM | ACPICPU_FLAG_C_ARB;
230 1.22 jruoho
231 1.39 jruoho /*
232 1.39 jruoho * Check if we can use "native", MSR-based,
233 1.39 jruoho * access. If not, we have to resort to I/O.
234 1.39 jruoho */
235 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
236 1.5 jruoho val |= ACPICPU_FLAG_P_FFH;
237 1.5 jruoho
238 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
239 1.10 jruoho val |= ACPICPU_FLAG_T_FFH;
240 1.10 jruoho
241 1.22 jruoho /*
242 1.25 jruoho * Check whether MSR_APERF, MSR_MPERF, and Turbo
243 1.25 jruoho * Boost are available. Also see if we might have
244 1.25 jruoho * an invariant local APIC timer ("ARAT").
245 1.23 jruoho */
246 1.23 jruoho if (cpuid_level >= 0x06) {
247 1.23 jruoho
248 1.44 jruoho x86_cpuid(0x00000006, regs);
249 1.23 jruoho
250 1.34 jruoho if ((regs[2] & CPUID_DSPM_HWF) != 0)
251 1.23 jruoho val |= ACPICPU_FLAG_P_HW;
252 1.23 jruoho
253 1.34 jruoho if ((regs[0] & CPUID_DSPM_IDA) != 0)
254 1.24 jruoho val |= ACPICPU_FLAG_P_TURBO;
255 1.25 jruoho
256 1.34 jruoho if ((regs[0] & CPUID_DSPM_ARAT) != 0)
257 1.25 jruoho val &= ~ACPICPU_FLAG_C_APIC;
258 1.23 jruoho }
259 1.23 jruoho
260 1.23 jruoho /*
261 1.22 jruoho * Detect whether TSC is invariant. If it is not,
262 1.22 jruoho * we keep the flag to note that TSC will not run
263 1.22 jruoho * at constant rate. Depending on the CPU, this may
264 1.22 jruoho * affect P- and T-state changes, but especially
265 1.22 jruoho * relevant are C-states; with variant TSC, states
266 1.24 jruoho * larger than C1 may completely stop the counter.
267 1.22 jruoho */
268 1.22 jruoho x86_cpuid(0x80000000, regs);
269 1.22 jruoho
270 1.22 jruoho if (regs[0] >= 0x80000007) {
271 1.22 jruoho
272 1.22 jruoho x86_cpuid(0x80000007, regs);
273 1.22 jruoho
274 1.32 jruoho if ((regs[3] & __BIT(8)) != 0)
275 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
276 1.22 jruoho }
277 1.22 jruoho
278 1.17 jruoho break;
279 1.12 jruoho
280 1.17 jruoho case CPUVENDOR_AMD:
281 1.17 jruoho
282 1.32 jruoho x86_cpuid(0x80000000, regs);
283 1.32 jruoho
284 1.32 jruoho if (regs[0] < 0x80000007)
285 1.32 jruoho break;
286 1.32 jruoho
287 1.32 jruoho x86_cpuid(0x80000007, regs);
288 1.32 jruoho
289 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
290 1.18 jruoho
291 1.18 jruoho if (family == 0xf)
292 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
293 1.18 jruoho
294 1.32 jruoho switch (family) {
295 1.1 jruoho
296 1.22 jruoho case 0x0f:
297 1.32 jruoho
298 1.45 jruoho /*
299 1.45 jruoho * Evaluate support for the "FID/VID
300 1.45 jruoho * algorithm" also used by powernow(4).
301 1.45 jruoho */
302 1.32 jruoho if ((regs[3] & CPUID_APM_FID) == 0)
303 1.32 jruoho break;
304 1.32 jruoho
305 1.32 jruoho if ((regs[3] & CPUID_APM_VID) == 0)
306 1.32 jruoho break;
307 1.32 jruoho
308 1.32 jruoho val |= ACPICPU_FLAG_P_FFH | ACPICPU_FLAG_P_FIDVID;
309 1.32 jruoho break;
310 1.32 jruoho
311 1.17 jruoho case 0x10:
312 1.17 jruoho case 0x11:
313 1.40 jmcneill val |= ACPICPU_FLAG_C_C1E;
314 1.40 jmcneill /* FALLTHROUGH */
315 1.40 jmcneill
316 1.40 jmcneill case 0x14: /* AMD Fusion */
317 1.1 jruoho
318 1.42 jruoho /*
319 1.42 jruoho * Like with Intel, detect invariant TSC,
320 1.42 jruoho * MSR-based P-states, and AMD's "turbo"
321 1.42 jruoho * (Core Performance Boost), respectively.
322 1.42 jruoho */
323 1.22 jruoho if ((regs[3] & CPUID_APM_TSC) != 0)
324 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
325 1.22 jruoho
326 1.21 jruoho if ((regs[3] & CPUID_APM_HWP) != 0)
327 1.17 jruoho val |= ACPICPU_FLAG_P_FFH;
328 1.21 jruoho
329 1.21 jruoho if ((regs[3] & CPUID_APM_CPB) != 0)
330 1.21 jruoho val |= ACPICPU_FLAG_P_TURBO;
331 1.35 jruoho
332 1.42 jruoho /*
333 1.42 jruoho * Also check for APERF and MPERF,
334 1.42 jruoho * first available in the family 10h.
335 1.42 jruoho */
336 1.42 jruoho if (cpuid_level >= 0x06) {
337 1.42 jruoho
338 1.42 jruoho x86_cpuid(0x00000006, regs);
339 1.42 jruoho
340 1.44 jruoho if ((regs[2] & CPUID_DSPM_HWF) != 0)
341 1.42 jruoho val |= ACPICPU_FLAG_P_HW;
342 1.42 jruoho }
343 1.42 jruoho
344 1.35 jruoho break;
345 1.17 jruoho }
346 1.1 jruoho
347 1.1 jruoho break;
348 1.1 jruoho }
349 1.1 jruoho
350 1.12 jruoho /*
351 1.12 jruoho * There are several erratums for PIIX4.
352 1.12 jruoho */
353 1.43 jruoho if (pci_find_device(&pa, acpicpu_md_quirk_piix4) != 0)
354 1.12 jruoho val |= ACPICPU_FLAG_PIIX4;
355 1.12 jruoho
356 1.1 jruoho return val;
357 1.1 jruoho }
358 1.1 jruoho
359 1.12 jruoho static int
360 1.43 jruoho acpicpu_md_quirk_piix4(struct pci_attach_args *pa)
361 1.12 jruoho {
362 1.12 jruoho
363 1.12 jruoho /*
364 1.12 jruoho * XXX: The pci_find_device(9) function only
365 1.12 jruoho * deals with attached devices. Change this
366 1.12 jruoho * to use something like pci_device_foreach().
367 1.12 jruoho */
368 1.12 jruoho if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
369 1.12 jruoho return 0;
370 1.12 jruoho
371 1.12 jruoho if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82371AB_ISA ||
372 1.12 jruoho PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82440MX_PMC)
373 1.12 jruoho return 1;
374 1.12 jruoho
375 1.12 jruoho return 0;
376 1.12 jruoho }
377 1.12 jruoho
378 1.35 jruoho void
379 1.43 jruoho acpicpu_md_quirk_c1e(void)
380 1.35 jruoho {
381 1.35 jruoho const uint64_t c1e = MSR_CMPHALT_SMI | MSR_CMPHALT_C1E;
382 1.35 jruoho uint64_t val;
383 1.35 jruoho
384 1.35 jruoho val = rdmsr(MSR_CMPHALT);
385 1.35 jruoho
386 1.35 jruoho if ((val & c1e) != 0)
387 1.35 jruoho wrmsr(MSR_CMPHALT, val & ~c1e);
388 1.35 jruoho }
389 1.35 jruoho
390 1.1 jruoho int
391 1.43 jruoho acpicpu_md_cstate_start(struct acpicpu_softc *sc)
392 1.1 jruoho {
393 1.1 jruoho const size_t size = sizeof(native_idle_text);
394 1.31 jruoho struct acpicpu_cstate *cs;
395 1.31 jruoho bool ipi = false;
396 1.31 jruoho int i;
397 1.1 jruoho
398 1.45 jruoho /*
399 1.45 jruoho * Save the cpu_idle(9) loop used by default.
400 1.45 jruoho */
401 1.1 jruoho x86_cpu_idle_get(&native_idle, native_idle_text, size);
402 1.31 jruoho
403 1.31 jruoho for (i = 0; i < ACPI_C_STATE_COUNT; i++) {
404 1.31 jruoho
405 1.31 jruoho cs = &sc->sc_cstate[i];
406 1.31 jruoho
407 1.31 jruoho if (cs->cs_method == ACPICPU_C_STATE_HALT) {
408 1.31 jruoho ipi = true;
409 1.31 jruoho break;
410 1.31 jruoho }
411 1.31 jruoho }
412 1.31 jruoho
413 1.31 jruoho x86_cpu_idle_set(acpicpu_cstate_idle, "acpi", ipi);
414 1.1 jruoho
415 1.1 jruoho return 0;
416 1.1 jruoho }
417 1.1 jruoho
418 1.1 jruoho int
419 1.43 jruoho acpicpu_md_cstate_stop(void)
420 1.1 jruoho {
421 1.4 jruoho uint64_t xc;
422 1.31 jruoho bool ipi;
423 1.1 jruoho
424 1.31 jruoho ipi = (native_idle != x86_cpu_idle_halt) ? false : true;
425 1.31 jruoho x86_cpu_idle_set(native_idle, native_idle_text, ipi);
426 1.1 jruoho
427 1.4 jruoho /*
428 1.4 jruoho * Run a cross-call to ensure that all CPUs are
429 1.4 jruoho * out from the ACPI idle-loop before detachment.
430 1.4 jruoho */
431 1.4 jruoho xc = xc_broadcast(0, (xcfunc_t)nullop, NULL, NULL);
432 1.4 jruoho xc_wait(xc);
433 1.1 jruoho
434 1.1 jruoho return 0;
435 1.1 jruoho }
436 1.1 jruoho
437 1.3 jruoho /*
438 1.31 jruoho * Called with interrupts disabled.
439 1.31 jruoho * Caller should enable interrupts after return.
440 1.3 jruoho */
441 1.1 jruoho void
442 1.43 jruoho acpicpu_md_cstate_enter(int method, int state)
443 1.1 jruoho {
444 1.3 jruoho struct cpu_info *ci = curcpu();
445 1.1 jruoho
446 1.1 jruoho switch (method) {
447 1.1 jruoho
448 1.1 jruoho case ACPICPU_C_STATE_FFH:
449 1.3 jruoho
450 1.3 jruoho x86_enable_intr();
451 1.3 jruoho x86_monitor(&ci->ci_want_resched, 0, 0);
452 1.3 jruoho
453 1.31 jruoho if (__predict_false(ci->ci_want_resched != 0))
454 1.3 jruoho return;
455 1.3 jruoho
456 1.1 jruoho x86_mwait((state - 1) << 4, 0);
457 1.1 jruoho break;
458 1.1 jruoho
459 1.1 jruoho case ACPICPU_C_STATE_HALT:
460 1.3 jruoho
461 1.31 jruoho if (__predict_false(ci->ci_want_resched != 0))
462 1.3 jruoho return;
463 1.3 jruoho
464 1.1 jruoho x86_stihlt();
465 1.1 jruoho break;
466 1.1 jruoho }
467 1.1 jruoho }
468 1.5 jruoho
469 1.5 jruoho int
470 1.41 jruoho acpicpu_md_pstate_start(struct acpicpu_softc *sc)
471 1.5 jruoho {
472 1.20 jruoho const uint64_t est = __BIT(16);
473 1.20 jruoho uint64_t val;
474 1.20 jruoho
475 1.41 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P) == 0)
476 1.41 jruoho return ENODEV;
477 1.41 jruoho
478 1.20 jruoho switch (cpu_vendor) {
479 1.20 jruoho
480 1.20 jruoho case CPUVENDOR_IDT:
481 1.20 jruoho case CPUVENDOR_INTEL:
482 1.20 jruoho
483 1.41 jruoho /*
484 1.41 jruoho * Make sure EST is enabled.
485 1.41 jruoho */
486 1.20 jruoho val = rdmsr(MSR_MISC_ENABLE);
487 1.20 jruoho
488 1.20 jruoho if ((val & est) == 0) {
489 1.20 jruoho
490 1.20 jruoho val |= est;
491 1.20 jruoho
492 1.20 jruoho wrmsr(MSR_MISC_ENABLE, val);
493 1.20 jruoho val = rdmsr(MSR_MISC_ENABLE);
494 1.20 jruoho
495 1.20 jruoho if ((val & est) == 0)
496 1.20 jruoho return ENOTTY;
497 1.20 jruoho }
498 1.42 jruoho }
499 1.41 jruoho
500 1.42 jruoho /*
501 1.42 jruoho * Reset the APERF and MPERF counters.
502 1.42 jruoho */
503 1.42 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_HW) != 0)
504 1.42 jruoho acpicpu_md_pstate_percent_reset(sc);
505 1.9 jruoho
506 1.19 jruoho return acpicpu_md_pstate_sysctl_init();
507 1.5 jruoho }
508 1.5 jruoho
509 1.5 jruoho int
510 1.5 jruoho acpicpu_md_pstate_stop(void)
511 1.5 jruoho {
512 1.5 jruoho
513 1.19 jruoho if (acpicpu_log != NULL)
514 1.19 jruoho sysctl_teardown(&acpicpu_log);
515 1.5 jruoho
516 1.5 jruoho return 0;
517 1.5 jruoho }
518 1.5 jruoho
519 1.5 jruoho int
520 1.15 jruoho acpicpu_md_pstate_pss(struct acpicpu_softc *sc)
521 1.5 jruoho {
522 1.15 jruoho struct acpicpu_pstate *ps, msr;
523 1.17 jruoho struct cpu_info *ci = curcpu();
524 1.18 jruoho uint32_t family, i = 0;
525 1.13 jruoho
526 1.15 jruoho (void)memset(&msr, 0, sizeof(struct acpicpu_pstate));
527 1.13 jruoho
528 1.5 jruoho switch (cpu_vendor) {
529 1.5 jruoho
530 1.17 jruoho case CPUVENDOR_IDT:
531 1.5 jruoho case CPUVENDOR_INTEL:
532 1.33 jruoho
533 1.33 jruoho /*
534 1.33 jruoho * If the so-called Turbo Boost is present,
535 1.33 jruoho * the P0-state is always the "turbo state".
536 1.51 jruoho * It is shown as the P1 frequency + 1 MHz.
537 1.33 jruoho *
538 1.33 jruoho * For discussion, see:
539 1.33 jruoho *
540 1.33 jruoho * Intel Corporation: Intel Turbo Boost Technology
541 1.33 jruoho * in Intel Core(tm) Microarchitectures (Nehalem)
542 1.33 jruoho * Based Processors. White Paper, November 2008.
543 1.33 jruoho */
544 1.51 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_TURBO) != 0) {
545 1.51 jruoho
546 1.51 jruoho ps = &sc->sc_pstate[0];
547 1.51 jruoho
548 1.51 jruoho if (ps->ps_freq == sc->sc_pstate[1].ps_freq + 1)
549 1.51 jruoho ps->ps_flags |= ACPICPU_FLAG_P_TURBO;
550 1.51 jruoho }
551 1.33 jruoho
552 1.15 jruoho msr.ps_control_addr = MSR_PERF_CTL;
553 1.15 jruoho msr.ps_control_mask = __BITS(0, 15);
554 1.15 jruoho
555 1.15 jruoho msr.ps_status_addr = MSR_PERF_STATUS;
556 1.15 jruoho msr.ps_status_mask = __BITS(0, 15);
557 1.13 jruoho break;
558 1.13 jruoho
559 1.13 jruoho case CPUVENDOR_AMD:
560 1.13 jruoho
561 1.33 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
562 1.33 jruoho msr.ps_flags |= ACPICPU_FLAG_P_FIDVID;
563 1.33 jruoho
564 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
565 1.18 jruoho
566 1.18 jruoho if (family == 0xf)
567 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
568 1.18 jruoho
569 1.18 jruoho switch (family) {
570 1.17 jruoho
571 1.32 jruoho case 0x0f:
572 1.32 jruoho msr.ps_control_addr = MSR_0FH_CONTROL;
573 1.32 jruoho msr.ps_status_addr = MSR_0FH_STATUS;
574 1.32 jruoho break;
575 1.32 jruoho
576 1.17 jruoho case 0x10:
577 1.17 jruoho case 0x11:
578 1.40 jmcneill case 0x14: /* AMD Fusion */
579 1.17 jruoho msr.ps_control_addr = MSR_10H_CONTROL;
580 1.17 jruoho msr.ps_control_mask = __BITS(0, 2);
581 1.17 jruoho
582 1.17 jruoho msr.ps_status_addr = MSR_10H_STATUS;
583 1.17 jruoho msr.ps_status_mask = __BITS(0, 2);
584 1.17 jruoho break;
585 1.17 jruoho
586 1.17 jruoho default:
587 1.17 jruoho
588 1.17 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_XPSS) == 0)
589 1.17 jruoho return EOPNOTSUPP;
590 1.17 jruoho }
591 1.13 jruoho
592 1.13 jruoho break;
593 1.13 jruoho
594 1.13 jruoho default:
595 1.13 jruoho return ENODEV;
596 1.13 jruoho }
597 1.5 jruoho
598 1.26 jruoho /*
599 1.26 jruoho * Fill the P-state structures with MSR addresses that are
600 1.27 jruoho * known to be correct. If we do not know the addresses,
601 1.27 jruoho * leave the values intact. If a vendor uses XPSS, we do
602 1.39 jruoho * not necessarily need to do anything to support new CPUs.
603 1.26 jruoho */
604 1.15 jruoho while (i < sc->sc_pstate_count) {
605 1.15 jruoho
606 1.15 jruoho ps = &sc->sc_pstate[i];
607 1.15 jruoho
608 1.32 jruoho if (msr.ps_flags != 0)
609 1.32 jruoho ps->ps_flags |= msr.ps_flags;
610 1.32 jruoho
611 1.27 jruoho if (msr.ps_status_addr != 0)
612 1.15 jruoho ps->ps_status_addr = msr.ps_status_addr;
613 1.15 jruoho
614 1.27 jruoho if (msr.ps_status_mask != 0)
615 1.15 jruoho ps->ps_status_mask = msr.ps_status_mask;
616 1.15 jruoho
617 1.27 jruoho if (msr.ps_control_addr != 0)
618 1.15 jruoho ps->ps_control_addr = msr.ps_control_addr;
619 1.15 jruoho
620 1.27 jruoho if (msr.ps_control_mask != 0)
621 1.15 jruoho ps->ps_control_mask = msr.ps_control_mask;
622 1.15 jruoho
623 1.15 jruoho i++;
624 1.15 jruoho }
625 1.15 jruoho
626 1.15 jruoho return 0;
627 1.15 jruoho }
628 1.15 jruoho
629 1.41 jruoho uint8_t
630 1.41 jruoho acpicpu_md_pstate_percent(struct acpicpu_softc *sc)
631 1.41 jruoho {
632 1.41 jruoho uint64_t aperf, mperf;
633 1.50 jruoho uint64_t rv = 0;
634 1.41 jruoho
635 1.41 jruoho /*
636 1.41 jruoho * Read the IA32_APERF and IA32_MPERF counters. The first
637 1.41 jruoho * increments at the rate of the fixed maximum frequency
638 1.41 jruoho * configured during the boot, whereas APERF counts at the
639 1.41 jruoho * rate of the actual frequency. Note that the MSRs must be
640 1.41 jruoho * read without delay, and that only the ratio between
641 1.41 jruoho * IA32_APERF and IA32_MPERF is architecturally defined.
642 1.41 jruoho *
643 1.50 jruoho * The function thus returns the percentage of the actual
644 1.50 jruoho * frequency in terms of the maximum frequency of the calling
645 1.50 jruoho * CPU since the last call. A value zero implies an error.
646 1.50 jruoho *
647 1.41 jruoho * For further details, refer to:
648 1.41 jruoho *
649 1.41 jruoho * Intel Corporation: Intel 64 and IA-32 Architectures
650 1.41 jruoho * Software Developer's Manual. Section 13.2, Volume 3A:
651 1.41 jruoho * System Programming Guide, Part 1. July, 2008.
652 1.42 jruoho *
653 1.42 jruoho * Advanced Micro Devices: BIOS and Kernel Developer's
654 1.42 jruoho * Guide (BKDG) for AMD Family 10h Processors. Section
655 1.42 jruoho * 2.4.5, Revision 3.48, April 2010.
656 1.41 jruoho */
657 1.50 jruoho if (__predict_false((sc->sc_flags & ACPICPU_FLAG_P) == 0))
658 1.50 jruoho return 0;
659 1.50 jruoho
660 1.50 jruoho if (__predict_false((sc->sc_flags & ACPICPU_FLAG_P_HW) == 0))
661 1.50 jruoho return 0;
662 1.41 jruoho
663 1.41 jruoho aperf = sc->sc_pstate_aperf;
664 1.41 jruoho mperf = sc->sc_pstate_mperf;
665 1.41 jruoho
666 1.50 jruoho x86_disable_intr();
667 1.50 jruoho
668 1.50 jruoho sc->sc_pstate_aperf = rdmsr(MSR_APERF);
669 1.50 jruoho sc->sc_pstate_mperf = rdmsr(MSR_MPERF);
670 1.41 jruoho
671 1.41 jruoho x86_enable_intr();
672 1.41 jruoho
673 1.41 jruoho aperf = sc->sc_pstate_aperf - aperf;
674 1.41 jruoho mperf = sc->sc_pstate_mperf - mperf;
675 1.41 jruoho
676 1.41 jruoho if (__predict_true(mperf != 0))
677 1.41 jruoho rv = (aperf * 100) / mperf;
678 1.41 jruoho
679 1.41 jruoho return rv;
680 1.41 jruoho }
681 1.41 jruoho
682 1.41 jruoho static void
683 1.41 jruoho acpicpu_md_pstate_percent_reset(struct acpicpu_softc *sc)
684 1.41 jruoho {
685 1.46 jruoho struct msr_rw_info msr;
686 1.46 jruoho uint64_t xc;
687 1.41 jruoho
688 1.41 jruoho KASSERT((sc->sc_flags & ACPICPU_FLAG_P) != 0);
689 1.41 jruoho KASSERT((sc->sc_flags & ACPICPU_FLAG_P_HW) != 0);
690 1.41 jruoho
691 1.46 jruoho msr.msr_value = 0;
692 1.46 jruoho msr.msr_read = false;
693 1.46 jruoho msr.msr_type = MSR_APERF;
694 1.46 jruoho
695 1.46 jruoho xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
696 1.46 jruoho xc_wait(xc);
697 1.46 jruoho
698 1.46 jruoho msr.msr_value = 0;
699 1.46 jruoho msr.msr_read = false;
700 1.46 jruoho msr.msr_type = MSR_MPERF;
701 1.46 jruoho
702 1.46 jruoho xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
703 1.46 jruoho xc_wait(xc);
704 1.41 jruoho
705 1.41 jruoho sc->sc_pstate_aperf = 0;
706 1.41 jruoho sc->sc_pstate_mperf = 0;
707 1.41 jruoho }
708 1.41 jruoho
709 1.15 jruoho int
710 1.15 jruoho acpicpu_md_pstate_get(struct acpicpu_softc *sc, uint32_t *freq)
711 1.15 jruoho {
712 1.15 jruoho struct acpicpu_pstate *ps = NULL;
713 1.15 jruoho uint64_t val;
714 1.15 jruoho uint32_t i;
715 1.15 jruoho
716 1.32 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
717 1.32 jruoho return acpicpu_md_pstate_fidvid_get(sc, freq);
718 1.32 jruoho
719 1.49 jruoho /*
720 1.49 jruoho * Pick any P-state for the status address.
721 1.49 jruoho */
722 1.15 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
723 1.15 jruoho
724 1.15 jruoho ps = &sc->sc_pstate[i];
725 1.15 jruoho
726 1.32 jruoho if (__predict_true(ps->ps_freq != 0))
727 1.15 jruoho break;
728 1.15 jruoho }
729 1.15 jruoho
730 1.15 jruoho if (__predict_false(ps == NULL))
731 1.17 jruoho return ENODEV;
732 1.15 jruoho
733 1.28 jruoho if (__predict_false(ps->ps_status_addr == 0))
734 1.13 jruoho return EINVAL;
735 1.5 jruoho
736 1.13 jruoho val = rdmsr(ps->ps_status_addr);
737 1.5 jruoho
738 1.28 jruoho if (__predict_true(ps->ps_status_mask != 0))
739 1.13 jruoho val = val & ps->ps_status_mask;
740 1.5 jruoho
741 1.49 jruoho /*
742 1.49 jruoho * Search for the value from known P-states.
743 1.49 jruoho */
744 1.13 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
745 1.5 jruoho
746 1.13 jruoho ps = &sc->sc_pstate[i];
747 1.5 jruoho
748 1.32 jruoho if (__predict_false(ps->ps_freq == 0))
749 1.13 jruoho continue;
750 1.5 jruoho
751 1.29 jruoho if (val == ps->ps_status) {
752 1.13 jruoho *freq = ps->ps_freq;
753 1.13 jruoho return 0;
754 1.13 jruoho }
755 1.5 jruoho }
756 1.5 jruoho
757 1.13 jruoho return EIO;
758 1.5 jruoho }
759 1.5 jruoho
760 1.5 jruoho int
761 1.5 jruoho acpicpu_md_pstate_set(struct acpicpu_pstate *ps)
762 1.5 jruoho {
763 1.49 jruoho uint64_t val;
764 1.5 jruoho
765 1.37 jruoho if (__predict_false(ps->ps_control_addr == 0))
766 1.37 jruoho return EINVAL;
767 1.37 jruoho
768 1.32 jruoho if ((ps->ps_flags & ACPICPU_FLAG_P_FIDVID) != 0)
769 1.32 jruoho return acpicpu_md_pstate_fidvid_set(ps);
770 1.32 jruoho
771 1.49 jruoho val = ps->ps_control;
772 1.5 jruoho
773 1.49 jruoho if (__predict_true(ps->ps_control_mask != 0))
774 1.49 jruoho val = val & ps->ps_control_mask;
775 1.13 jruoho
776 1.49 jruoho wrmsr(ps->ps_control_addr, val);
777 1.49 jruoho DELAY(ps->ps_latency);
778 1.14 jruoho
779 1.49 jruoho return 0;
780 1.5 jruoho }
781 1.10 jruoho
782 1.32 jruoho static int
783 1.32 jruoho acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *sc, uint32_t *freq)
784 1.32 jruoho {
785 1.32 jruoho struct acpicpu_pstate *ps;
786 1.32 jruoho uint32_t fid, i, vid;
787 1.32 jruoho uint32_t cfid, cvid;
788 1.32 jruoho int rv;
789 1.32 jruoho
790 1.32 jruoho /*
791 1.32 jruoho * AMD family 0Fh needs special treatment.
792 1.32 jruoho * While it wants to use ACPI, it does not
793 1.32 jruoho * comply with the ACPI specifications.
794 1.32 jruoho */
795 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
796 1.32 jruoho
797 1.32 jruoho if (rv != 0)
798 1.32 jruoho return rv;
799 1.32 jruoho
800 1.32 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
801 1.32 jruoho
802 1.32 jruoho ps = &sc->sc_pstate[i];
803 1.32 jruoho
804 1.32 jruoho if (__predict_false(ps->ps_freq == 0))
805 1.32 jruoho continue;
806 1.32 jruoho
807 1.32 jruoho fid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_FID);
808 1.32 jruoho vid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_VID);
809 1.32 jruoho
810 1.32 jruoho if (cfid == fid && cvid == vid) {
811 1.32 jruoho *freq = ps->ps_freq;
812 1.32 jruoho return 0;
813 1.32 jruoho }
814 1.32 jruoho }
815 1.32 jruoho
816 1.32 jruoho return EIO;
817 1.32 jruoho }
818 1.32 jruoho
819 1.32 jruoho static int
820 1.32 jruoho acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *ps)
821 1.32 jruoho {
822 1.32 jruoho const uint64_t ctrl = ps->ps_control;
823 1.32 jruoho uint32_t cfid, cvid, fid, i, irt;
824 1.32 jruoho uint32_t pll, vco_cfid, vco_fid;
825 1.32 jruoho uint32_t val, vid, vst;
826 1.32 jruoho int rv;
827 1.32 jruoho
828 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
829 1.32 jruoho
830 1.32 jruoho if (rv != 0)
831 1.32 jruoho return rv;
832 1.32 jruoho
833 1.32 jruoho fid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_FID);
834 1.32 jruoho vid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VID);
835 1.32 jruoho irt = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_IRT);
836 1.32 jruoho vst = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VST);
837 1.32 jruoho pll = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_PLL);
838 1.32 jruoho
839 1.32 jruoho vst = vst * 20;
840 1.32 jruoho pll = pll * 1000 / 5;
841 1.32 jruoho irt = 10 * __BIT(irt);
842 1.32 jruoho
843 1.32 jruoho /*
844 1.32 jruoho * Phase 1.
845 1.32 jruoho */
846 1.32 jruoho while (cvid > vid) {
847 1.32 jruoho
848 1.32 jruoho val = 1 << __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_MVS);
849 1.32 jruoho val = (val > cvid) ? 0 : cvid - val;
850 1.32 jruoho
851 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, val, 1, vst);
852 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
853 1.32 jruoho
854 1.32 jruoho if (rv != 0)
855 1.32 jruoho return rv;
856 1.32 jruoho }
857 1.32 jruoho
858 1.32 jruoho i = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_RVO);
859 1.32 jruoho
860 1.32 jruoho for (; i > 0 && cvid > 0; --i) {
861 1.32 jruoho
862 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, cvid - 1, 1, vst);
863 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
864 1.32 jruoho
865 1.32 jruoho if (rv != 0)
866 1.32 jruoho return rv;
867 1.32 jruoho }
868 1.32 jruoho
869 1.32 jruoho /*
870 1.32 jruoho * Phase 2.
871 1.32 jruoho */
872 1.32 jruoho if (cfid != fid) {
873 1.32 jruoho
874 1.32 jruoho vco_fid = FID_TO_VCO_FID(fid);
875 1.32 jruoho vco_cfid = FID_TO_VCO_FID(cfid);
876 1.32 jruoho
877 1.32 jruoho while (abs(vco_fid - vco_cfid) > 2) {
878 1.32 jruoho
879 1.32 jruoho if (fid <= cfid)
880 1.32 jruoho val = cfid - 2;
881 1.32 jruoho else {
882 1.32 jruoho val = (cfid > 6) ? cfid + 2 :
883 1.32 jruoho FID_TO_VCO_FID(cfid) + 2;
884 1.32 jruoho }
885 1.32 jruoho
886 1.32 jruoho acpicpu_md_pstate_fidvid_write(val, cvid, pll, irt);
887 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
888 1.32 jruoho
889 1.32 jruoho if (rv != 0)
890 1.32 jruoho return rv;
891 1.32 jruoho
892 1.32 jruoho vco_cfid = FID_TO_VCO_FID(cfid);
893 1.32 jruoho }
894 1.32 jruoho
895 1.32 jruoho acpicpu_md_pstate_fidvid_write(fid, cvid, pll, irt);
896 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
897 1.32 jruoho
898 1.32 jruoho if (rv != 0)
899 1.32 jruoho return rv;
900 1.32 jruoho }
901 1.32 jruoho
902 1.32 jruoho /*
903 1.32 jruoho * Phase 3.
904 1.32 jruoho */
905 1.32 jruoho if (cvid != vid) {
906 1.32 jruoho
907 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, vid, 1, vst);
908 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
909 1.32 jruoho
910 1.32 jruoho if (rv != 0)
911 1.32 jruoho return rv;
912 1.32 jruoho }
913 1.32 jruoho
914 1.32 jruoho if (cfid != fid || cvid != vid)
915 1.32 jruoho return EIO;
916 1.32 jruoho
917 1.32 jruoho return 0;
918 1.32 jruoho }
919 1.32 jruoho
920 1.32 jruoho static int
921 1.32 jruoho acpicpu_md_pstate_fidvid_read(uint32_t *cfid, uint32_t *cvid)
922 1.32 jruoho {
923 1.32 jruoho int i = ACPICPU_P_STATE_RETRY * 100;
924 1.32 jruoho uint64_t val;
925 1.32 jruoho
926 1.32 jruoho do {
927 1.32 jruoho val = rdmsr(MSR_0FH_STATUS);
928 1.32 jruoho
929 1.32 jruoho } while (__SHIFTOUT(val, MSR_0FH_STATUS_PENDING) != 0 && --i >= 0);
930 1.32 jruoho
931 1.32 jruoho if (i == 0)
932 1.32 jruoho return EAGAIN;
933 1.32 jruoho
934 1.32 jruoho if (cfid != NULL)
935 1.32 jruoho *cfid = __SHIFTOUT(val, MSR_0FH_STATUS_CFID);
936 1.32 jruoho
937 1.32 jruoho if (cvid != NULL)
938 1.32 jruoho *cvid = __SHIFTOUT(val, MSR_0FH_STATUS_CVID);
939 1.32 jruoho
940 1.32 jruoho return 0;
941 1.32 jruoho }
942 1.32 jruoho
943 1.32 jruoho static void
944 1.32 jruoho acpicpu_md_pstate_fidvid_write(uint32_t fid,
945 1.32 jruoho uint32_t vid, uint32_t cnt, uint32_t tmo)
946 1.32 jruoho {
947 1.49 jruoho uint64_t val = 0;
948 1.32 jruoho
949 1.49 jruoho val |= __SHIFTIN(fid, MSR_0FH_CONTROL_FID);
950 1.49 jruoho val |= __SHIFTIN(vid, MSR_0FH_CONTROL_VID);
951 1.49 jruoho val |= __SHIFTIN(cnt, MSR_0FH_CONTROL_CNT);
952 1.49 jruoho val |= __SHIFTIN(0x1, MSR_0FH_CONTROL_CHG);
953 1.32 jruoho
954 1.49 jruoho wrmsr(MSR_0FH_CONTROL, val);
955 1.32 jruoho DELAY(tmo);
956 1.32 jruoho }
957 1.32 jruoho
958 1.10 jruoho int
959 1.10 jruoho acpicpu_md_tstate_get(struct acpicpu_softc *sc, uint32_t *percent)
960 1.10 jruoho {
961 1.10 jruoho struct acpicpu_tstate *ts;
962 1.14 jruoho uint64_t val;
963 1.10 jruoho uint32_t i;
964 1.10 jruoho
965 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
966 1.10 jruoho
967 1.10 jruoho for (i = 0; i < sc->sc_tstate_count; i++) {
968 1.10 jruoho
969 1.10 jruoho ts = &sc->sc_tstate[i];
970 1.10 jruoho
971 1.10 jruoho if (ts->ts_percent == 0)
972 1.10 jruoho continue;
973 1.10 jruoho
974 1.29 jruoho if (val == ts->ts_status) {
975 1.10 jruoho *percent = ts->ts_percent;
976 1.10 jruoho return 0;
977 1.10 jruoho }
978 1.10 jruoho }
979 1.10 jruoho
980 1.10 jruoho return EIO;
981 1.10 jruoho }
982 1.10 jruoho
983 1.10 jruoho int
984 1.10 jruoho acpicpu_md_tstate_set(struct acpicpu_tstate *ts)
985 1.10 jruoho {
986 1.49 jruoho uint64_t val;
987 1.49 jruoho uint8_t i;
988 1.10 jruoho
989 1.49 jruoho val = ts->ts_control;
990 1.49 jruoho val = val & __BITS(1, 4);
991 1.10 jruoho
992 1.49 jruoho wrmsr(MSR_THERM_CONTROL, val);
993 1.10 jruoho
994 1.30 jruoho if (ts->ts_status == 0) {
995 1.30 jruoho DELAY(ts->ts_latency);
996 1.10 jruoho return 0;
997 1.30 jruoho }
998 1.10 jruoho
999 1.10 jruoho for (i = val = 0; i < ACPICPU_T_STATE_RETRY; i++) {
1000 1.10 jruoho
1001 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
1002 1.10 jruoho
1003 1.29 jruoho if (val == ts->ts_status)
1004 1.49 jruoho return 0;
1005 1.10 jruoho
1006 1.10 jruoho DELAY(ts->ts_latency);
1007 1.10 jruoho }
1008 1.10 jruoho
1009 1.49 jruoho return EAGAIN;
1010 1.10 jruoho }
1011 1.19 jruoho
1012 1.19 jruoho /*
1013 1.19 jruoho * A kludge for backwards compatibility.
1014 1.19 jruoho */
1015 1.19 jruoho static int
1016 1.19 jruoho acpicpu_md_pstate_sysctl_init(void)
1017 1.19 jruoho {
1018 1.19 jruoho const struct sysctlnode *fnode, *mnode, *rnode;
1019 1.19 jruoho const char *str;
1020 1.19 jruoho int rv;
1021 1.19 jruoho
1022 1.19 jruoho switch (cpu_vendor) {
1023 1.19 jruoho
1024 1.19 jruoho case CPUVENDOR_IDT:
1025 1.19 jruoho case CPUVENDOR_INTEL:
1026 1.19 jruoho str = "est";
1027 1.19 jruoho break;
1028 1.19 jruoho
1029 1.19 jruoho case CPUVENDOR_AMD:
1030 1.19 jruoho str = "powernow";
1031 1.19 jruoho break;
1032 1.19 jruoho
1033 1.19 jruoho default:
1034 1.19 jruoho return ENODEV;
1035 1.19 jruoho }
1036 1.19 jruoho
1037 1.19 jruoho
1038 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, NULL, &rnode,
1039 1.19 jruoho CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
1040 1.19 jruoho NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
1041 1.19 jruoho
1042 1.19 jruoho if (rv != 0)
1043 1.19 jruoho goto fail;
1044 1.19 jruoho
1045 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &rnode, &mnode,
1046 1.19 jruoho 0, CTLTYPE_NODE, str, NULL,
1047 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1048 1.19 jruoho
1049 1.19 jruoho if (rv != 0)
1050 1.19 jruoho goto fail;
1051 1.19 jruoho
1052 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &mnode, &fnode,
1053 1.19 jruoho 0, CTLTYPE_NODE, "frequency", NULL,
1054 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1055 1.19 jruoho
1056 1.19 jruoho if (rv != 0)
1057 1.19 jruoho goto fail;
1058 1.19 jruoho
1059 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1060 1.19 jruoho CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
1061 1.19 jruoho acpicpu_md_pstate_sysctl_set, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1062 1.19 jruoho
1063 1.19 jruoho if (rv != 0)
1064 1.19 jruoho goto fail;
1065 1.19 jruoho
1066 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1067 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_INT, "current", NULL,
1068 1.19 jruoho acpicpu_md_pstate_sysctl_get, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1069 1.19 jruoho
1070 1.19 jruoho if (rv != 0)
1071 1.19 jruoho goto fail;
1072 1.19 jruoho
1073 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1074 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
1075 1.19 jruoho acpicpu_md_pstate_sysctl_all, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1076 1.19 jruoho
1077 1.19 jruoho if (rv != 0)
1078 1.19 jruoho goto fail;
1079 1.19 jruoho
1080 1.19 jruoho return 0;
1081 1.19 jruoho
1082 1.19 jruoho fail:
1083 1.19 jruoho if (acpicpu_log != NULL) {
1084 1.19 jruoho sysctl_teardown(&acpicpu_log);
1085 1.19 jruoho acpicpu_log = NULL;
1086 1.19 jruoho }
1087 1.19 jruoho
1088 1.19 jruoho return rv;
1089 1.19 jruoho }
1090 1.19 jruoho
1091 1.19 jruoho static int
1092 1.19 jruoho acpicpu_md_pstate_sysctl_get(SYSCTLFN_ARGS)
1093 1.19 jruoho {
1094 1.19 jruoho struct cpu_info *ci = curcpu();
1095 1.19 jruoho struct sysctlnode node;
1096 1.19 jruoho uint32_t freq;
1097 1.19 jruoho int err;
1098 1.19 jruoho
1099 1.49 jruoho err = acpicpu_pstate_get(ci, &freq);
1100 1.19 jruoho
1101 1.19 jruoho if (err != 0)
1102 1.19 jruoho return err;
1103 1.19 jruoho
1104 1.19 jruoho node = *rnode;
1105 1.19 jruoho node.sysctl_data = &freq;
1106 1.19 jruoho
1107 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1108 1.19 jruoho
1109 1.19 jruoho if (err != 0 || newp == NULL)
1110 1.19 jruoho return err;
1111 1.19 jruoho
1112 1.19 jruoho return 0;
1113 1.19 jruoho }
1114 1.19 jruoho
1115 1.19 jruoho static int
1116 1.19 jruoho acpicpu_md_pstate_sysctl_set(SYSCTLFN_ARGS)
1117 1.19 jruoho {
1118 1.19 jruoho struct cpu_info *ci = curcpu();
1119 1.19 jruoho struct sysctlnode node;
1120 1.19 jruoho uint32_t freq;
1121 1.19 jruoho int err;
1122 1.19 jruoho
1123 1.49 jruoho err = acpicpu_pstate_get(ci, &freq);
1124 1.19 jruoho
1125 1.19 jruoho if (err != 0)
1126 1.19 jruoho return err;
1127 1.19 jruoho
1128 1.19 jruoho node = *rnode;
1129 1.19 jruoho node.sysctl_data = &freq;
1130 1.19 jruoho
1131 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1132 1.19 jruoho
1133 1.19 jruoho if (err != 0 || newp == NULL)
1134 1.19 jruoho return err;
1135 1.19 jruoho
1136 1.49 jruoho acpicpu_pstate_set(ci, freq);
1137 1.19 jruoho
1138 1.19 jruoho return 0;
1139 1.19 jruoho }
1140 1.19 jruoho
1141 1.19 jruoho static int
1142 1.19 jruoho acpicpu_md_pstate_sysctl_all(SYSCTLFN_ARGS)
1143 1.19 jruoho {
1144 1.19 jruoho struct cpu_info *ci = curcpu();
1145 1.19 jruoho struct acpicpu_softc *sc;
1146 1.19 jruoho struct sysctlnode node;
1147 1.19 jruoho char buf[1024];
1148 1.19 jruoho size_t len;
1149 1.19 jruoho uint32_t i;
1150 1.19 jruoho int err;
1151 1.19 jruoho
1152 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
1153 1.19 jruoho
1154 1.19 jruoho if (sc == NULL)
1155 1.19 jruoho return ENXIO;
1156 1.19 jruoho
1157 1.19 jruoho (void)memset(&buf, 0, sizeof(buf));
1158 1.19 jruoho
1159 1.19 jruoho mutex_enter(&sc->sc_mtx);
1160 1.19 jruoho
1161 1.19 jruoho for (len = 0, i = sc->sc_pstate_max; i < sc->sc_pstate_count; i++) {
1162 1.19 jruoho
1163 1.19 jruoho if (sc->sc_pstate[i].ps_freq == 0)
1164 1.19 jruoho continue;
1165 1.19 jruoho
1166 1.19 jruoho len += snprintf(buf + len, sizeof(buf) - len, "%u%s",
1167 1.19 jruoho sc->sc_pstate[i].ps_freq,
1168 1.19 jruoho i < (sc->sc_pstate_count - 1) ? " " : "");
1169 1.19 jruoho }
1170 1.19 jruoho
1171 1.19 jruoho mutex_exit(&sc->sc_mtx);
1172 1.19 jruoho
1173 1.19 jruoho node = *rnode;
1174 1.19 jruoho node.sysctl_data = buf;
1175 1.19 jruoho
1176 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1177 1.19 jruoho
1178 1.19 jruoho if (err != 0 || newp == NULL)
1179 1.19 jruoho return err;
1180 1.19 jruoho
1181 1.19 jruoho return 0;
1182 1.19 jruoho }
1183 1.19 jruoho
1184