acpi_cpu_md.c revision 1.56 1 1.56 jruoho /* $NetBSD: acpi_cpu_md.c,v 1.56 2011/03/24 05:10:05 jruoho Exp $ */
2 1.1 jruoho
3 1.1 jruoho /*-
4 1.41 jruoho * Copyright (c) 2010, 2011 Jukka Ruohonen <jruohonen (at) iki.fi>
5 1.1 jruoho * All rights reserved.
6 1.1 jruoho *
7 1.1 jruoho * Redistribution and use in source and binary forms, with or without
8 1.1 jruoho * modification, are permitted provided that the following conditions
9 1.1 jruoho * are met:
10 1.1 jruoho *
11 1.1 jruoho * 1. Redistributions of source code must retain the above copyright
12 1.1 jruoho * notice, this list of conditions and the following disclaimer.
13 1.1 jruoho * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jruoho * notice, this list of conditions and the following disclaimer in the
15 1.1 jruoho * documentation and/or other materials provided with the distribution.
16 1.1 jruoho *
17 1.1 jruoho * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 jruoho * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 jruoho * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 jruoho * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 jruoho * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 jruoho * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 jruoho * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 jruoho * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 jruoho * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jruoho * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jruoho * SUCH DAMAGE.
28 1.1 jruoho */
29 1.1 jruoho #include <sys/cdefs.h>
30 1.56 jruoho __KERNEL_RCSID(0, "$NetBSD: acpi_cpu_md.c,v 1.56 2011/03/24 05:10:05 jruoho Exp $");
31 1.1 jruoho
32 1.1 jruoho #include <sys/param.h>
33 1.1 jruoho #include <sys/bus.h>
34 1.48 jruoho #include <sys/device.h>
35 1.1 jruoho #include <sys/kcore.h>
36 1.5 jruoho #include <sys/sysctl.h>
37 1.4 jruoho #include <sys/xcall.h>
38 1.1 jruoho
39 1.1 jruoho #include <x86/cpu.h>
40 1.5 jruoho #include <x86/cpufunc.h>
41 1.5 jruoho #include <x86/cputypes.h>
42 1.1 jruoho #include <x86/cpuvar.h>
43 1.5 jruoho #include <x86/cpu_msr.h>
44 1.1 jruoho #include <x86/machdep.h>
45 1.1 jruoho
46 1.1 jruoho #include <dev/acpi/acpica.h>
47 1.1 jruoho #include <dev/acpi/acpi_cpu.h>
48 1.1 jruoho
49 1.12 jruoho #include <dev/pci/pcivar.h>
50 1.12 jruoho #include <dev/pci/pcidevs.h>
51 1.12 jruoho
52 1.38 jruoho #include <machine/acpi_machdep.h>
53 1.38 jruoho
54 1.35 jruoho /*
55 1.55 jruoho * Intel IA32_MISC_ENABLE.
56 1.55 jruoho */
57 1.55 jruoho #define MSR_MISC_ENABLE_EST __BIT(16)
58 1.55 jruoho #define MSR_MISC_ENABLE_TURBO __BIT(38)
59 1.55 jruoho
60 1.55 jruoho /*
61 1.35 jruoho * AMD C1E.
62 1.35 jruoho */
63 1.35 jruoho #define MSR_CMPHALT 0xc0010055
64 1.35 jruoho
65 1.35 jruoho #define MSR_CMPHALT_SMI __BIT(27)
66 1.35 jruoho #define MSR_CMPHALT_C1E __BIT(28)
67 1.35 jruoho #define MSR_CMPHALT_BMSTS __BIT(29)
68 1.33 jruoho
69 1.32 jruoho /*
70 1.40 jmcneill * AMD families 10h, 11h, and 14h
71 1.32 jruoho */
72 1.32 jruoho #define MSR_10H_LIMIT 0xc0010061
73 1.32 jruoho #define MSR_10H_CONTROL 0xc0010062
74 1.32 jruoho #define MSR_10H_STATUS 0xc0010063
75 1.32 jruoho #define MSR_10H_CONFIG 0xc0010064
76 1.22 jruoho
77 1.32 jruoho /*
78 1.32 jruoho * AMD family 0Fh.
79 1.32 jruoho */
80 1.32 jruoho #define MSR_0FH_CONTROL 0xc0010041
81 1.17 jruoho #define MSR_0FH_STATUS 0xc0010042
82 1.17 jruoho
83 1.32 jruoho #define MSR_0FH_STATUS_CFID __BITS( 0, 5)
84 1.32 jruoho #define MSR_0FH_STATUS_CVID __BITS(32, 36)
85 1.32 jruoho #define MSR_0FH_STATUS_PENDING __BITS(31, 31)
86 1.32 jruoho
87 1.32 jruoho #define MSR_0FH_CONTROL_FID __BITS( 0, 5)
88 1.32 jruoho #define MSR_0FH_CONTROL_VID __BITS( 8, 12)
89 1.32 jruoho #define MSR_0FH_CONTROL_CHG __BITS(16, 16)
90 1.32 jruoho #define MSR_0FH_CONTROL_CNT __BITS(32, 51)
91 1.32 jruoho
92 1.32 jruoho #define ACPI_0FH_STATUS_FID __BITS( 0, 5)
93 1.32 jruoho #define ACPI_0FH_STATUS_VID __BITS( 6, 10)
94 1.32 jruoho
95 1.32 jruoho #define ACPI_0FH_CONTROL_FID __BITS( 0, 5)
96 1.32 jruoho #define ACPI_0FH_CONTROL_VID __BITS( 6, 10)
97 1.32 jruoho #define ACPI_0FH_CONTROL_VST __BITS(11, 17)
98 1.32 jruoho #define ACPI_0FH_CONTROL_MVS __BITS(18, 19)
99 1.32 jruoho #define ACPI_0FH_CONTROL_PLL __BITS(20, 26)
100 1.32 jruoho #define ACPI_0FH_CONTROL_RVO __BITS(28, 29)
101 1.32 jruoho #define ACPI_0FH_CONTROL_IRT __BITS(30, 31)
102 1.32 jruoho
103 1.32 jruoho #define FID_TO_VCO_FID(fidd) (((fid) < 8) ? (8 + ((fid) << 1)) : (fid))
104 1.17 jruoho
105 1.5 jruoho static char native_idle_text[16];
106 1.5 jruoho void (*native_idle)(void) = NULL;
107 1.1 jruoho
108 1.43 jruoho static int acpicpu_md_quirk_piix4(struct pci_attach_args *);
109 1.56 jruoho static void acpicpu_md_pstate_hwf_reset(void *, void *);
110 1.32 jruoho static int acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *,
111 1.32 jruoho uint32_t *);
112 1.32 jruoho static int acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *);
113 1.32 jruoho static int acpicpu_md_pstate_fidvid_read(uint32_t *, uint32_t *);
114 1.32 jruoho static void acpicpu_md_pstate_fidvid_write(uint32_t, uint32_t,
115 1.32 jruoho uint32_t, uint32_t);
116 1.19 jruoho static int acpicpu_md_pstate_sysctl_init(void);
117 1.5 jruoho static int acpicpu_md_pstate_sysctl_get(SYSCTLFN_PROTO);
118 1.5 jruoho static int acpicpu_md_pstate_sysctl_set(SYSCTLFN_PROTO);
119 1.5 jruoho static int acpicpu_md_pstate_sysctl_all(SYSCTLFN_PROTO);
120 1.5 jruoho
121 1.5 jruoho extern struct acpicpu_softc **acpicpu_sc;
122 1.19 jruoho static struct sysctllog *acpicpu_log = NULL;
123 1.1 jruoho
124 1.48 jruoho struct cpu_info *
125 1.48 jruoho acpicpu_md_match(device_t parent, cfdata_t match, void *aux)
126 1.48 jruoho {
127 1.48 jruoho struct cpufeature_attach_args *cfaa = aux;
128 1.48 jruoho
129 1.48 jruoho if (strcmp(cfaa->name, "frequency") != 0)
130 1.48 jruoho return NULL;
131 1.48 jruoho
132 1.48 jruoho return cfaa->ci;
133 1.48 jruoho }
134 1.48 jruoho
135 1.48 jruoho struct cpu_info *
136 1.48 jruoho acpicpu_md_attach(device_t parent, device_t self, void *aux)
137 1.48 jruoho {
138 1.48 jruoho struct cpufeature_attach_args *cfaa = aux;
139 1.48 jruoho
140 1.48 jruoho return cfaa->ci;
141 1.48 jruoho }
142 1.48 jruoho
143 1.1 jruoho uint32_t
144 1.1 jruoho acpicpu_md_cap(void)
145 1.1 jruoho {
146 1.1 jruoho struct cpu_info *ci = curcpu();
147 1.44 jruoho uint32_t regs[4];
148 1.1 jruoho uint32_t val = 0;
149 1.1 jruoho
150 1.17 jruoho if (cpu_vendor != CPUVENDOR_IDT &&
151 1.17 jruoho cpu_vendor != CPUVENDOR_INTEL)
152 1.1 jruoho return val;
153 1.1 jruoho
154 1.1 jruoho /*
155 1.47 jruoho * Basic SMP C-states (required for e.g. _CST).
156 1.1 jruoho */
157 1.1 jruoho val |= ACPICPU_PDC_C_C1PT | ACPICPU_PDC_C_C2C3;
158 1.1 jruoho
159 1.47 jruoho /*
160 1.47 jruoho * Claim to support dependency coordination.
161 1.47 jruoho */
162 1.47 jruoho val |= ACPICPU_PDC_P_SW | ACPICPU_PDC_C_SW | ACPICPU_PDC_T_SW;
163 1.47 jruoho
164 1.1 jruoho /*
165 1.1 jruoho * If MONITOR/MWAIT is available, announce
166 1.1 jruoho * support for native instructions in all C-states.
167 1.1 jruoho */
168 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
169 1.1 jruoho val |= ACPICPU_PDC_C_C1_FFH | ACPICPU_PDC_C_C2C3_FFH;
170 1.1 jruoho
171 1.5 jruoho /*
172 1.10 jruoho * Set native P- and T-states, if available.
173 1.5 jruoho */
174 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
175 1.5 jruoho val |= ACPICPU_PDC_P_FFH;
176 1.5 jruoho
177 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
178 1.10 jruoho val |= ACPICPU_PDC_T_FFH;
179 1.10 jruoho
180 1.44 jruoho /*
181 1.44 jruoho * Declare support for APERF and MPERF.
182 1.44 jruoho */
183 1.44 jruoho if (cpuid_level >= 0x06) {
184 1.44 jruoho
185 1.44 jruoho x86_cpuid(0x00000006, regs);
186 1.44 jruoho
187 1.44 jruoho if ((regs[2] & CPUID_DSPM_HWF) != 0)
188 1.53 jruoho val |= ACPICPU_PDC_P_HWF;
189 1.44 jruoho }
190 1.44 jruoho
191 1.1 jruoho return val;
192 1.1 jruoho }
193 1.1 jruoho
194 1.1 jruoho uint32_t
195 1.43 jruoho acpicpu_md_flags(void)
196 1.1 jruoho {
197 1.1 jruoho struct cpu_info *ci = curcpu();
198 1.12 jruoho struct pci_attach_args pa;
199 1.18 jruoho uint32_t family, val = 0;
200 1.21 jruoho uint32_t regs[4];
201 1.1 jruoho
202 1.38 jruoho if (acpi_md_ncpus() == 1)
203 1.1 jruoho val |= ACPICPU_FLAG_C_BM;
204 1.1 jruoho
205 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
206 1.5 jruoho val |= ACPICPU_FLAG_C_FFH;
207 1.1 jruoho
208 1.39 jruoho /*
209 1.39 jruoho * By default, assume that the local APIC timer
210 1.39 jruoho * as well as TSC are stalled during C3 sleep.
211 1.39 jruoho */
212 1.25 jruoho val |= ACPICPU_FLAG_C_APIC | ACPICPU_FLAG_C_TSC;
213 1.22 jruoho
214 1.1 jruoho switch (cpu_vendor) {
215 1.1 jruoho
216 1.17 jruoho case CPUVENDOR_IDT:
217 1.22 jruoho
218 1.22 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
219 1.22 jruoho val |= ACPICPU_FLAG_P_FFH;
220 1.22 jruoho
221 1.22 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
222 1.22 jruoho val |= ACPICPU_FLAG_T_FFH;
223 1.22 jruoho
224 1.22 jruoho break;
225 1.22 jruoho
226 1.1 jruoho case CPUVENDOR_INTEL:
227 1.17 jruoho
228 1.39 jruoho /*
229 1.39 jruoho * Bus master control and arbitration should be
230 1.39 jruoho * available on all supported Intel CPUs (to be
231 1.39 jruoho * sure, this is double-checked later from the
232 1.39 jruoho * firmware data). These flags imply that it is
233 1.39 jruoho * not necessary to flush caches before C3 state.
234 1.39 jruoho */
235 1.22 jruoho val |= ACPICPU_FLAG_C_BM | ACPICPU_FLAG_C_ARB;
236 1.22 jruoho
237 1.39 jruoho /*
238 1.39 jruoho * Check if we can use "native", MSR-based,
239 1.39 jruoho * access. If not, we have to resort to I/O.
240 1.39 jruoho */
241 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
242 1.5 jruoho val |= ACPICPU_FLAG_P_FFH;
243 1.5 jruoho
244 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
245 1.10 jruoho val |= ACPICPU_FLAG_T_FFH;
246 1.10 jruoho
247 1.22 jruoho /*
248 1.25 jruoho * Check whether MSR_APERF, MSR_MPERF, and Turbo
249 1.25 jruoho * Boost are available. Also see if we might have
250 1.25 jruoho * an invariant local APIC timer ("ARAT").
251 1.23 jruoho */
252 1.23 jruoho if (cpuid_level >= 0x06) {
253 1.23 jruoho
254 1.44 jruoho x86_cpuid(0x00000006, regs);
255 1.23 jruoho
256 1.34 jruoho if ((regs[2] & CPUID_DSPM_HWF) != 0)
257 1.53 jruoho val |= ACPICPU_FLAG_P_HWF;
258 1.23 jruoho
259 1.34 jruoho if ((regs[0] & CPUID_DSPM_IDA) != 0)
260 1.24 jruoho val |= ACPICPU_FLAG_P_TURBO;
261 1.25 jruoho
262 1.34 jruoho if ((regs[0] & CPUID_DSPM_ARAT) != 0)
263 1.25 jruoho val &= ~ACPICPU_FLAG_C_APIC;
264 1.23 jruoho }
265 1.23 jruoho
266 1.23 jruoho /*
267 1.22 jruoho * Detect whether TSC is invariant. If it is not,
268 1.22 jruoho * we keep the flag to note that TSC will not run
269 1.22 jruoho * at constant rate. Depending on the CPU, this may
270 1.22 jruoho * affect P- and T-state changes, but especially
271 1.22 jruoho * relevant are C-states; with variant TSC, states
272 1.24 jruoho * larger than C1 may completely stop the counter.
273 1.22 jruoho */
274 1.22 jruoho x86_cpuid(0x80000000, regs);
275 1.22 jruoho
276 1.22 jruoho if (regs[0] >= 0x80000007) {
277 1.22 jruoho
278 1.22 jruoho x86_cpuid(0x80000007, regs);
279 1.22 jruoho
280 1.32 jruoho if ((regs[3] & __BIT(8)) != 0)
281 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
282 1.22 jruoho }
283 1.22 jruoho
284 1.17 jruoho break;
285 1.12 jruoho
286 1.17 jruoho case CPUVENDOR_AMD:
287 1.17 jruoho
288 1.32 jruoho x86_cpuid(0x80000000, regs);
289 1.32 jruoho
290 1.32 jruoho if (regs[0] < 0x80000007)
291 1.32 jruoho break;
292 1.32 jruoho
293 1.32 jruoho x86_cpuid(0x80000007, regs);
294 1.32 jruoho
295 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
296 1.18 jruoho
297 1.18 jruoho if (family == 0xf)
298 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
299 1.18 jruoho
300 1.32 jruoho switch (family) {
301 1.1 jruoho
302 1.22 jruoho case 0x0f:
303 1.32 jruoho
304 1.45 jruoho /*
305 1.45 jruoho * Evaluate support for the "FID/VID
306 1.45 jruoho * algorithm" also used by powernow(4).
307 1.45 jruoho */
308 1.32 jruoho if ((regs[3] & CPUID_APM_FID) == 0)
309 1.32 jruoho break;
310 1.32 jruoho
311 1.32 jruoho if ((regs[3] & CPUID_APM_VID) == 0)
312 1.32 jruoho break;
313 1.32 jruoho
314 1.32 jruoho val |= ACPICPU_FLAG_P_FFH | ACPICPU_FLAG_P_FIDVID;
315 1.32 jruoho break;
316 1.32 jruoho
317 1.17 jruoho case 0x10:
318 1.17 jruoho case 0x11:
319 1.40 jmcneill val |= ACPICPU_FLAG_C_C1E;
320 1.40 jmcneill /* FALLTHROUGH */
321 1.40 jmcneill
322 1.40 jmcneill case 0x14: /* AMD Fusion */
323 1.1 jruoho
324 1.42 jruoho /*
325 1.42 jruoho * Like with Intel, detect invariant TSC,
326 1.42 jruoho * MSR-based P-states, and AMD's "turbo"
327 1.42 jruoho * (Core Performance Boost), respectively.
328 1.42 jruoho */
329 1.22 jruoho if ((regs[3] & CPUID_APM_TSC) != 0)
330 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
331 1.22 jruoho
332 1.21 jruoho if ((regs[3] & CPUID_APM_HWP) != 0)
333 1.17 jruoho val |= ACPICPU_FLAG_P_FFH;
334 1.21 jruoho
335 1.21 jruoho if ((regs[3] & CPUID_APM_CPB) != 0)
336 1.21 jruoho val |= ACPICPU_FLAG_P_TURBO;
337 1.35 jruoho
338 1.42 jruoho /*
339 1.42 jruoho * Also check for APERF and MPERF,
340 1.42 jruoho * first available in the family 10h.
341 1.42 jruoho */
342 1.42 jruoho if (cpuid_level >= 0x06) {
343 1.42 jruoho
344 1.42 jruoho x86_cpuid(0x00000006, regs);
345 1.42 jruoho
346 1.44 jruoho if ((regs[2] & CPUID_DSPM_HWF) != 0)
347 1.53 jruoho val |= ACPICPU_FLAG_P_HWF;
348 1.42 jruoho }
349 1.42 jruoho
350 1.35 jruoho break;
351 1.17 jruoho }
352 1.1 jruoho
353 1.1 jruoho break;
354 1.1 jruoho }
355 1.1 jruoho
356 1.12 jruoho /*
357 1.12 jruoho * There are several erratums for PIIX4.
358 1.12 jruoho */
359 1.43 jruoho if (pci_find_device(&pa, acpicpu_md_quirk_piix4) != 0)
360 1.12 jruoho val |= ACPICPU_FLAG_PIIX4;
361 1.12 jruoho
362 1.1 jruoho return val;
363 1.1 jruoho }
364 1.1 jruoho
365 1.12 jruoho static int
366 1.43 jruoho acpicpu_md_quirk_piix4(struct pci_attach_args *pa)
367 1.12 jruoho {
368 1.12 jruoho
369 1.12 jruoho /*
370 1.12 jruoho * XXX: The pci_find_device(9) function only
371 1.12 jruoho * deals with attached devices. Change this
372 1.12 jruoho * to use something like pci_device_foreach().
373 1.12 jruoho */
374 1.12 jruoho if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
375 1.12 jruoho return 0;
376 1.12 jruoho
377 1.12 jruoho if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82371AB_ISA ||
378 1.12 jruoho PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82440MX_PMC)
379 1.12 jruoho return 1;
380 1.12 jruoho
381 1.12 jruoho return 0;
382 1.12 jruoho }
383 1.12 jruoho
384 1.35 jruoho void
385 1.43 jruoho acpicpu_md_quirk_c1e(void)
386 1.35 jruoho {
387 1.35 jruoho const uint64_t c1e = MSR_CMPHALT_SMI | MSR_CMPHALT_C1E;
388 1.35 jruoho uint64_t val;
389 1.35 jruoho
390 1.35 jruoho val = rdmsr(MSR_CMPHALT);
391 1.35 jruoho
392 1.35 jruoho if ((val & c1e) != 0)
393 1.35 jruoho wrmsr(MSR_CMPHALT, val & ~c1e);
394 1.35 jruoho }
395 1.35 jruoho
396 1.1 jruoho int
397 1.43 jruoho acpicpu_md_cstate_start(struct acpicpu_softc *sc)
398 1.1 jruoho {
399 1.1 jruoho const size_t size = sizeof(native_idle_text);
400 1.31 jruoho struct acpicpu_cstate *cs;
401 1.31 jruoho bool ipi = false;
402 1.31 jruoho int i;
403 1.1 jruoho
404 1.45 jruoho /*
405 1.45 jruoho * Save the cpu_idle(9) loop used by default.
406 1.45 jruoho */
407 1.1 jruoho x86_cpu_idle_get(&native_idle, native_idle_text, size);
408 1.31 jruoho
409 1.31 jruoho for (i = 0; i < ACPI_C_STATE_COUNT; i++) {
410 1.31 jruoho
411 1.31 jruoho cs = &sc->sc_cstate[i];
412 1.31 jruoho
413 1.31 jruoho if (cs->cs_method == ACPICPU_C_STATE_HALT) {
414 1.31 jruoho ipi = true;
415 1.31 jruoho break;
416 1.31 jruoho }
417 1.31 jruoho }
418 1.31 jruoho
419 1.31 jruoho x86_cpu_idle_set(acpicpu_cstate_idle, "acpi", ipi);
420 1.1 jruoho
421 1.1 jruoho return 0;
422 1.1 jruoho }
423 1.1 jruoho
424 1.1 jruoho int
425 1.43 jruoho acpicpu_md_cstate_stop(void)
426 1.1 jruoho {
427 1.4 jruoho uint64_t xc;
428 1.31 jruoho bool ipi;
429 1.1 jruoho
430 1.31 jruoho ipi = (native_idle != x86_cpu_idle_halt) ? false : true;
431 1.31 jruoho x86_cpu_idle_set(native_idle, native_idle_text, ipi);
432 1.1 jruoho
433 1.4 jruoho /*
434 1.4 jruoho * Run a cross-call to ensure that all CPUs are
435 1.4 jruoho * out from the ACPI idle-loop before detachment.
436 1.4 jruoho */
437 1.4 jruoho xc = xc_broadcast(0, (xcfunc_t)nullop, NULL, NULL);
438 1.4 jruoho xc_wait(xc);
439 1.1 jruoho
440 1.1 jruoho return 0;
441 1.1 jruoho }
442 1.1 jruoho
443 1.3 jruoho /*
444 1.31 jruoho * Called with interrupts disabled.
445 1.31 jruoho * Caller should enable interrupts after return.
446 1.3 jruoho */
447 1.1 jruoho void
448 1.43 jruoho acpicpu_md_cstate_enter(int method, int state)
449 1.1 jruoho {
450 1.3 jruoho struct cpu_info *ci = curcpu();
451 1.1 jruoho
452 1.1 jruoho switch (method) {
453 1.1 jruoho
454 1.1 jruoho case ACPICPU_C_STATE_FFH:
455 1.3 jruoho
456 1.3 jruoho x86_enable_intr();
457 1.3 jruoho x86_monitor(&ci->ci_want_resched, 0, 0);
458 1.3 jruoho
459 1.31 jruoho if (__predict_false(ci->ci_want_resched != 0))
460 1.3 jruoho return;
461 1.3 jruoho
462 1.1 jruoho x86_mwait((state - 1) << 4, 0);
463 1.1 jruoho break;
464 1.1 jruoho
465 1.1 jruoho case ACPICPU_C_STATE_HALT:
466 1.3 jruoho
467 1.31 jruoho if (__predict_false(ci->ci_want_resched != 0))
468 1.3 jruoho return;
469 1.3 jruoho
470 1.1 jruoho x86_stihlt();
471 1.1 jruoho break;
472 1.1 jruoho }
473 1.1 jruoho }
474 1.5 jruoho
475 1.5 jruoho int
476 1.41 jruoho acpicpu_md_pstate_start(struct acpicpu_softc *sc)
477 1.5 jruoho {
478 1.19 jruoho return acpicpu_md_pstate_sysctl_init();
479 1.5 jruoho }
480 1.5 jruoho
481 1.5 jruoho int
482 1.5 jruoho acpicpu_md_pstate_stop(void)
483 1.5 jruoho {
484 1.19 jruoho if (acpicpu_log != NULL)
485 1.19 jruoho sysctl_teardown(&acpicpu_log);
486 1.5 jruoho
487 1.5 jruoho return 0;
488 1.5 jruoho }
489 1.5 jruoho
490 1.5 jruoho int
491 1.55 jruoho acpicpu_md_pstate_init(struct acpicpu_softc *sc)
492 1.5 jruoho {
493 1.56 jruoho struct cpu_info *ci = sc->sc_ci;
494 1.15 jruoho struct acpicpu_pstate *ps, msr;
495 1.18 jruoho uint32_t family, i = 0;
496 1.56 jruoho uint64_t val, xc;
497 1.13 jruoho
498 1.15 jruoho (void)memset(&msr, 0, sizeof(struct acpicpu_pstate));
499 1.13 jruoho
500 1.5 jruoho switch (cpu_vendor) {
501 1.5 jruoho
502 1.17 jruoho case CPUVENDOR_IDT:
503 1.5 jruoho case CPUVENDOR_INTEL:
504 1.33 jruoho
505 1.33 jruoho /*
506 1.55 jruoho * Make sure EST is enabled.
507 1.55 jruoho */
508 1.55 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FFH) != 0) {
509 1.55 jruoho
510 1.55 jruoho val = rdmsr(MSR_MISC_ENABLE);
511 1.55 jruoho
512 1.55 jruoho if ((val & MSR_MISC_ENABLE_EST) == 0) {
513 1.55 jruoho
514 1.55 jruoho val |= MSR_MISC_ENABLE_EST;
515 1.55 jruoho wrmsr(MSR_MISC_ENABLE, val);
516 1.55 jruoho val = rdmsr(MSR_MISC_ENABLE);
517 1.55 jruoho
518 1.55 jruoho if ((val & MSR_MISC_ENABLE_EST) == 0)
519 1.55 jruoho return ENOTTY;
520 1.55 jruoho }
521 1.55 jruoho }
522 1.55 jruoho
523 1.55 jruoho /*
524 1.33 jruoho * If the so-called Turbo Boost is present,
525 1.33 jruoho * the P0-state is always the "turbo state".
526 1.51 jruoho * It is shown as the P1 frequency + 1 MHz.
527 1.33 jruoho *
528 1.33 jruoho * For discussion, see:
529 1.33 jruoho *
530 1.33 jruoho * Intel Corporation: Intel Turbo Boost Technology
531 1.33 jruoho * in Intel Core(tm) Microarchitectures (Nehalem)
532 1.33 jruoho * Based Processors. White Paper, November 2008.
533 1.33 jruoho */
534 1.55 jruoho if (sc->sc_pstate_count >= 2 &&
535 1.52 jruoho (sc->sc_flags & ACPICPU_FLAG_P_TURBO) != 0) {
536 1.51 jruoho
537 1.51 jruoho ps = &sc->sc_pstate[0];
538 1.51 jruoho
539 1.51 jruoho if (ps->ps_freq == sc->sc_pstate[1].ps_freq + 1)
540 1.51 jruoho ps->ps_flags |= ACPICPU_FLAG_P_TURBO;
541 1.51 jruoho }
542 1.33 jruoho
543 1.15 jruoho msr.ps_control_addr = MSR_PERF_CTL;
544 1.15 jruoho msr.ps_control_mask = __BITS(0, 15);
545 1.15 jruoho
546 1.15 jruoho msr.ps_status_addr = MSR_PERF_STATUS;
547 1.15 jruoho msr.ps_status_mask = __BITS(0, 15);
548 1.13 jruoho break;
549 1.13 jruoho
550 1.13 jruoho case CPUVENDOR_AMD:
551 1.13 jruoho
552 1.33 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
553 1.33 jruoho msr.ps_flags |= ACPICPU_FLAG_P_FIDVID;
554 1.33 jruoho
555 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
556 1.18 jruoho
557 1.18 jruoho if (family == 0xf)
558 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
559 1.18 jruoho
560 1.18 jruoho switch (family) {
561 1.17 jruoho
562 1.32 jruoho case 0x0f:
563 1.32 jruoho msr.ps_control_addr = MSR_0FH_CONTROL;
564 1.32 jruoho msr.ps_status_addr = MSR_0FH_STATUS;
565 1.32 jruoho break;
566 1.32 jruoho
567 1.17 jruoho case 0x10:
568 1.17 jruoho case 0x11:
569 1.40 jmcneill case 0x14: /* AMD Fusion */
570 1.17 jruoho msr.ps_control_addr = MSR_10H_CONTROL;
571 1.17 jruoho msr.ps_control_mask = __BITS(0, 2);
572 1.17 jruoho
573 1.17 jruoho msr.ps_status_addr = MSR_10H_STATUS;
574 1.17 jruoho msr.ps_status_mask = __BITS(0, 2);
575 1.17 jruoho break;
576 1.17 jruoho
577 1.17 jruoho default:
578 1.55 jruoho /*
579 1.55 jruoho * If we have an unknown AMD CPU, rely on XPSS.
580 1.55 jruoho */
581 1.17 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_XPSS) == 0)
582 1.17 jruoho return EOPNOTSUPP;
583 1.17 jruoho }
584 1.13 jruoho
585 1.13 jruoho break;
586 1.13 jruoho
587 1.13 jruoho default:
588 1.13 jruoho return ENODEV;
589 1.13 jruoho }
590 1.5 jruoho
591 1.26 jruoho /*
592 1.26 jruoho * Fill the P-state structures with MSR addresses that are
593 1.27 jruoho * known to be correct. If we do not know the addresses,
594 1.27 jruoho * leave the values intact. If a vendor uses XPSS, we do
595 1.39 jruoho * not necessarily need to do anything to support new CPUs.
596 1.26 jruoho */
597 1.15 jruoho while (i < sc->sc_pstate_count) {
598 1.15 jruoho
599 1.15 jruoho ps = &sc->sc_pstate[i];
600 1.15 jruoho
601 1.32 jruoho if (msr.ps_flags != 0)
602 1.32 jruoho ps->ps_flags |= msr.ps_flags;
603 1.32 jruoho
604 1.27 jruoho if (msr.ps_status_addr != 0)
605 1.15 jruoho ps->ps_status_addr = msr.ps_status_addr;
606 1.15 jruoho
607 1.27 jruoho if (msr.ps_status_mask != 0)
608 1.15 jruoho ps->ps_status_mask = msr.ps_status_mask;
609 1.15 jruoho
610 1.27 jruoho if (msr.ps_control_addr != 0)
611 1.15 jruoho ps->ps_control_addr = msr.ps_control_addr;
612 1.15 jruoho
613 1.27 jruoho if (msr.ps_control_mask != 0)
614 1.15 jruoho ps->ps_control_mask = msr.ps_control_mask;
615 1.15 jruoho
616 1.15 jruoho i++;
617 1.15 jruoho }
618 1.15 jruoho
619 1.55 jruoho /*
620 1.55 jruoho * Reset the APERF and MPERF counters.
621 1.55 jruoho */
622 1.56 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_HWF) != 0) {
623 1.56 jruoho xc = xc_unicast(0, acpicpu_md_pstate_hwf_reset, sc, NULL, ci);
624 1.56 jruoho xc_wait(xc);
625 1.56 jruoho }
626 1.55 jruoho
627 1.15 jruoho return 0;
628 1.15 jruoho }
629 1.15 jruoho
630 1.55 jruoho /*
631 1.55 jruoho * Read the IA32_APERF and IA32_MPERF counters. The first
632 1.55 jruoho * increments at the rate of the fixed maximum frequency
633 1.55 jruoho * configured during the boot, whereas APERF counts at the
634 1.55 jruoho * rate of the actual frequency. Note that the MSRs must be
635 1.55 jruoho * read without delay, and that only the ratio between
636 1.55 jruoho * IA32_APERF and IA32_MPERF is architecturally defined.
637 1.55 jruoho *
638 1.55 jruoho * The function thus returns the percentage of the actual
639 1.55 jruoho * frequency in terms of the maximum frequency of the calling
640 1.55 jruoho * CPU since the last call. A value zero implies an error.
641 1.55 jruoho *
642 1.55 jruoho * For further details, refer to:
643 1.55 jruoho *
644 1.55 jruoho * Intel Corporation: Intel 64 and IA-32 Architectures
645 1.55 jruoho * Software Developer's Manual. Section 13.2, Volume 3A:
646 1.55 jruoho * System Programming Guide, Part 1. July, 2008.
647 1.55 jruoho *
648 1.55 jruoho * Advanced Micro Devices: BIOS and Kernel Developer's
649 1.55 jruoho * Guide (BKDG) for AMD Family 10h Processors. Section
650 1.55 jruoho * 2.4.5, Revision 3.48, April 2010.
651 1.55 jruoho */
652 1.41 jruoho uint8_t
653 1.56 jruoho acpicpu_md_pstate_hwf(struct cpu_info *ci)
654 1.41 jruoho {
655 1.55 jruoho struct acpicpu_softc *sc;
656 1.41 jruoho uint64_t aperf, mperf;
657 1.55 jruoho uint8_t rv = 0;
658 1.55 jruoho
659 1.55 jruoho sc = acpicpu_sc[ci->ci_acpiid];
660 1.41 jruoho
661 1.55 jruoho if (__predict_false(sc == NULL))
662 1.50 jruoho return 0;
663 1.50 jruoho
664 1.53 jruoho if (__predict_false((sc->sc_flags & ACPICPU_FLAG_P_HWF) == 0))
665 1.50 jruoho return 0;
666 1.41 jruoho
667 1.41 jruoho aperf = sc->sc_pstate_aperf;
668 1.41 jruoho mperf = sc->sc_pstate_mperf;
669 1.41 jruoho
670 1.56 jruoho x86_disable_intr();
671 1.56 jruoho
672 1.50 jruoho sc->sc_pstate_aperf = rdmsr(MSR_APERF);
673 1.50 jruoho sc->sc_pstate_mperf = rdmsr(MSR_MPERF);
674 1.41 jruoho
675 1.56 jruoho x86_enable_intr();
676 1.56 jruoho
677 1.41 jruoho aperf = sc->sc_pstate_aperf - aperf;
678 1.41 jruoho mperf = sc->sc_pstate_mperf - mperf;
679 1.41 jruoho
680 1.41 jruoho if (__predict_true(mperf != 0))
681 1.41 jruoho rv = (aperf * 100) / mperf;
682 1.41 jruoho
683 1.41 jruoho return rv;
684 1.41 jruoho }
685 1.41 jruoho
686 1.41 jruoho static void
687 1.56 jruoho acpicpu_md_pstate_hwf_reset(void *arg1, void *arg2)
688 1.41 jruoho {
689 1.56 jruoho struct cpu_info *ci = curcpu();
690 1.55 jruoho struct acpicpu_softc *sc;
691 1.41 jruoho
692 1.55 jruoho sc = acpicpu_sc[ci->ci_acpiid];
693 1.41 jruoho
694 1.55 jruoho if (__predict_false(sc == NULL))
695 1.55 jruoho return;
696 1.46 jruoho
697 1.56 jruoho x86_disable_intr();
698 1.46 jruoho
699 1.55 jruoho wrmsr(MSR_APERF, 0);
700 1.55 jruoho wrmsr(MSR_MPERF, 0);
701 1.41 jruoho
702 1.56 jruoho x86_enable_intr();
703 1.56 jruoho
704 1.41 jruoho sc->sc_pstate_aperf = 0;
705 1.41 jruoho sc->sc_pstate_mperf = 0;
706 1.41 jruoho }
707 1.41 jruoho
708 1.15 jruoho int
709 1.15 jruoho acpicpu_md_pstate_get(struct acpicpu_softc *sc, uint32_t *freq)
710 1.15 jruoho {
711 1.15 jruoho struct acpicpu_pstate *ps = NULL;
712 1.15 jruoho uint64_t val;
713 1.15 jruoho uint32_t i;
714 1.15 jruoho
715 1.32 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
716 1.32 jruoho return acpicpu_md_pstate_fidvid_get(sc, freq);
717 1.32 jruoho
718 1.49 jruoho /*
719 1.49 jruoho * Pick any P-state for the status address.
720 1.49 jruoho */
721 1.15 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
722 1.15 jruoho
723 1.15 jruoho ps = &sc->sc_pstate[i];
724 1.15 jruoho
725 1.32 jruoho if (__predict_true(ps->ps_freq != 0))
726 1.15 jruoho break;
727 1.15 jruoho }
728 1.15 jruoho
729 1.15 jruoho if (__predict_false(ps == NULL))
730 1.17 jruoho return ENODEV;
731 1.15 jruoho
732 1.28 jruoho if (__predict_false(ps->ps_status_addr == 0))
733 1.13 jruoho return EINVAL;
734 1.5 jruoho
735 1.13 jruoho val = rdmsr(ps->ps_status_addr);
736 1.5 jruoho
737 1.28 jruoho if (__predict_true(ps->ps_status_mask != 0))
738 1.13 jruoho val = val & ps->ps_status_mask;
739 1.5 jruoho
740 1.49 jruoho /*
741 1.49 jruoho * Search for the value from known P-states.
742 1.49 jruoho */
743 1.13 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
744 1.5 jruoho
745 1.13 jruoho ps = &sc->sc_pstate[i];
746 1.5 jruoho
747 1.32 jruoho if (__predict_false(ps->ps_freq == 0))
748 1.13 jruoho continue;
749 1.5 jruoho
750 1.29 jruoho if (val == ps->ps_status) {
751 1.13 jruoho *freq = ps->ps_freq;
752 1.13 jruoho return 0;
753 1.13 jruoho }
754 1.5 jruoho }
755 1.5 jruoho
756 1.13 jruoho return EIO;
757 1.5 jruoho }
758 1.5 jruoho
759 1.5 jruoho int
760 1.5 jruoho acpicpu_md_pstate_set(struct acpicpu_pstate *ps)
761 1.5 jruoho {
762 1.54 jruoho uint64_t val = 0;
763 1.5 jruoho
764 1.37 jruoho if (__predict_false(ps->ps_control_addr == 0))
765 1.37 jruoho return EINVAL;
766 1.37 jruoho
767 1.32 jruoho if ((ps->ps_flags & ACPICPU_FLAG_P_FIDVID) != 0)
768 1.32 jruoho return acpicpu_md_pstate_fidvid_set(ps);
769 1.32 jruoho
770 1.54 jruoho /*
771 1.54 jruoho * If the mask is set, do a read-modify-write.
772 1.54 jruoho */
773 1.54 jruoho if (__predict_true(ps->ps_control_mask != 0)) {
774 1.54 jruoho val = rdmsr(ps->ps_control_addr);
775 1.54 jruoho val &= ~ps->ps_control_mask;
776 1.54 jruoho }
777 1.5 jruoho
778 1.54 jruoho val |= ps->ps_control;
779 1.13 jruoho
780 1.49 jruoho wrmsr(ps->ps_control_addr, val);
781 1.49 jruoho DELAY(ps->ps_latency);
782 1.14 jruoho
783 1.49 jruoho return 0;
784 1.5 jruoho }
785 1.10 jruoho
786 1.32 jruoho static int
787 1.32 jruoho acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *sc, uint32_t *freq)
788 1.32 jruoho {
789 1.32 jruoho struct acpicpu_pstate *ps;
790 1.32 jruoho uint32_t fid, i, vid;
791 1.32 jruoho uint32_t cfid, cvid;
792 1.32 jruoho int rv;
793 1.32 jruoho
794 1.32 jruoho /*
795 1.32 jruoho * AMD family 0Fh needs special treatment.
796 1.32 jruoho * While it wants to use ACPI, it does not
797 1.32 jruoho * comply with the ACPI specifications.
798 1.32 jruoho */
799 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
800 1.32 jruoho
801 1.32 jruoho if (rv != 0)
802 1.32 jruoho return rv;
803 1.32 jruoho
804 1.32 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
805 1.32 jruoho
806 1.32 jruoho ps = &sc->sc_pstate[i];
807 1.32 jruoho
808 1.32 jruoho if (__predict_false(ps->ps_freq == 0))
809 1.32 jruoho continue;
810 1.32 jruoho
811 1.32 jruoho fid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_FID);
812 1.32 jruoho vid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_VID);
813 1.32 jruoho
814 1.32 jruoho if (cfid == fid && cvid == vid) {
815 1.32 jruoho *freq = ps->ps_freq;
816 1.32 jruoho return 0;
817 1.32 jruoho }
818 1.32 jruoho }
819 1.32 jruoho
820 1.32 jruoho return EIO;
821 1.32 jruoho }
822 1.32 jruoho
823 1.32 jruoho static int
824 1.32 jruoho acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *ps)
825 1.32 jruoho {
826 1.32 jruoho const uint64_t ctrl = ps->ps_control;
827 1.32 jruoho uint32_t cfid, cvid, fid, i, irt;
828 1.32 jruoho uint32_t pll, vco_cfid, vco_fid;
829 1.32 jruoho uint32_t val, vid, vst;
830 1.32 jruoho int rv;
831 1.32 jruoho
832 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
833 1.32 jruoho
834 1.32 jruoho if (rv != 0)
835 1.32 jruoho return rv;
836 1.32 jruoho
837 1.32 jruoho fid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_FID);
838 1.32 jruoho vid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VID);
839 1.32 jruoho irt = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_IRT);
840 1.32 jruoho vst = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VST);
841 1.32 jruoho pll = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_PLL);
842 1.32 jruoho
843 1.32 jruoho vst = vst * 20;
844 1.32 jruoho pll = pll * 1000 / 5;
845 1.32 jruoho irt = 10 * __BIT(irt);
846 1.32 jruoho
847 1.32 jruoho /*
848 1.32 jruoho * Phase 1.
849 1.32 jruoho */
850 1.32 jruoho while (cvid > vid) {
851 1.32 jruoho
852 1.32 jruoho val = 1 << __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_MVS);
853 1.32 jruoho val = (val > cvid) ? 0 : cvid - val;
854 1.32 jruoho
855 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, val, 1, vst);
856 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
857 1.32 jruoho
858 1.32 jruoho if (rv != 0)
859 1.32 jruoho return rv;
860 1.32 jruoho }
861 1.32 jruoho
862 1.32 jruoho i = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_RVO);
863 1.32 jruoho
864 1.32 jruoho for (; i > 0 && cvid > 0; --i) {
865 1.32 jruoho
866 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, cvid - 1, 1, vst);
867 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
868 1.32 jruoho
869 1.32 jruoho if (rv != 0)
870 1.32 jruoho return rv;
871 1.32 jruoho }
872 1.32 jruoho
873 1.32 jruoho /*
874 1.32 jruoho * Phase 2.
875 1.32 jruoho */
876 1.32 jruoho if (cfid != fid) {
877 1.32 jruoho
878 1.32 jruoho vco_fid = FID_TO_VCO_FID(fid);
879 1.32 jruoho vco_cfid = FID_TO_VCO_FID(cfid);
880 1.32 jruoho
881 1.32 jruoho while (abs(vco_fid - vco_cfid) > 2) {
882 1.32 jruoho
883 1.32 jruoho if (fid <= cfid)
884 1.32 jruoho val = cfid - 2;
885 1.32 jruoho else {
886 1.32 jruoho val = (cfid > 6) ? cfid + 2 :
887 1.32 jruoho FID_TO_VCO_FID(cfid) + 2;
888 1.32 jruoho }
889 1.32 jruoho
890 1.32 jruoho acpicpu_md_pstate_fidvid_write(val, cvid, pll, irt);
891 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
892 1.32 jruoho
893 1.32 jruoho if (rv != 0)
894 1.32 jruoho return rv;
895 1.32 jruoho
896 1.32 jruoho vco_cfid = FID_TO_VCO_FID(cfid);
897 1.32 jruoho }
898 1.32 jruoho
899 1.32 jruoho acpicpu_md_pstate_fidvid_write(fid, cvid, pll, irt);
900 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
901 1.32 jruoho
902 1.32 jruoho if (rv != 0)
903 1.32 jruoho return rv;
904 1.32 jruoho }
905 1.32 jruoho
906 1.32 jruoho /*
907 1.32 jruoho * Phase 3.
908 1.32 jruoho */
909 1.32 jruoho if (cvid != vid) {
910 1.32 jruoho
911 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, vid, 1, vst);
912 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
913 1.32 jruoho
914 1.32 jruoho if (rv != 0)
915 1.32 jruoho return rv;
916 1.32 jruoho }
917 1.32 jruoho
918 1.32 jruoho if (cfid != fid || cvid != vid)
919 1.32 jruoho return EIO;
920 1.32 jruoho
921 1.32 jruoho return 0;
922 1.32 jruoho }
923 1.32 jruoho
924 1.32 jruoho static int
925 1.32 jruoho acpicpu_md_pstate_fidvid_read(uint32_t *cfid, uint32_t *cvid)
926 1.32 jruoho {
927 1.32 jruoho int i = ACPICPU_P_STATE_RETRY * 100;
928 1.32 jruoho uint64_t val;
929 1.32 jruoho
930 1.32 jruoho do {
931 1.32 jruoho val = rdmsr(MSR_0FH_STATUS);
932 1.32 jruoho
933 1.32 jruoho } while (__SHIFTOUT(val, MSR_0FH_STATUS_PENDING) != 0 && --i >= 0);
934 1.32 jruoho
935 1.32 jruoho if (i == 0)
936 1.32 jruoho return EAGAIN;
937 1.32 jruoho
938 1.32 jruoho if (cfid != NULL)
939 1.32 jruoho *cfid = __SHIFTOUT(val, MSR_0FH_STATUS_CFID);
940 1.32 jruoho
941 1.32 jruoho if (cvid != NULL)
942 1.32 jruoho *cvid = __SHIFTOUT(val, MSR_0FH_STATUS_CVID);
943 1.32 jruoho
944 1.32 jruoho return 0;
945 1.32 jruoho }
946 1.32 jruoho
947 1.32 jruoho static void
948 1.32 jruoho acpicpu_md_pstate_fidvid_write(uint32_t fid,
949 1.32 jruoho uint32_t vid, uint32_t cnt, uint32_t tmo)
950 1.32 jruoho {
951 1.49 jruoho uint64_t val = 0;
952 1.32 jruoho
953 1.49 jruoho val |= __SHIFTIN(fid, MSR_0FH_CONTROL_FID);
954 1.49 jruoho val |= __SHIFTIN(vid, MSR_0FH_CONTROL_VID);
955 1.49 jruoho val |= __SHIFTIN(cnt, MSR_0FH_CONTROL_CNT);
956 1.49 jruoho val |= __SHIFTIN(0x1, MSR_0FH_CONTROL_CHG);
957 1.32 jruoho
958 1.49 jruoho wrmsr(MSR_0FH_CONTROL, val);
959 1.32 jruoho DELAY(tmo);
960 1.32 jruoho }
961 1.32 jruoho
962 1.10 jruoho int
963 1.10 jruoho acpicpu_md_tstate_get(struct acpicpu_softc *sc, uint32_t *percent)
964 1.10 jruoho {
965 1.10 jruoho struct acpicpu_tstate *ts;
966 1.14 jruoho uint64_t val;
967 1.10 jruoho uint32_t i;
968 1.10 jruoho
969 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
970 1.10 jruoho
971 1.10 jruoho for (i = 0; i < sc->sc_tstate_count; i++) {
972 1.10 jruoho
973 1.10 jruoho ts = &sc->sc_tstate[i];
974 1.10 jruoho
975 1.10 jruoho if (ts->ts_percent == 0)
976 1.10 jruoho continue;
977 1.10 jruoho
978 1.29 jruoho if (val == ts->ts_status) {
979 1.10 jruoho *percent = ts->ts_percent;
980 1.10 jruoho return 0;
981 1.10 jruoho }
982 1.10 jruoho }
983 1.10 jruoho
984 1.10 jruoho return EIO;
985 1.10 jruoho }
986 1.10 jruoho
987 1.10 jruoho int
988 1.10 jruoho acpicpu_md_tstate_set(struct acpicpu_tstate *ts)
989 1.10 jruoho {
990 1.49 jruoho uint64_t val;
991 1.49 jruoho uint8_t i;
992 1.10 jruoho
993 1.49 jruoho val = ts->ts_control;
994 1.49 jruoho val = val & __BITS(1, 4);
995 1.10 jruoho
996 1.49 jruoho wrmsr(MSR_THERM_CONTROL, val);
997 1.10 jruoho
998 1.30 jruoho if (ts->ts_status == 0) {
999 1.30 jruoho DELAY(ts->ts_latency);
1000 1.10 jruoho return 0;
1001 1.30 jruoho }
1002 1.10 jruoho
1003 1.10 jruoho for (i = val = 0; i < ACPICPU_T_STATE_RETRY; i++) {
1004 1.10 jruoho
1005 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
1006 1.10 jruoho
1007 1.29 jruoho if (val == ts->ts_status)
1008 1.49 jruoho return 0;
1009 1.10 jruoho
1010 1.10 jruoho DELAY(ts->ts_latency);
1011 1.10 jruoho }
1012 1.10 jruoho
1013 1.49 jruoho return EAGAIN;
1014 1.10 jruoho }
1015 1.19 jruoho
1016 1.19 jruoho /*
1017 1.19 jruoho * A kludge for backwards compatibility.
1018 1.19 jruoho */
1019 1.19 jruoho static int
1020 1.19 jruoho acpicpu_md_pstate_sysctl_init(void)
1021 1.19 jruoho {
1022 1.19 jruoho const struct sysctlnode *fnode, *mnode, *rnode;
1023 1.19 jruoho const char *str;
1024 1.19 jruoho int rv;
1025 1.19 jruoho
1026 1.19 jruoho switch (cpu_vendor) {
1027 1.19 jruoho
1028 1.19 jruoho case CPUVENDOR_IDT:
1029 1.19 jruoho case CPUVENDOR_INTEL:
1030 1.19 jruoho str = "est";
1031 1.19 jruoho break;
1032 1.19 jruoho
1033 1.19 jruoho case CPUVENDOR_AMD:
1034 1.19 jruoho str = "powernow";
1035 1.19 jruoho break;
1036 1.19 jruoho
1037 1.19 jruoho default:
1038 1.19 jruoho return ENODEV;
1039 1.19 jruoho }
1040 1.19 jruoho
1041 1.19 jruoho
1042 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, NULL, &rnode,
1043 1.19 jruoho CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
1044 1.19 jruoho NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
1045 1.19 jruoho
1046 1.19 jruoho if (rv != 0)
1047 1.19 jruoho goto fail;
1048 1.19 jruoho
1049 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &rnode, &mnode,
1050 1.19 jruoho 0, CTLTYPE_NODE, str, NULL,
1051 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1052 1.19 jruoho
1053 1.19 jruoho if (rv != 0)
1054 1.19 jruoho goto fail;
1055 1.19 jruoho
1056 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &mnode, &fnode,
1057 1.19 jruoho 0, CTLTYPE_NODE, "frequency", NULL,
1058 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1059 1.19 jruoho
1060 1.19 jruoho if (rv != 0)
1061 1.19 jruoho goto fail;
1062 1.19 jruoho
1063 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1064 1.19 jruoho CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
1065 1.19 jruoho acpicpu_md_pstate_sysctl_set, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1066 1.19 jruoho
1067 1.19 jruoho if (rv != 0)
1068 1.19 jruoho goto fail;
1069 1.19 jruoho
1070 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1071 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_INT, "current", NULL,
1072 1.19 jruoho acpicpu_md_pstate_sysctl_get, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1073 1.19 jruoho
1074 1.19 jruoho if (rv != 0)
1075 1.19 jruoho goto fail;
1076 1.19 jruoho
1077 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1078 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
1079 1.19 jruoho acpicpu_md_pstate_sysctl_all, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1080 1.19 jruoho
1081 1.19 jruoho if (rv != 0)
1082 1.19 jruoho goto fail;
1083 1.19 jruoho
1084 1.19 jruoho return 0;
1085 1.19 jruoho
1086 1.19 jruoho fail:
1087 1.19 jruoho if (acpicpu_log != NULL) {
1088 1.19 jruoho sysctl_teardown(&acpicpu_log);
1089 1.19 jruoho acpicpu_log = NULL;
1090 1.19 jruoho }
1091 1.19 jruoho
1092 1.19 jruoho return rv;
1093 1.19 jruoho }
1094 1.19 jruoho
1095 1.19 jruoho static int
1096 1.19 jruoho acpicpu_md_pstate_sysctl_get(SYSCTLFN_ARGS)
1097 1.19 jruoho {
1098 1.19 jruoho struct cpu_info *ci = curcpu();
1099 1.19 jruoho struct sysctlnode node;
1100 1.19 jruoho uint32_t freq;
1101 1.19 jruoho int err;
1102 1.19 jruoho
1103 1.49 jruoho err = acpicpu_pstate_get(ci, &freq);
1104 1.19 jruoho
1105 1.19 jruoho if (err != 0)
1106 1.19 jruoho return err;
1107 1.19 jruoho
1108 1.19 jruoho node = *rnode;
1109 1.19 jruoho node.sysctl_data = &freq;
1110 1.19 jruoho
1111 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1112 1.19 jruoho
1113 1.19 jruoho if (err != 0 || newp == NULL)
1114 1.19 jruoho return err;
1115 1.19 jruoho
1116 1.19 jruoho return 0;
1117 1.19 jruoho }
1118 1.19 jruoho
1119 1.19 jruoho static int
1120 1.19 jruoho acpicpu_md_pstate_sysctl_set(SYSCTLFN_ARGS)
1121 1.19 jruoho {
1122 1.19 jruoho struct cpu_info *ci = curcpu();
1123 1.19 jruoho struct sysctlnode node;
1124 1.19 jruoho uint32_t freq;
1125 1.19 jruoho int err;
1126 1.19 jruoho
1127 1.49 jruoho err = acpicpu_pstate_get(ci, &freq);
1128 1.19 jruoho
1129 1.19 jruoho if (err != 0)
1130 1.19 jruoho return err;
1131 1.19 jruoho
1132 1.19 jruoho node = *rnode;
1133 1.19 jruoho node.sysctl_data = &freq;
1134 1.19 jruoho
1135 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1136 1.19 jruoho
1137 1.19 jruoho if (err != 0 || newp == NULL)
1138 1.19 jruoho return err;
1139 1.19 jruoho
1140 1.49 jruoho acpicpu_pstate_set(ci, freq);
1141 1.19 jruoho
1142 1.19 jruoho return 0;
1143 1.19 jruoho }
1144 1.19 jruoho
1145 1.19 jruoho static int
1146 1.19 jruoho acpicpu_md_pstate_sysctl_all(SYSCTLFN_ARGS)
1147 1.19 jruoho {
1148 1.19 jruoho struct cpu_info *ci = curcpu();
1149 1.19 jruoho struct acpicpu_softc *sc;
1150 1.19 jruoho struct sysctlnode node;
1151 1.19 jruoho char buf[1024];
1152 1.19 jruoho size_t len;
1153 1.19 jruoho uint32_t i;
1154 1.19 jruoho int err;
1155 1.19 jruoho
1156 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
1157 1.19 jruoho
1158 1.19 jruoho if (sc == NULL)
1159 1.19 jruoho return ENXIO;
1160 1.19 jruoho
1161 1.19 jruoho (void)memset(&buf, 0, sizeof(buf));
1162 1.19 jruoho
1163 1.19 jruoho mutex_enter(&sc->sc_mtx);
1164 1.19 jruoho
1165 1.19 jruoho for (len = 0, i = sc->sc_pstate_max; i < sc->sc_pstate_count; i++) {
1166 1.19 jruoho
1167 1.19 jruoho if (sc->sc_pstate[i].ps_freq == 0)
1168 1.19 jruoho continue;
1169 1.19 jruoho
1170 1.19 jruoho len += snprintf(buf + len, sizeof(buf) - len, "%u%s",
1171 1.19 jruoho sc->sc_pstate[i].ps_freq,
1172 1.19 jruoho i < (sc->sc_pstate_count - 1) ? " " : "");
1173 1.19 jruoho }
1174 1.19 jruoho
1175 1.19 jruoho mutex_exit(&sc->sc_mtx);
1176 1.19 jruoho
1177 1.19 jruoho node = *rnode;
1178 1.19 jruoho node.sysctl_data = buf;
1179 1.19 jruoho
1180 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1181 1.19 jruoho
1182 1.19 jruoho if (err != 0 || newp == NULL)
1183 1.19 jruoho return err;
1184 1.19 jruoho
1185 1.19 jruoho return 0;
1186 1.19 jruoho }
1187 1.19 jruoho
1188