acpi_cpu_md.c revision 1.65 1 1.65 jruoho /* $NetBSD: acpi_cpu_md.c,v 1.65 2011/09/24 10:59:02 jruoho Exp $ */
2 1.1 jruoho
3 1.1 jruoho /*-
4 1.41 jruoho * Copyright (c) 2010, 2011 Jukka Ruohonen <jruohonen (at) iki.fi>
5 1.1 jruoho * All rights reserved.
6 1.1 jruoho *
7 1.1 jruoho * Redistribution and use in source and binary forms, with or without
8 1.1 jruoho * modification, are permitted provided that the following conditions
9 1.1 jruoho * are met:
10 1.1 jruoho *
11 1.1 jruoho * 1. Redistributions of source code must retain the above copyright
12 1.1 jruoho * notice, this list of conditions and the following disclaimer.
13 1.1 jruoho * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jruoho * notice, this list of conditions and the following disclaimer in the
15 1.1 jruoho * documentation and/or other materials provided with the distribution.
16 1.1 jruoho *
17 1.1 jruoho * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 jruoho * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 jruoho * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 jruoho * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 jruoho * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 jruoho * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 jruoho * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 jruoho * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 jruoho * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jruoho * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jruoho * SUCH DAMAGE.
28 1.1 jruoho */
29 1.1 jruoho #include <sys/cdefs.h>
30 1.65 jruoho __KERNEL_RCSID(0, "$NetBSD: acpi_cpu_md.c,v 1.65 2011/09/24 10:59:02 jruoho Exp $");
31 1.1 jruoho
32 1.1 jruoho #include <sys/param.h>
33 1.1 jruoho #include <sys/bus.h>
34 1.48 jruoho #include <sys/device.h>
35 1.1 jruoho #include <sys/kcore.h>
36 1.5 jruoho #include <sys/sysctl.h>
37 1.4 jruoho #include <sys/xcall.h>
38 1.1 jruoho
39 1.1 jruoho #include <x86/cpu.h>
40 1.5 jruoho #include <x86/cpufunc.h>
41 1.5 jruoho #include <x86/cputypes.h>
42 1.1 jruoho #include <x86/cpuvar.h>
43 1.5 jruoho #include <x86/cpu_msr.h>
44 1.1 jruoho #include <x86/machdep.h>
45 1.1 jruoho
46 1.1 jruoho #include <dev/acpi/acpica.h>
47 1.1 jruoho #include <dev/acpi/acpi_cpu.h>
48 1.1 jruoho
49 1.12 jruoho #include <dev/pci/pcivar.h>
50 1.12 jruoho #include <dev/pci/pcidevs.h>
51 1.12 jruoho
52 1.38 jruoho #include <machine/acpi_machdep.h>
53 1.38 jruoho
54 1.35 jruoho /*
55 1.55 jruoho * Intel IA32_MISC_ENABLE.
56 1.55 jruoho */
57 1.55 jruoho #define MSR_MISC_ENABLE_EST __BIT(16)
58 1.55 jruoho #define MSR_MISC_ENABLE_TURBO __BIT(38)
59 1.55 jruoho
60 1.55 jruoho /*
61 1.35 jruoho * AMD C1E.
62 1.35 jruoho */
63 1.35 jruoho #define MSR_CMPHALT 0xc0010055
64 1.35 jruoho
65 1.35 jruoho #define MSR_CMPHALT_SMI __BIT(27)
66 1.35 jruoho #define MSR_CMPHALT_C1E __BIT(28)
67 1.35 jruoho #define MSR_CMPHALT_BMSTS __BIT(29)
68 1.33 jruoho
69 1.32 jruoho /*
70 1.40 jmcneill * AMD families 10h, 11h, and 14h
71 1.32 jruoho */
72 1.32 jruoho #define MSR_10H_LIMIT 0xc0010061
73 1.32 jruoho #define MSR_10H_CONTROL 0xc0010062
74 1.32 jruoho #define MSR_10H_STATUS 0xc0010063
75 1.32 jruoho #define MSR_10H_CONFIG 0xc0010064
76 1.22 jruoho
77 1.32 jruoho /*
78 1.32 jruoho * AMD family 0Fh.
79 1.32 jruoho */
80 1.32 jruoho #define MSR_0FH_CONTROL 0xc0010041
81 1.17 jruoho #define MSR_0FH_STATUS 0xc0010042
82 1.17 jruoho
83 1.32 jruoho #define MSR_0FH_STATUS_CFID __BITS( 0, 5)
84 1.32 jruoho #define MSR_0FH_STATUS_CVID __BITS(32, 36)
85 1.32 jruoho #define MSR_0FH_STATUS_PENDING __BITS(31, 31)
86 1.32 jruoho
87 1.32 jruoho #define MSR_0FH_CONTROL_FID __BITS( 0, 5)
88 1.32 jruoho #define MSR_0FH_CONTROL_VID __BITS( 8, 12)
89 1.32 jruoho #define MSR_0FH_CONTROL_CHG __BITS(16, 16)
90 1.32 jruoho #define MSR_0FH_CONTROL_CNT __BITS(32, 51)
91 1.32 jruoho
92 1.32 jruoho #define ACPI_0FH_STATUS_FID __BITS( 0, 5)
93 1.32 jruoho #define ACPI_0FH_STATUS_VID __BITS( 6, 10)
94 1.32 jruoho
95 1.32 jruoho #define ACPI_0FH_CONTROL_FID __BITS( 0, 5)
96 1.32 jruoho #define ACPI_0FH_CONTROL_VID __BITS( 6, 10)
97 1.32 jruoho #define ACPI_0FH_CONTROL_VST __BITS(11, 17)
98 1.32 jruoho #define ACPI_0FH_CONTROL_MVS __BITS(18, 19)
99 1.32 jruoho #define ACPI_0FH_CONTROL_PLL __BITS(20, 26)
100 1.32 jruoho #define ACPI_0FH_CONTROL_RVO __BITS(28, 29)
101 1.32 jruoho #define ACPI_0FH_CONTROL_IRT __BITS(30, 31)
102 1.32 jruoho
103 1.32 jruoho #define FID_TO_VCO_FID(fidd) (((fid) < 8) ? (8 + ((fid) << 1)) : (fid))
104 1.17 jruoho
105 1.5 jruoho static char native_idle_text[16];
106 1.5 jruoho void (*native_idle)(void) = NULL;
107 1.1 jruoho
108 1.58 dyoung static int acpicpu_md_quirk_piix4(const struct pci_attach_args *);
109 1.56 jruoho static void acpicpu_md_pstate_hwf_reset(void *, void *);
110 1.32 jruoho static int acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *,
111 1.32 jruoho uint32_t *);
112 1.32 jruoho static int acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *);
113 1.32 jruoho static int acpicpu_md_pstate_fidvid_read(uint32_t *, uint32_t *);
114 1.32 jruoho static void acpicpu_md_pstate_fidvid_write(uint32_t, uint32_t,
115 1.32 jruoho uint32_t, uint32_t);
116 1.19 jruoho static int acpicpu_md_pstate_sysctl_init(void);
117 1.5 jruoho static int acpicpu_md_pstate_sysctl_get(SYSCTLFN_PROTO);
118 1.5 jruoho static int acpicpu_md_pstate_sysctl_set(SYSCTLFN_PROTO);
119 1.5 jruoho static int acpicpu_md_pstate_sysctl_all(SYSCTLFN_PROTO);
120 1.5 jruoho
121 1.5 jruoho extern struct acpicpu_softc **acpicpu_sc;
122 1.19 jruoho static struct sysctllog *acpicpu_log = NULL;
123 1.1 jruoho
124 1.48 jruoho struct cpu_info *
125 1.48 jruoho acpicpu_md_match(device_t parent, cfdata_t match, void *aux)
126 1.48 jruoho {
127 1.48 jruoho struct cpufeature_attach_args *cfaa = aux;
128 1.48 jruoho
129 1.48 jruoho if (strcmp(cfaa->name, "frequency") != 0)
130 1.48 jruoho return NULL;
131 1.48 jruoho
132 1.48 jruoho return cfaa->ci;
133 1.48 jruoho }
134 1.48 jruoho
135 1.48 jruoho struct cpu_info *
136 1.48 jruoho acpicpu_md_attach(device_t parent, device_t self, void *aux)
137 1.48 jruoho {
138 1.48 jruoho struct cpufeature_attach_args *cfaa = aux;
139 1.48 jruoho
140 1.48 jruoho return cfaa->ci;
141 1.48 jruoho }
142 1.48 jruoho
143 1.1 jruoho uint32_t
144 1.43 jruoho acpicpu_md_flags(void)
145 1.1 jruoho {
146 1.1 jruoho struct cpu_info *ci = curcpu();
147 1.12 jruoho struct pci_attach_args pa;
148 1.18 jruoho uint32_t family, val = 0;
149 1.21 jruoho uint32_t regs[4];
150 1.1 jruoho
151 1.38 jruoho if (acpi_md_ncpus() == 1)
152 1.1 jruoho val |= ACPICPU_FLAG_C_BM;
153 1.1 jruoho
154 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
155 1.5 jruoho val |= ACPICPU_FLAG_C_FFH;
156 1.1 jruoho
157 1.39 jruoho /*
158 1.39 jruoho * By default, assume that the local APIC timer
159 1.39 jruoho * as well as TSC are stalled during C3 sleep.
160 1.39 jruoho */
161 1.25 jruoho val |= ACPICPU_FLAG_C_APIC | ACPICPU_FLAG_C_TSC;
162 1.22 jruoho
163 1.1 jruoho switch (cpu_vendor) {
164 1.1 jruoho
165 1.17 jruoho case CPUVENDOR_IDT:
166 1.22 jruoho
167 1.22 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
168 1.22 jruoho val |= ACPICPU_FLAG_P_FFH;
169 1.22 jruoho
170 1.22 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
171 1.22 jruoho val |= ACPICPU_FLAG_T_FFH;
172 1.22 jruoho
173 1.22 jruoho break;
174 1.22 jruoho
175 1.1 jruoho case CPUVENDOR_INTEL:
176 1.17 jruoho
177 1.39 jruoho /*
178 1.39 jruoho * Bus master control and arbitration should be
179 1.39 jruoho * available on all supported Intel CPUs (to be
180 1.39 jruoho * sure, this is double-checked later from the
181 1.39 jruoho * firmware data). These flags imply that it is
182 1.39 jruoho * not necessary to flush caches before C3 state.
183 1.39 jruoho */
184 1.22 jruoho val |= ACPICPU_FLAG_C_BM | ACPICPU_FLAG_C_ARB;
185 1.22 jruoho
186 1.39 jruoho /*
187 1.39 jruoho * Check if we can use "native", MSR-based,
188 1.39 jruoho * access. If not, we have to resort to I/O.
189 1.39 jruoho */
190 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
191 1.5 jruoho val |= ACPICPU_FLAG_P_FFH;
192 1.5 jruoho
193 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
194 1.10 jruoho val |= ACPICPU_FLAG_T_FFH;
195 1.10 jruoho
196 1.22 jruoho /*
197 1.25 jruoho * Check whether MSR_APERF, MSR_MPERF, and Turbo
198 1.25 jruoho * Boost are available. Also see if we might have
199 1.25 jruoho * an invariant local APIC timer ("ARAT").
200 1.23 jruoho */
201 1.23 jruoho if (cpuid_level >= 0x06) {
202 1.23 jruoho
203 1.44 jruoho x86_cpuid(0x00000006, regs);
204 1.23 jruoho
205 1.34 jruoho if ((regs[2] & CPUID_DSPM_HWF) != 0)
206 1.53 jruoho val |= ACPICPU_FLAG_P_HWF;
207 1.23 jruoho
208 1.34 jruoho if ((regs[0] & CPUID_DSPM_IDA) != 0)
209 1.24 jruoho val |= ACPICPU_FLAG_P_TURBO;
210 1.25 jruoho
211 1.34 jruoho if ((regs[0] & CPUID_DSPM_ARAT) != 0)
212 1.25 jruoho val &= ~ACPICPU_FLAG_C_APIC;
213 1.23 jruoho }
214 1.23 jruoho
215 1.23 jruoho /*
216 1.22 jruoho * Detect whether TSC is invariant. If it is not,
217 1.22 jruoho * we keep the flag to note that TSC will not run
218 1.22 jruoho * at constant rate. Depending on the CPU, this may
219 1.22 jruoho * affect P- and T-state changes, but especially
220 1.22 jruoho * relevant are C-states; with variant TSC, states
221 1.24 jruoho * larger than C1 may completely stop the counter.
222 1.22 jruoho */
223 1.22 jruoho x86_cpuid(0x80000000, regs);
224 1.22 jruoho
225 1.22 jruoho if (regs[0] >= 0x80000007) {
226 1.22 jruoho
227 1.22 jruoho x86_cpuid(0x80000007, regs);
228 1.22 jruoho
229 1.32 jruoho if ((regs[3] & __BIT(8)) != 0)
230 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
231 1.22 jruoho }
232 1.22 jruoho
233 1.17 jruoho break;
234 1.12 jruoho
235 1.17 jruoho case CPUVENDOR_AMD:
236 1.17 jruoho
237 1.32 jruoho x86_cpuid(0x80000000, regs);
238 1.32 jruoho
239 1.32 jruoho if (regs[0] < 0x80000007)
240 1.32 jruoho break;
241 1.32 jruoho
242 1.32 jruoho x86_cpuid(0x80000007, regs);
243 1.32 jruoho
244 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
245 1.18 jruoho
246 1.18 jruoho if (family == 0xf)
247 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
248 1.18 jruoho
249 1.32 jruoho switch (family) {
250 1.1 jruoho
251 1.22 jruoho case 0x0f:
252 1.32 jruoho
253 1.45 jruoho /*
254 1.45 jruoho * Evaluate support for the "FID/VID
255 1.45 jruoho * algorithm" also used by powernow(4).
256 1.45 jruoho */
257 1.32 jruoho if ((regs[3] & CPUID_APM_FID) == 0)
258 1.32 jruoho break;
259 1.32 jruoho
260 1.32 jruoho if ((regs[3] & CPUID_APM_VID) == 0)
261 1.32 jruoho break;
262 1.32 jruoho
263 1.32 jruoho val |= ACPICPU_FLAG_P_FFH | ACPICPU_FLAG_P_FIDVID;
264 1.32 jruoho break;
265 1.32 jruoho
266 1.17 jruoho case 0x10:
267 1.17 jruoho case 0x11:
268 1.40 jmcneill val |= ACPICPU_FLAG_C_C1E;
269 1.40 jmcneill /* FALLTHROUGH */
270 1.40 jmcneill
271 1.40 jmcneill case 0x14: /* AMD Fusion */
272 1.1 jruoho
273 1.42 jruoho /*
274 1.42 jruoho * Like with Intel, detect invariant TSC,
275 1.42 jruoho * MSR-based P-states, and AMD's "turbo"
276 1.42 jruoho * (Core Performance Boost), respectively.
277 1.42 jruoho */
278 1.22 jruoho if ((regs[3] & CPUID_APM_TSC) != 0)
279 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
280 1.22 jruoho
281 1.21 jruoho if ((regs[3] & CPUID_APM_HWP) != 0)
282 1.17 jruoho val |= ACPICPU_FLAG_P_FFH;
283 1.21 jruoho
284 1.21 jruoho if ((regs[3] & CPUID_APM_CPB) != 0)
285 1.21 jruoho val |= ACPICPU_FLAG_P_TURBO;
286 1.35 jruoho
287 1.42 jruoho /*
288 1.42 jruoho * Also check for APERF and MPERF,
289 1.42 jruoho * first available in the family 10h.
290 1.42 jruoho */
291 1.42 jruoho if (cpuid_level >= 0x06) {
292 1.42 jruoho
293 1.42 jruoho x86_cpuid(0x00000006, regs);
294 1.42 jruoho
295 1.44 jruoho if ((regs[2] & CPUID_DSPM_HWF) != 0)
296 1.53 jruoho val |= ACPICPU_FLAG_P_HWF;
297 1.42 jruoho }
298 1.42 jruoho
299 1.35 jruoho break;
300 1.17 jruoho }
301 1.1 jruoho
302 1.1 jruoho break;
303 1.1 jruoho }
304 1.1 jruoho
305 1.12 jruoho /*
306 1.12 jruoho * There are several erratums for PIIX4.
307 1.12 jruoho */
308 1.43 jruoho if (pci_find_device(&pa, acpicpu_md_quirk_piix4) != 0)
309 1.12 jruoho val |= ACPICPU_FLAG_PIIX4;
310 1.12 jruoho
311 1.1 jruoho return val;
312 1.1 jruoho }
313 1.1 jruoho
314 1.12 jruoho static int
315 1.58 dyoung acpicpu_md_quirk_piix4(const struct pci_attach_args *pa)
316 1.12 jruoho {
317 1.12 jruoho
318 1.12 jruoho /*
319 1.12 jruoho * XXX: The pci_find_device(9) function only
320 1.12 jruoho * deals with attached devices. Change this
321 1.12 jruoho * to use something like pci_device_foreach().
322 1.12 jruoho */
323 1.12 jruoho if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
324 1.12 jruoho return 0;
325 1.12 jruoho
326 1.12 jruoho if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82371AB_ISA ||
327 1.12 jruoho PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82440MX_PMC)
328 1.12 jruoho return 1;
329 1.12 jruoho
330 1.12 jruoho return 0;
331 1.12 jruoho }
332 1.12 jruoho
333 1.35 jruoho void
334 1.43 jruoho acpicpu_md_quirk_c1e(void)
335 1.35 jruoho {
336 1.35 jruoho const uint64_t c1e = MSR_CMPHALT_SMI | MSR_CMPHALT_C1E;
337 1.35 jruoho uint64_t val;
338 1.35 jruoho
339 1.65 jruoho if (__predict_false(rdmsr_safe(MSR_CMPHALT, &val) == EFAULT))
340 1.65 jruoho return;
341 1.35 jruoho
342 1.35 jruoho if ((val & c1e) != 0)
343 1.35 jruoho wrmsr(MSR_CMPHALT, val & ~c1e);
344 1.35 jruoho }
345 1.35 jruoho
346 1.1 jruoho int
347 1.43 jruoho acpicpu_md_cstate_start(struct acpicpu_softc *sc)
348 1.1 jruoho {
349 1.1 jruoho const size_t size = sizeof(native_idle_text);
350 1.31 jruoho struct acpicpu_cstate *cs;
351 1.31 jruoho bool ipi = false;
352 1.31 jruoho int i;
353 1.1 jruoho
354 1.45 jruoho /*
355 1.45 jruoho * Save the cpu_idle(9) loop used by default.
356 1.45 jruoho */
357 1.1 jruoho x86_cpu_idle_get(&native_idle, native_idle_text, size);
358 1.31 jruoho
359 1.31 jruoho for (i = 0; i < ACPI_C_STATE_COUNT; i++) {
360 1.31 jruoho
361 1.31 jruoho cs = &sc->sc_cstate[i];
362 1.31 jruoho
363 1.31 jruoho if (cs->cs_method == ACPICPU_C_STATE_HALT) {
364 1.31 jruoho ipi = true;
365 1.31 jruoho break;
366 1.31 jruoho }
367 1.31 jruoho }
368 1.31 jruoho
369 1.31 jruoho x86_cpu_idle_set(acpicpu_cstate_idle, "acpi", ipi);
370 1.1 jruoho
371 1.1 jruoho return 0;
372 1.1 jruoho }
373 1.1 jruoho
374 1.1 jruoho int
375 1.43 jruoho acpicpu_md_cstate_stop(void)
376 1.1 jruoho {
377 1.62 jruoho static char text[16];
378 1.62 jruoho void (*func)(void);
379 1.4 jruoho uint64_t xc;
380 1.31 jruoho bool ipi;
381 1.1 jruoho
382 1.62 jruoho x86_cpu_idle_get(&func, text, sizeof(text));
383 1.62 jruoho
384 1.62 jruoho if (func == native_idle)
385 1.62 jruoho return EALREADY;
386 1.62 jruoho
387 1.31 jruoho ipi = (native_idle != x86_cpu_idle_halt) ? false : true;
388 1.31 jruoho x86_cpu_idle_set(native_idle, native_idle_text, ipi);
389 1.1 jruoho
390 1.4 jruoho /*
391 1.4 jruoho * Run a cross-call to ensure that all CPUs are
392 1.4 jruoho * out from the ACPI idle-loop before detachment.
393 1.4 jruoho */
394 1.4 jruoho xc = xc_broadcast(0, (xcfunc_t)nullop, NULL, NULL);
395 1.4 jruoho xc_wait(xc);
396 1.1 jruoho
397 1.1 jruoho return 0;
398 1.1 jruoho }
399 1.1 jruoho
400 1.3 jruoho /*
401 1.64 jruoho * Called with interrupts enabled.
402 1.3 jruoho */
403 1.1 jruoho void
404 1.43 jruoho acpicpu_md_cstate_enter(int method, int state)
405 1.1 jruoho {
406 1.3 jruoho struct cpu_info *ci = curcpu();
407 1.1 jruoho
408 1.64 jruoho KASSERT(ci->ci_ilevel == IPL_NONE);
409 1.64 jruoho
410 1.1 jruoho switch (method) {
411 1.1 jruoho
412 1.1 jruoho case ACPICPU_C_STATE_FFH:
413 1.3 jruoho
414 1.3 jruoho x86_monitor(&ci->ci_want_resched, 0, 0);
415 1.3 jruoho
416 1.31 jruoho if (__predict_false(ci->ci_want_resched != 0))
417 1.3 jruoho return;
418 1.3 jruoho
419 1.1 jruoho x86_mwait((state - 1) << 4, 0);
420 1.1 jruoho break;
421 1.1 jruoho
422 1.1 jruoho case ACPICPU_C_STATE_HALT:
423 1.3 jruoho
424 1.64 jruoho x86_disable_intr();
425 1.64 jruoho
426 1.64 jruoho if (__predict_false(ci->ci_want_resched != 0)) {
427 1.64 jruoho x86_enable_intr();
428 1.3 jruoho return;
429 1.64 jruoho }
430 1.3 jruoho
431 1.1 jruoho x86_stihlt();
432 1.1 jruoho break;
433 1.1 jruoho }
434 1.1 jruoho }
435 1.5 jruoho
436 1.5 jruoho int
437 1.41 jruoho acpicpu_md_pstate_start(struct acpicpu_softc *sc)
438 1.5 jruoho {
439 1.62 jruoho uint64_t xc, val;
440 1.62 jruoho
441 1.63 jruoho switch (cpu_vendor) {
442 1.62 jruoho
443 1.63 jruoho case CPUVENDOR_IDT:
444 1.63 jruoho case CPUVENDOR_INTEL:
445 1.62 jruoho
446 1.63 jruoho /*
447 1.63 jruoho * Make sure EST is enabled.
448 1.63 jruoho */
449 1.63 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FFH) != 0) {
450 1.62 jruoho
451 1.62 jruoho val = rdmsr(MSR_MISC_ENABLE);
452 1.62 jruoho
453 1.63 jruoho if ((val & MSR_MISC_ENABLE_EST) == 0) {
454 1.63 jruoho
455 1.63 jruoho val |= MSR_MISC_ENABLE_EST;
456 1.63 jruoho wrmsr(MSR_MISC_ENABLE, val);
457 1.63 jruoho val = rdmsr(MSR_MISC_ENABLE);
458 1.63 jruoho
459 1.63 jruoho if ((val & MSR_MISC_ENABLE_EST) == 0)
460 1.63 jruoho return ENOTTY;
461 1.63 jruoho }
462 1.62 jruoho }
463 1.62 jruoho }
464 1.57 jruoho
465 1.57 jruoho /*
466 1.57 jruoho * Reset the APERF and MPERF counters.
467 1.57 jruoho */
468 1.57 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_HWF) != 0) {
469 1.57 jruoho xc = xc_broadcast(0, acpicpu_md_pstate_hwf_reset, NULL, NULL);
470 1.57 jruoho xc_wait(xc);
471 1.57 jruoho }
472 1.57 jruoho
473 1.19 jruoho return acpicpu_md_pstate_sysctl_init();
474 1.5 jruoho }
475 1.5 jruoho
476 1.5 jruoho int
477 1.5 jruoho acpicpu_md_pstate_stop(void)
478 1.5 jruoho {
479 1.62 jruoho
480 1.62 jruoho if (acpicpu_log == NULL)
481 1.62 jruoho return EALREADY;
482 1.62 jruoho
483 1.62 jruoho sysctl_teardown(&acpicpu_log);
484 1.62 jruoho acpicpu_log = NULL;
485 1.5 jruoho
486 1.5 jruoho return 0;
487 1.5 jruoho }
488 1.5 jruoho
489 1.5 jruoho int
490 1.55 jruoho acpicpu_md_pstate_init(struct acpicpu_softc *sc)
491 1.5 jruoho {
492 1.56 jruoho struct cpu_info *ci = sc->sc_ci;
493 1.15 jruoho struct acpicpu_pstate *ps, msr;
494 1.18 jruoho uint32_t family, i = 0;
495 1.13 jruoho
496 1.15 jruoho (void)memset(&msr, 0, sizeof(struct acpicpu_pstate));
497 1.13 jruoho
498 1.5 jruoho switch (cpu_vendor) {
499 1.5 jruoho
500 1.17 jruoho case CPUVENDOR_IDT:
501 1.5 jruoho case CPUVENDOR_INTEL:
502 1.33 jruoho
503 1.33 jruoho /*
504 1.33 jruoho * If the so-called Turbo Boost is present,
505 1.33 jruoho * the P0-state is always the "turbo state".
506 1.51 jruoho * It is shown as the P1 frequency + 1 MHz.
507 1.33 jruoho *
508 1.33 jruoho * For discussion, see:
509 1.33 jruoho *
510 1.33 jruoho * Intel Corporation: Intel Turbo Boost Technology
511 1.33 jruoho * in Intel Core(tm) Microarchitectures (Nehalem)
512 1.33 jruoho * Based Processors. White Paper, November 2008.
513 1.33 jruoho */
514 1.55 jruoho if (sc->sc_pstate_count >= 2 &&
515 1.52 jruoho (sc->sc_flags & ACPICPU_FLAG_P_TURBO) != 0) {
516 1.51 jruoho
517 1.51 jruoho ps = &sc->sc_pstate[0];
518 1.51 jruoho
519 1.51 jruoho if (ps->ps_freq == sc->sc_pstate[1].ps_freq + 1)
520 1.51 jruoho ps->ps_flags |= ACPICPU_FLAG_P_TURBO;
521 1.51 jruoho }
522 1.33 jruoho
523 1.15 jruoho msr.ps_control_addr = MSR_PERF_CTL;
524 1.15 jruoho msr.ps_control_mask = __BITS(0, 15);
525 1.15 jruoho
526 1.15 jruoho msr.ps_status_addr = MSR_PERF_STATUS;
527 1.15 jruoho msr.ps_status_mask = __BITS(0, 15);
528 1.13 jruoho break;
529 1.13 jruoho
530 1.13 jruoho case CPUVENDOR_AMD:
531 1.13 jruoho
532 1.33 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
533 1.33 jruoho msr.ps_flags |= ACPICPU_FLAG_P_FIDVID;
534 1.33 jruoho
535 1.18 jruoho family = CPUID2FAMILY(ci->ci_signature);
536 1.18 jruoho
537 1.18 jruoho if (family == 0xf)
538 1.18 jruoho family += CPUID2EXTFAMILY(ci->ci_signature);
539 1.18 jruoho
540 1.18 jruoho switch (family) {
541 1.17 jruoho
542 1.32 jruoho case 0x0f:
543 1.32 jruoho msr.ps_control_addr = MSR_0FH_CONTROL;
544 1.32 jruoho msr.ps_status_addr = MSR_0FH_STATUS;
545 1.32 jruoho break;
546 1.32 jruoho
547 1.17 jruoho case 0x10:
548 1.17 jruoho case 0x11:
549 1.40 jmcneill case 0x14: /* AMD Fusion */
550 1.17 jruoho msr.ps_control_addr = MSR_10H_CONTROL;
551 1.17 jruoho msr.ps_control_mask = __BITS(0, 2);
552 1.17 jruoho
553 1.17 jruoho msr.ps_status_addr = MSR_10H_STATUS;
554 1.17 jruoho msr.ps_status_mask = __BITS(0, 2);
555 1.17 jruoho break;
556 1.17 jruoho
557 1.17 jruoho default:
558 1.55 jruoho /*
559 1.55 jruoho * If we have an unknown AMD CPU, rely on XPSS.
560 1.55 jruoho */
561 1.17 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_XPSS) == 0)
562 1.17 jruoho return EOPNOTSUPP;
563 1.17 jruoho }
564 1.13 jruoho
565 1.13 jruoho break;
566 1.13 jruoho
567 1.13 jruoho default:
568 1.13 jruoho return ENODEV;
569 1.13 jruoho }
570 1.5 jruoho
571 1.26 jruoho /*
572 1.26 jruoho * Fill the P-state structures with MSR addresses that are
573 1.27 jruoho * known to be correct. If we do not know the addresses,
574 1.27 jruoho * leave the values intact. If a vendor uses XPSS, we do
575 1.39 jruoho * not necessarily need to do anything to support new CPUs.
576 1.26 jruoho */
577 1.15 jruoho while (i < sc->sc_pstate_count) {
578 1.15 jruoho
579 1.15 jruoho ps = &sc->sc_pstate[i];
580 1.15 jruoho
581 1.32 jruoho if (msr.ps_flags != 0)
582 1.32 jruoho ps->ps_flags |= msr.ps_flags;
583 1.32 jruoho
584 1.27 jruoho if (msr.ps_status_addr != 0)
585 1.15 jruoho ps->ps_status_addr = msr.ps_status_addr;
586 1.15 jruoho
587 1.27 jruoho if (msr.ps_status_mask != 0)
588 1.15 jruoho ps->ps_status_mask = msr.ps_status_mask;
589 1.15 jruoho
590 1.27 jruoho if (msr.ps_control_addr != 0)
591 1.15 jruoho ps->ps_control_addr = msr.ps_control_addr;
592 1.15 jruoho
593 1.27 jruoho if (msr.ps_control_mask != 0)
594 1.15 jruoho ps->ps_control_mask = msr.ps_control_mask;
595 1.15 jruoho
596 1.15 jruoho i++;
597 1.15 jruoho }
598 1.15 jruoho
599 1.15 jruoho return 0;
600 1.15 jruoho }
601 1.15 jruoho
602 1.55 jruoho /*
603 1.55 jruoho * Read the IA32_APERF and IA32_MPERF counters. The first
604 1.55 jruoho * increments at the rate of the fixed maximum frequency
605 1.55 jruoho * configured during the boot, whereas APERF counts at the
606 1.55 jruoho * rate of the actual frequency. Note that the MSRs must be
607 1.55 jruoho * read without delay, and that only the ratio between
608 1.55 jruoho * IA32_APERF and IA32_MPERF is architecturally defined.
609 1.55 jruoho *
610 1.55 jruoho * The function thus returns the percentage of the actual
611 1.55 jruoho * frequency in terms of the maximum frequency of the calling
612 1.55 jruoho * CPU since the last call. A value zero implies an error.
613 1.55 jruoho *
614 1.55 jruoho * For further details, refer to:
615 1.55 jruoho *
616 1.55 jruoho * Intel Corporation: Intel 64 and IA-32 Architectures
617 1.55 jruoho * Software Developer's Manual. Section 13.2, Volume 3A:
618 1.55 jruoho * System Programming Guide, Part 1. July, 2008.
619 1.55 jruoho *
620 1.55 jruoho * Advanced Micro Devices: BIOS and Kernel Developer's
621 1.55 jruoho * Guide (BKDG) for AMD Family 10h Processors. Section
622 1.55 jruoho * 2.4.5, Revision 3.48, April 2010.
623 1.55 jruoho */
624 1.41 jruoho uint8_t
625 1.56 jruoho acpicpu_md_pstate_hwf(struct cpu_info *ci)
626 1.41 jruoho {
627 1.55 jruoho struct acpicpu_softc *sc;
628 1.41 jruoho uint64_t aperf, mperf;
629 1.55 jruoho uint8_t rv = 0;
630 1.55 jruoho
631 1.55 jruoho sc = acpicpu_sc[ci->ci_acpiid];
632 1.41 jruoho
633 1.55 jruoho if (__predict_false(sc == NULL))
634 1.50 jruoho return 0;
635 1.50 jruoho
636 1.53 jruoho if (__predict_false((sc->sc_flags & ACPICPU_FLAG_P_HWF) == 0))
637 1.50 jruoho return 0;
638 1.41 jruoho
639 1.41 jruoho aperf = sc->sc_pstate_aperf;
640 1.41 jruoho mperf = sc->sc_pstate_mperf;
641 1.41 jruoho
642 1.56 jruoho x86_disable_intr();
643 1.56 jruoho
644 1.50 jruoho sc->sc_pstate_aperf = rdmsr(MSR_APERF);
645 1.50 jruoho sc->sc_pstate_mperf = rdmsr(MSR_MPERF);
646 1.41 jruoho
647 1.56 jruoho x86_enable_intr();
648 1.56 jruoho
649 1.41 jruoho aperf = sc->sc_pstate_aperf - aperf;
650 1.41 jruoho mperf = sc->sc_pstate_mperf - mperf;
651 1.41 jruoho
652 1.41 jruoho if (__predict_true(mperf != 0))
653 1.41 jruoho rv = (aperf * 100) / mperf;
654 1.41 jruoho
655 1.41 jruoho return rv;
656 1.41 jruoho }
657 1.41 jruoho
658 1.41 jruoho static void
659 1.56 jruoho acpicpu_md_pstate_hwf_reset(void *arg1, void *arg2)
660 1.41 jruoho {
661 1.56 jruoho struct cpu_info *ci = curcpu();
662 1.55 jruoho struct acpicpu_softc *sc;
663 1.41 jruoho
664 1.55 jruoho sc = acpicpu_sc[ci->ci_acpiid];
665 1.41 jruoho
666 1.55 jruoho if (__predict_false(sc == NULL))
667 1.55 jruoho return;
668 1.46 jruoho
669 1.56 jruoho x86_disable_intr();
670 1.46 jruoho
671 1.55 jruoho wrmsr(MSR_APERF, 0);
672 1.55 jruoho wrmsr(MSR_MPERF, 0);
673 1.41 jruoho
674 1.56 jruoho x86_enable_intr();
675 1.56 jruoho
676 1.41 jruoho sc->sc_pstate_aperf = 0;
677 1.41 jruoho sc->sc_pstate_mperf = 0;
678 1.41 jruoho }
679 1.41 jruoho
680 1.15 jruoho int
681 1.15 jruoho acpicpu_md_pstate_get(struct acpicpu_softc *sc, uint32_t *freq)
682 1.15 jruoho {
683 1.15 jruoho struct acpicpu_pstate *ps = NULL;
684 1.15 jruoho uint64_t val;
685 1.15 jruoho uint32_t i;
686 1.15 jruoho
687 1.32 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
688 1.32 jruoho return acpicpu_md_pstate_fidvid_get(sc, freq);
689 1.32 jruoho
690 1.49 jruoho /*
691 1.49 jruoho * Pick any P-state for the status address.
692 1.49 jruoho */
693 1.15 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
694 1.15 jruoho
695 1.15 jruoho ps = &sc->sc_pstate[i];
696 1.15 jruoho
697 1.32 jruoho if (__predict_true(ps->ps_freq != 0))
698 1.15 jruoho break;
699 1.15 jruoho }
700 1.15 jruoho
701 1.15 jruoho if (__predict_false(ps == NULL))
702 1.17 jruoho return ENODEV;
703 1.15 jruoho
704 1.28 jruoho if (__predict_false(ps->ps_status_addr == 0))
705 1.13 jruoho return EINVAL;
706 1.5 jruoho
707 1.13 jruoho val = rdmsr(ps->ps_status_addr);
708 1.5 jruoho
709 1.28 jruoho if (__predict_true(ps->ps_status_mask != 0))
710 1.13 jruoho val = val & ps->ps_status_mask;
711 1.5 jruoho
712 1.49 jruoho /*
713 1.49 jruoho * Search for the value from known P-states.
714 1.49 jruoho */
715 1.13 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
716 1.5 jruoho
717 1.13 jruoho ps = &sc->sc_pstate[i];
718 1.5 jruoho
719 1.32 jruoho if (__predict_false(ps->ps_freq == 0))
720 1.13 jruoho continue;
721 1.5 jruoho
722 1.29 jruoho if (val == ps->ps_status) {
723 1.13 jruoho *freq = ps->ps_freq;
724 1.13 jruoho return 0;
725 1.13 jruoho }
726 1.5 jruoho }
727 1.5 jruoho
728 1.60 jruoho /*
729 1.60 jruoho * If the value was not found, try APERF/MPERF.
730 1.60 jruoho * The state is P0 if the return value is 100 %.
731 1.60 jruoho */
732 1.60 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_HWF) != 0) {
733 1.60 jruoho
734 1.60 jruoho if (acpicpu_md_pstate_hwf(sc->sc_ci) == 100) {
735 1.60 jruoho *freq = sc->sc_pstate[0].ps_freq;
736 1.60 jruoho return 0;
737 1.60 jruoho }
738 1.60 jruoho }
739 1.60 jruoho
740 1.13 jruoho return EIO;
741 1.5 jruoho }
742 1.5 jruoho
743 1.5 jruoho int
744 1.5 jruoho acpicpu_md_pstate_set(struct acpicpu_pstate *ps)
745 1.5 jruoho {
746 1.54 jruoho uint64_t val = 0;
747 1.5 jruoho
748 1.37 jruoho if (__predict_false(ps->ps_control_addr == 0))
749 1.37 jruoho return EINVAL;
750 1.37 jruoho
751 1.32 jruoho if ((ps->ps_flags & ACPICPU_FLAG_P_FIDVID) != 0)
752 1.32 jruoho return acpicpu_md_pstate_fidvid_set(ps);
753 1.32 jruoho
754 1.54 jruoho /*
755 1.54 jruoho * If the mask is set, do a read-modify-write.
756 1.54 jruoho */
757 1.54 jruoho if (__predict_true(ps->ps_control_mask != 0)) {
758 1.54 jruoho val = rdmsr(ps->ps_control_addr);
759 1.54 jruoho val &= ~ps->ps_control_mask;
760 1.54 jruoho }
761 1.5 jruoho
762 1.54 jruoho val |= ps->ps_control;
763 1.13 jruoho
764 1.49 jruoho wrmsr(ps->ps_control_addr, val);
765 1.49 jruoho DELAY(ps->ps_latency);
766 1.14 jruoho
767 1.49 jruoho return 0;
768 1.5 jruoho }
769 1.10 jruoho
770 1.32 jruoho static int
771 1.32 jruoho acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *sc, uint32_t *freq)
772 1.32 jruoho {
773 1.32 jruoho struct acpicpu_pstate *ps;
774 1.32 jruoho uint32_t fid, i, vid;
775 1.32 jruoho uint32_t cfid, cvid;
776 1.32 jruoho int rv;
777 1.32 jruoho
778 1.32 jruoho /*
779 1.32 jruoho * AMD family 0Fh needs special treatment.
780 1.32 jruoho * While it wants to use ACPI, it does not
781 1.32 jruoho * comply with the ACPI specifications.
782 1.32 jruoho */
783 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
784 1.32 jruoho
785 1.32 jruoho if (rv != 0)
786 1.32 jruoho return rv;
787 1.32 jruoho
788 1.32 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
789 1.32 jruoho
790 1.32 jruoho ps = &sc->sc_pstate[i];
791 1.32 jruoho
792 1.32 jruoho if (__predict_false(ps->ps_freq == 0))
793 1.32 jruoho continue;
794 1.32 jruoho
795 1.32 jruoho fid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_FID);
796 1.32 jruoho vid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_VID);
797 1.32 jruoho
798 1.32 jruoho if (cfid == fid && cvid == vid) {
799 1.32 jruoho *freq = ps->ps_freq;
800 1.32 jruoho return 0;
801 1.32 jruoho }
802 1.32 jruoho }
803 1.32 jruoho
804 1.32 jruoho return EIO;
805 1.32 jruoho }
806 1.32 jruoho
807 1.32 jruoho static int
808 1.32 jruoho acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *ps)
809 1.32 jruoho {
810 1.32 jruoho const uint64_t ctrl = ps->ps_control;
811 1.32 jruoho uint32_t cfid, cvid, fid, i, irt;
812 1.32 jruoho uint32_t pll, vco_cfid, vco_fid;
813 1.32 jruoho uint32_t val, vid, vst;
814 1.32 jruoho int rv;
815 1.32 jruoho
816 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
817 1.32 jruoho
818 1.32 jruoho if (rv != 0)
819 1.32 jruoho return rv;
820 1.32 jruoho
821 1.32 jruoho fid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_FID);
822 1.32 jruoho vid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VID);
823 1.32 jruoho irt = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_IRT);
824 1.32 jruoho vst = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VST);
825 1.32 jruoho pll = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_PLL);
826 1.32 jruoho
827 1.32 jruoho vst = vst * 20;
828 1.32 jruoho pll = pll * 1000 / 5;
829 1.32 jruoho irt = 10 * __BIT(irt);
830 1.32 jruoho
831 1.32 jruoho /*
832 1.32 jruoho * Phase 1.
833 1.32 jruoho */
834 1.32 jruoho while (cvid > vid) {
835 1.32 jruoho
836 1.32 jruoho val = 1 << __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_MVS);
837 1.32 jruoho val = (val > cvid) ? 0 : cvid - val;
838 1.32 jruoho
839 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, val, 1, vst);
840 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
841 1.32 jruoho
842 1.32 jruoho if (rv != 0)
843 1.32 jruoho return rv;
844 1.32 jruoho }
845 1.32 jruoho
846 1.32 jruoho i = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_RVO);
847 1.32 jruoho
848 1.32 jruoho for (; i > 0 && cvid > 0; --i) {
849 1.32 jruoho
850 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, cvid - 1, 1, vst);
851 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
852 1.32 jruoho
853 1.32 jruoho if (rv != 0)
854 1.32 jruoho return rv;
855 1.32 jruoho }
856 1.32 jruoho
857 1.32 jruoho /*
858 1.32 jruoho * Phase 2.
859 1.32 jruoho */
860 1.32 jruoho if (cfid != fid) {
861 1.32 jruoho
862 1.32 jruoho vco_fid = FID_TO_VCO_FID(fid);
863 1.32 jruoho vco_cfid = FID_TO_VCO_FID(cfid);
864 1.32 jruoho
865 1.32 jruoho while (abs(vco_fid - vco_cfid) > 2) {
866 1.32 jruoho
867 1.32 jruoho if (fid <= cfid)
868 1.32 jruoho val = cfid - 2;
869 1.32 jruoho else {
870 1.32 jruoho val = (cfid > 6) ? cfid + 2 :
871 1.32 jruoho FID_TO_VCO_FID(cfid) + 2;
872 1.32 jruoho }
873 1.32 jruoho
874 1.32 jruoho acpicpu_md_pstate_fidvid_write(val, cvid, pll, irt);
875 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
876 1.32 jruoho
877 1.32 jruoho if (rv != 0)
878 1.32 jruoho return rv;
879 1.32 jruoho
880 1.32 jruoho vco_cfid = FID_TO_VCO_FID(cfid);
881 1.32 jruoho }
882 1.32 jruoho
883 1.32 jruoho acpicpu_md_pstate_fidvid_write(fid, cvid, pll, irt);
884 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
885 1.32 jruoho
886 1.32 jruoho if (rv != 0)
887 1.32 jruoho return rv;
888 1.32 jruoho }
889 1.32 jruoho
890 1.32 jruoho /*
891 1.32 jruoho * Phase 3.
892 1.32 jruoho */
893 1.32 jruoho if (cvid != vid) {
894 1.32 jruoho
895 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, vid, 1, vst);
896 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
897 1.32 jruoho
898 1.32 jruoho if (rv != 0)
899 1.32 jruoho return rv;
900 1.32 jruoho }
901 1.32 jruoho
902 1.32 jruoho return 0;
903 1.32 jruoho }
904 1.32 jruoho
905 1.32 jruoho static int
906 1.32 jruoho acpicpu_md_pstate_fidvid_read(uint32_t *cfid, uint32_t *cvid)
907 1.32 jruoho {
908 1.32 jruoho int i = ACPICPU_P_STATE_RETRY * 100;
909 1.32 jruoho uint64_t val;
910 1.32 jruoho
911 1.32 jruoho do {
912 1.32 jruoho val = rdmsr(MSR_0FH_STATUS);
913 1.32 jruoho
914 1.32 jruoho } while (__SHIFTOUT(val, MSR_0FH_STATUS_PENDING) != 0 && --i >= 0);
915 1.32 jruoho
916 1.32 jruoho if (i == 0)
917 1.32 jruoho return EAGAIN;
918 1.32 jruoho
919 1.32 jruoho if (cfid != NULL)
920 1.32 jruoho *cfid = __SHIFTOUT(val, MSR_0FH_STATUS_CFID);
921 1.32 jruoho
922 1.32 jruoho if (cvid != NULL)
923 1.32 jruoho *cvid = __SHIFTOUT(val, MSR_0FH_STATUS_CVID);
924 1.32 jruoho
925 1.32 jruoho return 0;
926 1.32 jruoho }
927 1.32 jruoho
928 1.32 jruoho static void
929 1.32 jruoho acpicpu_md_pstate_fidvid_write(uint32_t fid,
930 1.32 jruoho uint32_t vid, uint32_t cnt, uint32_t tmo)
931 1.32 jruoho {
932 1.49 jruoho uint64_t val = 0;
933 1.32 jruoho
934 1.49 jruoho val |= __SHIFTIN(fid, MSR_0FH_CONTROL_FID);
935 1.49 jruoho val |= __SHIFTIN(vid, MSR_0FH_CONTROL_VID);
936 1.49 jruoho val |= __SHIFTIN(cnt, MSR_0FH_CONTROL_CNT);
937 1.49 jruoho val |= __SHIFTIN(0x1, MSR_0FH_CONTROL_CHG);
938 1.32 jruoho
939 1.49 jruoho wrmsr(MSR_0FH_CONTROL, val);
940 1.32 jruoho DELAY(tmo);
941 1.32 jruoho }
942 1.32 jruoho
943 1.10 jruoho int
944 1.10 jruoho acpicpu_md_tstate_get(struct acpicpu_softc *sc, uint32_t *percent)
945 1.10 jruoho {
946 1.10 jruoho struct acpicpu_tstate *ts;
947 1.14 jruoho uint64_t val;
948 1.10 jruoho uint32_t i;
949 1.10 jruoho
950 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
951 1.10 jruoho
952 1.10 jruoho for (i = 0; i < sc->sc_tstate_count; i++) {
953 1.10 jruoho
954 1.10 jruoho ts = &sc->sc_tstate[i];
955 1.10 jruoho
956 1.10 jruoho if (ts->ts_percent == 0)
957 1.10 jruoho continue;
958 1.10 jruoho
959 1.29 jruoho if (val == ts->ts_status) {
960 1.10 jruoho *percent = ts->ts_percent;
961 1.10 jruoho return 0;
962 1.10 jruoho }
963 1.10 jruoho }
964 1.10 jruoho
965 1.10 jruoho return EIO;
966 1.10 jruoho }
967 1.10 jruoho
968 1.10 jruoho int
969 1.10 jruoho acpicpu_md_tstate_set(struct acpicpu_tstate *ts)
970 1.10 jruoho {
971 1.49 jruoho uint64_t val;
972 1.49 jruoho uint8_t i;
973 1.10 jruoho
974 1.49 jruoho val = ts->ts_control;
975 1.49 jruoho val = val & __BITS(1, 4);
976 1.10 jruoho
977 1.49 jruoho wrmsr(MSR_THERM_CONTROL, val);
978 1.10 jruoho
979 1.30 jruoho if (ts->ts_status == 0) {
980 1.30 jruoho DELAY(ts->ts_latency);
981 1.10 jruoho return 0;
982 1.30 jruoho }
983 1.10 jruoho
984 1.10 jruoho for (i = val = 0; i < ACPICPU_T_STATE_RETRY; i++) {
985 1.10 jruoho
986 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
987 1.10 jruoho
988 1.29 jruoho if (val == ts->ts_status)
989 1.49 jruoho return 0;
990 1.10 jruoho
991 1.10 jruoho DELAY(ts->ts_latency);
992 1.10 jruoho }
993 1.10 jruoho
994 1.49 jruoho return EAGAIN;
995 1.10 jruoho }
996 1.19 jruoho
997 1.19 jruoho /*
998 1.19 jruoho * A kludge for backwards compatibility.
999 1.19 jruoho */
1000 1.19 jruoho static int
1001 1.19 jruoho acpicpu_md_pstate_sysctl_init(void)
1002 1.19 jruoho {
1003 1.19 jruoho const struct sysctlnode *fnode, *mnode, *rnode;
1004 1.19 jruoho const char *str;
1005 1.19 jruoho int rv;
1006 1.19 jruoho
1007 1.19 jruoho switch (cpu_vendor) {
1008 1.19 jruoho
1009 1.19 jruoho case CPUVENDOR_IDT:
1010 1.19 jruoho case CPUVENDOR_INTEL:
1011 1.19 jruoho str = "est";
1012 1.19 jruoho break;
1013 1.19 jruoho
1014 1.19 jruoho case CPUVENDOR_AMD:
1015 1.19 jruoho str = "powernow";
1016 1.19 jruoho break;
1017 1.19 jruoho
1018 1.19 jruoho default:
1019 1.19 jruoho return ENODEV;
1020 1.19 jruoho }
1021 1.19 jruoho
1022 1.19 jruoho
1023 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, NULL, &rnode,
1024 1.19 jruoho CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
1025 1.19 jruoho NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
1026 1.19 jruoho
1027 1.19 jruoho if (rv != 0)
1028 1.19 jruoho goto fail;
1029 1.19 jruoho
1030 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &rnode, &mnode,
1031 1.19 jruoho 0, CTLTYPE_NODE, str, NULL,
1032 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1033 1.19 jruoho
1034 1.19 jruoho if (rv != 0)
1035 1.19 jruoho goto fail;
1036 1.19 jruoho
1037 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &mnode, &fnode,
1038 1.19 jruoho 0, CTLTYPE_NODE, "frequency", NULL,
1039 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1040 1.19 jruoho
1041 1.19 jruoho if (rv != 0)
1042 1.19 jruoho goto fail;
1043 1.19 jruoho
1044 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1045 1.19 jruoho CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
1046 1.19 jruoho acpicpu_md_pstate_sysctl_set, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1047 1.19 jruoho
1048 1.19 jruoho if (rv != 0)
1049 1.19 jruoho goto fail;
1050 1.19 jruoho
1051 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1052 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_INT, "current", NULL,
1053 1.19 jruoho acpicpu_md_pstate_sysctl_get, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1054 1.19 jruoho
1055 1.19 jruoho if (rv != 0)
1056 1.19 jruoho goto fail;
1057 1.19 jruoho
1058 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1059 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
1060 1.19 jruoho acpicpu_md_pstate_sysctl_all, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1061 1.19 jruoho
1062 1.19 jruoho if (rv != 0)
1063 1.19 jruoho goto fail;
1064 1.19 jruoho
1065 1.19 jruoho return 0;
1066 1.19 jruoho
1067 1.19 jruoho fail:
1068 1.19 jruoho if (acpicpu_log != NULL) {
1069 1.19 jruoho sysctl_teardown(&acpicpu_log);
1070 1.19 jruoho acpicpu_log = NULL;
1071 1.19 jruoho }
1072 1.19 jruoho
1073 1.19 jruoho return rv;
1074 1.19 jruoho }
1075 1.19 jruoho
1076 1.19 jruoho static int
1077 1.19 jruoho acpicpu_md_pstate_sysctl_get(SYSCTLFN_ARGS)
1078 1.19 jruoho {
1079 1.19 jruoho struct cpu_info *ci = curcpu();
1080 1.19 jruoho struct sysctlnode node;
1081 1.19 jruoho uint32_t freq;
1082 1.19 jruoho int err;
1083 1.19 jruoho
1084 1.49 jruoho err = acpicpu_pstate_get(ci, &freq);
1085 1.19 jruoho
1086 1.19 jruoho if (err != 0)
1087 1.19 jruoho return err;
1088 1.19 jruoho
1089 1.19 jruoho node = *rnode;
1090 1.19 jruoho node.sysctl_data = &freq;
1091 1.19 jruoho
1092 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1093 1.19 jruoho
1094 1.19 jruoho if (err != 0 || newp == NULL)
1095 1.19 jruoho return err;
1096 1.19 jruoho
1097 1.19 jruoho return 0;
1098 1.19 jruoho }
1099 1.19 jruoho
1100 1.19 jruoho static int
1101 1.19 jruoho acpicpu_md_pstate_sysctl_set(SYSCTLFN_ARGS)
1102 1.19 jruoho {
1103 1.19 jruoho struct cpu_info *ci = curcpu();
1104 1.19 jruoho struct sysctlnode node;
1105 1.19 jruoho uint32_t freq;
1106 1.19 jruoho int err;
1107 1.19 jruoho
1108 1.49 jruoho err = acpicpu_pstate_get(ci, &freq);
1109 1.19 jruoho
1110 1.19 jruoho if (err != 0)
1111 1.19 jruoho return err;
1112 1.19 jruoho
1113 1.19 jruoho node = *rnode;
1114 1.19 jruoho node.sysctl_data = &freq;
1115 1.19 jruoho
1116 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1117 1.19 jruoho
1118 1.19 jruoho if (err != 0 || newp == NULL)
1119 1.19 jruoho return err;
1120 1.19 jruoho
1121 1.49 jruoho acpicpu_pstate_set(ci, freq);
1122 1.19 jruoho
1123 1.19 jruoho return 0;
1124 1.19 jruoho }
1125 1.19 jruoho
1126 1.19 jruoho static int
1127 1.19 jruoho acpicpu_md_pstate_sysctl_all(SYSCTLFN_ARGS)
1128 1.19 jruoho {
1129 1.19 jruoho struct cpu_info *ci = curcpu();
1130 1.19 jruoho struct acpicpu_softc *sc;
1131 1.19 jruoho struct sysctlnode node;
1132 1.19 jruoho char buf[1024];
1133 1.19 jruoho size_t len;
1134 1.19 jruoho uint32_t i;
1135 1.19 jruoho int err;
1136 1.19 jruoho
1137 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
1138 1.19 jruoho
1139 1.19 jruoho if (sc == NULL)
1140 1.19 jruoho return ENXIO;
1141 1.19 jruoho
1142 1.19 jruoho (void)memset(&buf, 0, sizeof(buf));
1143 1.19 jruoho
1144 1.19 jruoho mutex_enter(&sc->sc_mtx);
1145 1.19 jruoho
1146 1.19 jruoho for (len = 0, i = sc->sc_pstate_max; i < sc->sc_pstate_count; i++) {
1147 1.19 jruoho
1148 1.19 jruoho if (sc->sc_pstate[i].ps_freq == 0)
1149 1.19 jruoho continue;
1150 1.19 jruoho
1151 1.19 jruoho len += snprintf(buf + len, sizeof(buf) - len, "%u%s",
1152 1.19 jruoho sc->sc_pstate[i].ps_freq,
1153 1.19 jruoho i < (sc->sc_pstate_count - 1) ? " " : "");
1154 1.19 jruoho }
1155 1.19 jruoho
1156 1.19 jruoho mutex_exit(&sc->sc_mtx);
1157 1.19 jruoho
1158 1.19 jruoho node = *rnode;
1159 1.19 jruoho node.sysctl_data = buf;
1160 1.19 jruoho
1161 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1162 1.19 jruoho
1163 1.19 jruoho if (err != 0 || newp == NULL)
1164 1.19 jruoho return err;
1165 1.19 jruoho
1166 1.19 jruoho return 0;
1167 1.19 jruoho }
1168 1.19 jruoho
1169