acpi_cpu_md.c revision 1.73 1 1.73 msaitoh /* $NetBSD: acpi_cpu_md.c,v 1.73 2013/11/15 08:47:55 msaitoh Exp $ */
2 1.1 jruoho
3 1.1 jruoho /*-
4 1.41 jruoho * Copyright (c) 2010, 2011 Jukka Ruohonen <jruohonen (at) iki.fi>
5 1.1 jruoho * All rights reserved.
6 1.1 jruoho *
7 1.1 jruoho * Redistribution and use in source and binary forms, with or without
8 1.1 jruoho * modification, are permitted provided that the following conditions
9 1.1 jruoho * are met:
10 1.1 jruoho *
11 1.1 jruoho * 1. Redistributions of source code must retain the above copyright
12 1.1 jruoho * notice, this list of conditions and the following disclaimer.
13 1.1 jruoho * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jruoho * notice, this list of conditions and the following disclaimer in the
15 1.1 jruoho * documentation and/or other materials provided with the distribution.
16 1.1 jruoho *
17 1.1 jruoho * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 jruoho * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 jruoho * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 jruoho * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 jruoho * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 jruoho * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 jruoho * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 jruoho * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 jruoho * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 jruoho * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 jruoho * SUCH DAMAGE.
28 1.1 jruoho */
29 1.1 jruoho #include <sys/cdefs.h>
30 1.73 msaitoh __KERNEL_RCSID(0, "$NetBSD: acpi_cpu_md.c,v 1.73 2013/11/15 08:47:55 msaitoh Exp $");
31 1.1 jruoho
32 1.1 jruoho #include <sys/param.h>
33 1.1 jruoho #include <sys/bus.h>
34 1.68 jruoho #include <sys/cpufreq.h>
35 1.48 jruoho #include <sys/device.h>
36 1.1 jruoho #include <sys/kcore.h>
37 1.5 jruoho #include <sys/sysctl.h>
38 1.4 jruoho #include <sys/xcall.h>
39 1.1 jruoho
40 1.1 jruoho #include <x86/cpu.h>
41 1.5 jruoho #include <x86/cpufunc.h>
42 1.5 jruoho #include <x86/cputypes.h>
43 1.1 jruoho #include <x86/cpuvar.h>
44 1.5 jruoho #include <x86/cpu_msr.h>
45 1.1 jruoho #include <x86/machdep.h>
46 1.1 jruoho
47 1.1 jruoho #include <dev/acpi/acpica.h>
48 1.1 jruoho #include <dev/acpi/acpi_cpu.h>
49 1.1 jruoho
50 1.12 jruoho #include <dev/pci/pcivar.h>
51 1.12 jruoho #include <dev/pci/pcidevs.h>
52 1.12 jruoho
53 1.38 jruoho #include <machine/acpi_machdep.h>
54 1.38 jruoho
55 1.35 jruoho /*
56 1.55 jruoho * Intel IA32_MISC_ENABLE.
57 1.55 jruoho */
58 1.55 jruoho #define MSR_MISC_ENABLE_EST __BIT(16)
59 1.55 jruoho #define MSR_MISC_ENABLE_TURBO __BIT(38)
60 1.55 jruoho
61 1.55 jruoho /*
62 1.35 jruoho * AMD C1E.
63 1.35 jruoho */
64 1.35 jruoho #define MSR_CMPHALT 0xc0010055
65 1.35 jruoho
66 1.35 jruoho #define MSR_CMPHALT_SMI __BIT(27)
67 1.35 jruoho #define MSR_CMPHALT_C1E __BIT(28)
68 1.35 jruoho #define MSR_CMPHALT_BMSTS __BIT(29)
69 1.33 jruoho
70 1.32 jruoho /*
71 1.70 jruoho * AMD families 10h, 11h, 12h, 14h, and 15h.
72 1.32 jruoho */
73 1.32 jruoho #define MSR_10H_LIMIT 0xc0010061
74 1.32 jruoho #define MSR_10H_CONTROL 0xc0010062
75 1.32 jruoho #define MSR_10H_STATUS 0xc0010063
76 1.32 jruoho #define MSR_10H_CONFIG 0xc0010064
77 1.22 jruoho
78 1.32 jruoho /*
79 1.32 jruoho * AMD family 0Fh.
80 1.32 jruoho */
81 1.32 jruoho #define MSR_0FH_CONTROL 0xc0010041
82 1.17 jruoho #define MSR_0FH_STATUS 0xc0010042
83 1.17 jruoho
84 1.32 jruoho #define MSR_0FH_STATUS_CFID __BITS( 0, 5)
85 1.32 jruoho #define MSR_0FH_STATUS_CVID __BITS(32, 36)
86 1.32 jruoho #define MSR_0FH_STATUS_PENDING __BITS(31, 31)
87 1.32 jruoho
88 1.32 jruoho #define MSR_0FH_CONTROL_FID __BITS( 0, 5)
89 1.32 jruoho #define MSR_0FH_CONTROL_VID __BITS( 8, 12)
90 1.32 jruoho #define MSR_0FH_CONTROL_CHG __BITS(16, 16)
91 1.32 jruoho #define MSR_0FH_CONTROL_CNT __BITS(32, 51)
92 1.32 jruoho
93 1.32 jruoho #define ACPI_0FH_STATUS_FID __BITS( 0, 5)
94 1.32 jruoho #define ACPI_0FH_STATUS_VID __BITS( 6, 10)
95 1.32 jruoho
96 1.32 jruoho #define ACPI_0FH_CONTROL_FID __BITS( 0, 5)
97 1.32 jruoho #define ACPI_0FH_CONTROL_VID __BITS( 6, 10)
98 1.32 jruoho #define ACPI_0FH_CONTROL_VST __BITS(11, 17)
99 1.32 jruoho #define ACPI_0FH_CONTROL_MVS __BITS(18, 19)
100 1.32 jruoho #define ACPI_0FH_CONTROL_PLL __BITS(20, 26)
101 1.32 jruoho #define ACPI_0FH_CONTROL_RVO __BITS(28, 29)
102 1.32 jruoho #define ACPI_0FH_CONTROL_IRT __BITS(30, 31)
103 1.32 jruoho
104 1.32 jruoho #define FID_TO_VCO_FID(fidd) (((fid) < 8) ? (8 + ((fid) << 1)) : (fid))
105 1.17 jruoho
106 1.5 jruoho static char native_idle_text[16];
107 1.5 jruoho void (*native_idle)(void) = NULL;
108 1.1 jruoho
109 1.58 dyoung static int acpicpu_md_quirk_piix4(const struct pci_attach_args *);
110 1.56 jruoho static void acpicpu_md_pstate_hwf_reset(void *, void *);
111 1.32 jruoho static int acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *,
112 1.32 jruoho uint32_t *);
113 1.32 jruoho static int acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *);
114 1.32 jruoho static int acpicpu_md_pstate_fidvid_read(uint32_t *, uint32_t *);
115 1.32 jruoho static void acpicpu_md_pstate_fidvid_write(uint32_t, uint32_t,
116 1.32 jruoho uint32_t, uint32_t);
117 1.19 jruoho static int acpicpu_md_pstate_sysctl_init(void);
118 1.5 jruoho static int acpicpu_md_pstate_sysctl_get(SYSCTLFN_PROTO);
119 1.5 jruoho static int acpicpu_md_pstate_sysctl_set(SYSCTLFN_PROTO);
120 1.5 jruoho static int acpicpu_md_pstate_sysctl_all(SYSCTLFN_PROTO);
121 1.5 jruoho
122 1.5 jruoho extern struct acpicpu_softc **acpicpu_sc;
123 1.19 jruoho static struct sysctllog *acpicpu_log = NULL;
124 1.1 jruoho
125 1.48 jruoho struct cpu_info *
126 1.48 jruoho acpicpu_md_match(device_t parent, cfdata_t match, void *aux)
127 1.48 jruoho {
128 1.48 jruoho struct cpufeature_attach_args *cfaa = aux;
129 1.48 jruoho
130 1.48 jruoho if (strcmp(cfaa->name, "frequency") != 0)
131 1.48 jruoho return NULL;
132 1.48 jruoho
133 1.48 jruoho return cfaa->ci;
134 1.48 jruoho }
135 1.48 jruoho
136 1.48 jruoho struct cpu_info *
137 1.48 jruoho acpicpu_md_attach(device_t parent, device_t self, void *aux)
138 1.48 jruoho {
139 1.48 jruoho struct cpufeature_attach_args *cfaa = aux;
140 1.48 jruoho
141 1.48 jruoho return cfaa->ci;
142 1.48 jruoho }
143 1.48 jruoho
144 1.1 jruoho uint32_t
145 1.43 jruoho acpicpu_md_flags(void)
146 1.1 jruoho {
147 1.1 jruoho struct cpu_info *ci = curcpu();
148 1.12 jruoho struct pci_attach_args pa;
149 1.18 jruoho uint32_t family, val = 0;
150 1.21 jruoho uint32_t regs[4];
151 1.66 jruoho uint64_t msr;
152 1.1 jruoho
153 1.38 jruoho if (acpi_md_ncpus() == 1)
154 1.1 jruoho val |= ACPICPU_FLAG_C_BM;
155 1.1 jruoho
156 1.1 jruoho if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
157 1.5 jruoho val |= ACPICPU_FLAG_C_FFH;
158 1.1 jruoho
159 1.39 jruoho /*
160 1.39 jruoho * By default, assume that the local APIC timer
161 1.39 jruoho * as well as TSC are stalled during C3 sleep.
162 1.39 jruoho */
163 1.25 jruoho val |= ACPICPU_FLAG_C_APIC | ACPICPU_FLAG_C_TSC;
164 1.22 jruoho
165 1.1 jruoho switch (cpu_vendor) {
166 1.1 jruoho
167 1.17 jruoho case CPUVENDOR_IDT:
168 1.22 jruoho
169 1.22 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
170 1.22 jruoho val |= ACPICPU_FLAG_P_FFH;
171 1.22 jruoho
172 1.22 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
173 1.22 jruoho val |= ACPICPU_FLAG_T_FFH;
174 1.22 jruoho
175 1.22 jruoho break;
176 1.22 jruoho
177 1.1 jruoho case CPUVENDOR_INTEL:
178 1.17 jruoho
179 1.39 jruoho /*
180 1.39 jruoho * Bus master control and arbitration should be
181 1.39 jruoho * available on all supported Intel CPUs (to be
182 1.39 jruoho * sure, this is double-checked later from the
183 1.39 jruoho * firmware data). These flags imply that it is
184 1.39 jruoho * not necessary to flush caches before C3 state.
185 1.39 jruoho */
186 1.22 jruoho val |= ACPICPU_FLAG_C_BM | ACPICPU_FLAG_C_ARB;
187 1.22 jruoho
188 1.39 jruoho /*
189 1.39 jruoho * Check if we can use "native", MSR-based,
190 1.39 jruoho * access. If not, we have to resort to I/O.
191 1.39 jruoho */
192 1.5 jruoho if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
193 1.5 jruoho val |= ACPICPU_FLAG_P_FFH;
194 1.5 jruoho
195 1.10 jruoho if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
196 1.10 jruoho val |= ACPICPU_FLAG_T_FFH;
197 1.10 jruoho
198 1.22 jruoho /*
199 1.25 jruoho * Check whether MSR_APERF, MSR_MPERF, and Turbo
200 1.25 jruoho * Boost are available. Also see if we might have
201 1.25 jruoho * an invariant local APIC timer ("ARAT").
202 1.23 jruoho */
203 1.23 jruoho if (cpuid_level >= 0x06) {
204 1.23 jruoho
205 1.44 jruoho x86_cpuid(0x00000006, regs);
206 1.23 jruoho
207 1.34 jruoho if ((regs[2] & CPUID_DSPM_HWF) != 0)
208 1.53 jruoho val |= ACPICPU_FLAG_P_HWF;
209 1.23 jruoho
210 1.34 jruoho if ((regs[0] & CPUID_DSPM_IDA) != 0)
211 1.24 jruoho val |= ACPICPU_FLAG_P_TURBO;
212 1.25 jruoho
213 1.34 jruoho if ((regs[0] & CPUID_DSPM_ARAT) != 0)
214 1.25 jruoho val &= ~ACPICPU_FLAG_C_APIC;
215 1.23 jruoho }
216 1.23 jruoho
217 1.23 jruoho /*
218 1.22 jruoho * Detect whether TSC is invariant. If it is not,
219 1.22 jruoho * we keep the flag to note that TSC will not run
220 1.22 jruoho * at constant rate. Depending on the CPU, this may
221 1.22 jruoho * affect P- and T-state changes, but especially
222 1.22 jruoho * relevant are C-states; with variant TSC, states
223 1.24 jruoho * larger than C1 may completely stop the counter.
224 1.22 jruoho */
225 1.22 jruoho x86_cpuid(0x80000000, regs);
226 1.22 jruoho
227 1.22 jruoho if (regs[0] >= 0x80000007) {
228 1.22 jruoho
229 1.22 jruoho x86_cpuid(0x80000007, regs);
230 1.22 jruoho
231 1.32 jruoho if ((regs[3] & __BIT(8)) != 0)
232 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
233 1.22 jruoho }
234 1.22 jruoho
235 1.17 jruoho break;
236 1.12 jruoho
237 1.17 jruoho case CPUVENDOR_AMD:
238 1.17 jruoho
239 1.32 jruoho x86_cpuid(0x80000000, regs);
240 1.32 jruoho
241 1.32 jruoho if (regs[0] < 0x80000007)
242 1.32 jruoho break;
243 1.32 jruoho
244 1.32 jruoho x86_cpuid(0x80000007, regs);
245 1.32 jruoho
246 1.73 msaitoh family = CPUID_TO_FAMILY(ci->ci_signature);
247 1.18 jruoho
248 1.32 jruoho switch (family) {
249 1.1 jruoho
250 1.22 jruoho case 0x0f:
251 1.32 jruoho
252 1.45 jruoho /*
253 1.72 jruoho * Disable C1E if present.
254 1.72 jruoho */
255 1.72 jruoho if (rdmsr_safe(MSR_CMPHALT, &msr) != EFAULT)
256 1.72 jruoho val |= ACPICPU_FLAG_C_C1E;
257 1.72 jruoho
258 1.72 jruoho /*
259 1.45 jruoho * Evaluate support for the "FID/VID
260 1.45 jruoho * algorithm" also used by powernow(4).
261 1.45 jruoho */
262 1.32 jruoho if ((regs[3] & CPUID_APM_FID) == 0)
263 1.32 jruoho break;
264 1.32 jruoho
265 1.32 jruoho if ((regs[3] & CPUID_APM_VID) == 0)
266 1.32 jruoho break;
267 1.32 jruoho
268 1.32 jruoho val |= ACPICPU_FLAG_P_FFH | ACPICPU_FLAG_P_FIDVID;
269 1.32 jruoho break;
270 1.32 jruoho
271 1.17 jruoho case 0x10:
272 1.17 jruoho case 0x11:
273 1.66 jruoho
274 1.72 jruoho /*
275 1.72 jruoho * Disable C1E if present.
276 1.72 jruoho */
277 1.66 jruoho if (rdmsr_safe(MSR_CMPHALT, &msr) != EFAULT)
278 1.66 jruoho val |= ACPICPU_FLAG_C_C1E;
279 1.66 jruoho
280 1.40 jmcneill /* FALLTHROUGH */
281 1.40 jmcneill
282 1.69 jruoho case 0x12:
283 1.40 jmcneill case 0x14: /* AMD Fusion */
284 1.70 jruoho case 0x15: /* AMD Bulldozer */
285 1.1 jruoho
286 1.42 jruoho /*
287 1.42 jruoho * Like with Intel, detect invariant TSC,
288 1.42 jruoho * MSR-based P-states, and AMD's "turbo"
289 1.42 jruoho * (Core Performance Boost), respectively.
290 1.42 jruoho */
291 1.22 jruoho if ((regs[3] & CPUID_APM_TSC) != 0)
292 1.22 jruoho val &= ~ACPICPU_FLAG_C_TSC;
293 1.22 jruoho
294 1.21 jruoho if ((regs[3] & CPUID_APM_HWP) != 0)
295 1.17 jruoho val |= ACPICPU_FLAG_P_FFH;
296 1.21 jruoho
297 1.21 jruoho if ((regs[3] & CPUID_APM_CPB) != 0)
298 1.21 jruoho val |= ACPICPU_FLAG_P_TURBO;
299 1.35 jruoho
300 1.42 jruoho /*
301 1.42 jruoho * Also check for APERF and MPERF,
302 1.42 jruoho * first available in the family 10h.
303 1.42 jruoho */
304 1.42 jruoho if (cpuid_level >= 0x06) {
305 1.42 jruoho
306 1.42 jruoho x86_cpuid(0x00000006, regs);
307 1.42 jruoho
308 1.44 jruoho if ((regs[2] & CPUID_DSPM_HWF) != 0)
309 1.53 jruoho val |= ACPICPU_FLAG_P_HWF;
310 1.42 jruoho }
311 1.42 jruoho
312 1.35 jruoho break;
313 1.17 jruoho }
314 1.1 jruoho
315 1.1 jruoho break;
316 1.1 jruoho }
317 1.1 jruoho
318 1.12 jruoho /*
319 1.12 jruoho * There are several erratums for PIIX4.
320 1.12 jruoho */
321 1.43 jruoho if (pci_find_device(&pa, acpicpu_md_quirk_piix4) != 0)
322 1.12 jruoho val |= ACPICPU_FLAG_PIIX4;
323 1.12 jruoho
324 1.1 jruoho return val;
325 1.1 jruoho }
326 1.1 jruoho
327 1.12 jruoho static int
328 1.58 dyoung acpicpu_md_quirk_piix4(const struct pci_attach_args *pa)
329 1.12 jruoho {
330 1.12 jruoho
331 1.12 jruoho /*
332 1.12 jruoho * XXX: The pci_find_device(9) function only
333 1.12 jruoho * deals with attached devices. Change this
334 1.12 jruoho * to use something like pci_device_foreach().
335 1.12 jruoho */
336 1.12 jruoho if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
337 1.12 jruoho return 0;
338 1.12 jruoho
339 1.12 jruoho if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82371AB_ISA ||
340 1.12 jruoho PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82440MX_PMC)
341 1.12 jruoho return 1;
342 1.12 jruoho
343 1.12 jruoho return 0;
344 1.12 jruoho }
345 1.12 jruoho
346 1.35 jruoho void
347 1.43 jruoho acpicpu_md_quirk_c1e(void)
348 1.35 jruoho {
349 1.35 jruoho const uint64_t c1e = MSR_CMPHALT_SMI | MSR_CMPHALT_C1E;
350 1.35 jruoho uint64_t val;
351 1.35 jruoho
352 1.66 jruoho val = rdmsr(MSR_CMPHALT);
353 1.35 jruoho
354 1.35 jruoho if ((val & c1e) != 0)
355 1.35 jruoho wrmsr(MSR_CMPHALT, val & ~c1e);
356 1.35 jruoho }
357 1.35 jruoho
358 1.1 jruoho int
359 1.43 jruoho acpicpu_md_cstate_start(struct acpicpu_softc *sc)
360 1.1 jruoho {
361 1.1 jruoho const size_t size = sizeof(native_idle_text);
362 1.31 jruoho struct acpicpu_cstate *cs;
363 1.31 jruoho bool ipi = false;
364 1.31 jruoho int i;
365 1.1 jruoho
366 1.45 jruoho /*
367 1.45 jruoho * Save the cpu_idle(9) loop used by default.
368 1.45 jruoho */
369 1.1 jruoho x86_cpu_idle_get(&native_idle, native_idle_text, size);
370 1.31 jruoho
371 1.31 jruoho for (i = 0; i < ACPI_C_STATE_COUNT; i++) {
372 1.31 jruoho
373 1.31 jruoho cs = &sc->sc_cstate[i];
374 1.31 jruoho
375 1.31 jruoho if (cs->cs_method == ACPICPU_C_STATE_HALT) {
376 1.31 jruoho ipi = true;
377 1.31 jruoho break;
378 1.31 jruoho }
379 1.31 jruoho }
380 1.31 jruoho
381 1.31 jruoho x86_cpu_idle_set(acpicpu_cstate_idle, "acpi", ipi);
382 1.1 jruoho
383 1.1 jruoho return 0;
384 1.1 jruoho }
385 1.1 jruoho
386 1.1 jruoho int
387 1.43 jruoho acpicpu_md_cstate_stop(void)
388 1.1 jruoho {
389 1.62 jruoho static char text[16];
390 1.62 jruoho void (*func)(void);
391 1.4 jruoho uint64_t xc;
392 1.31 jruoho bool ipi;
393 1.1 jruoho
394 1.62 jruoho x86_cpu_idle_get(&func, text, sizeof(text));
395 1.62 jruoho
396 1.62 jruoho if (func == native_idle)
397 1.62 jruoho return EALREADY;
398 1.62 jruoho
399 1.31 jruoho ipi = (native_idle != x86_cpu_idle_halt) ? false : true;
400 1.31 jruoho x86_cpu_idle_set(native_idle, native_idle_text, ipi);
401 1.1 jruoho
402 1.4 jruoho /*
403 1.4 jruoho * Run a cross-call to ensure that all CPUs are
404 1.4 jruoho * out from the ACPI idle-loop before detachment.
405 1.4 jruoho */
406 1.4 jruoho xc = xc_broadcast(0, (xcfunc_t)nullop, NULL, NULL);
407 1.4 jruoho xc_wait(xc);
408 1.1 jruoho
409 1.1 jruoho return 0;
410 1.1 jruoho }
411 1.1 jruoho
412 1.3 jruoho /*
413 1.64 jruoho * Called with interrupts enabled.
414 1.3 jruoho */
415 1.1 jruoho void
416 1.43 jruoho acpicpu_md_cstate_enter(int method, int state)
417 1.1 jruoho {
418 1.3 jruoho struct cpu_info *ci = curcpu();
419 1.1 jruoho
420 1.64 jruoho KASSERT(ci->ci_ilevel == IPL_NONE);
421 1.64 jruoho
422 1.1 jruoho switch (method) {
423 1.1 jruoho
424 1.1 jruoho case ACPICPU_C_STATE_FFH:
425 1.3 jruoho
426 1.3 jruoho x86_monitor(&ci->ci_want_resched, 0, 0);
427 1.3 jruoho
428 1.31 jruoho if (__predict_false(ci->ci_want_resched != 0))
429 1.3 jruoho return;
430 1.3 jruoho
431 1.1 jruoho x86_mwait((state - 1) << 4, 0);
432 1.1 jruoho break;
433 1.1 jruoho
434 1.1 jruoho case ACPICPU_C_STATE_HALT:
435 1.3 jruoho
436 1.64 jruoho x86_disable_intr();
437 1.64 jruoho
438 1.64 jruoho if (__predict_false(ci->ci_want_resched != 0)) {
439 1.64 jruoho x86_enable_intr();
440 1.3 jruoho return;
441 1.64 jruoho }
442 1.3 jruoho
443 1.1 jruoho x86_stihlt();
444 1.1 jruoho break;
445 1.1 jruoho }
446 1.1 jruoho }
447 1.5 jruoho
448 1.5 jruoho int
449 1.41 jruoho acpicpu_md_pstate_start(struct acpicpu_softc *sc)
450 1.5 jruoho {
451 1.62 jruoho uint64_t xc, val;
452 1.62 jruoho
453 1.63 jruoho switch (cpu_vendor) {
454 1.62 jruoho
455 1.63 jruoho case CPUVENDOR_IDT:
456 1.63 jruoho case CPUVENDOR_INTEL:
457 1.62 jruoho
458 1.63 jruoho /*
459 1.63 jruoho * Make sure EST is enabled.
460 1.63 jruoho */
461 1.63 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FFH) != 0) {
462 1.62 jruoho
463 1.62 jruoho val = rdmsr(MSR_MISC_ENABLE);
464 1.62 jruoho
465 1.63 jruoho if ((val & MSR_MISC_ENABLE_EST) == 0) {
466 1.63 jruoho
467 1.63 jruoho val |= MSR_MISC_ENABLE_EST;
468 1.63 jruoho wrmsr(MSR_MISC_ENABLE, val);
469 1.63 jruoho val = rdmsr(MSR_MISC_ENABLE);
470 1.63 jruoho
471 1.63 jruoho if ((val & MSR_MISC_ENABLE_EST) == 0)
472 1.63 jruoho return ENOTTY;
473 1.63 jruoho }
474 1.62 jruoho }
475 1.62 jruoho }
476 1.57 jruoho
477 1.57 jruoho /*
478 1.57 jruoho * Reset the APERF and MPERF counters.
479 1.57 jruoho */
480 1.57 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_HWF) != 0) {
481 1.57 jruoho xc = xc_broadcast(0, acpicpu_md_pstate_hwf_reset, NULL, NULL);
482 1.57 jruoho xc_wait(xc);
483 1.57 jruoho }
484 1.57 jruoho
485 1.19 jruoho return acpicpu_md_pstate_sysctl_init();
486 1.5 jruoho }
487 1.5 jruoho
488 1.5 jruoho int
489 1.5 jruoho acpicpu_md_pstate_stop(void)
490 1.5 jruoho {
491 1.62 jruoho
492 1.62 jruoho if (acpicpu_log == NULL)
493 1.62 jruoho return EALREADY;
494 1.62 jruoho
495 1.62 jruoho sysctl_teardown(&acpicpu_log);
496 1.62 jruoho acpicpu_log = NULL;
497 1.5 jruoho
498 1.5 jruoho return 0;
499 1.5 jruoho }
500 1.5 jruoho
501 1.5 jruoho int
502 1.55 jruoho acpicpu_md_pstate_init(struct acpicpu_softc *sc)
503 1.5 jruoho {
504 1.56 jruoho struct cpu_info *ci = sc->sc_ci;
505 1.15 jruoho struct acpicpu_pstate *ps, msr;
506 1.18 jruoho uint32_t family, i = 0;
507 1.13 jruoho
508 1.15 jruoho (void)memset(&msr, 0, sizeof(struct acpicpu_pstate));
509 1.13 jruoho
510 1.5 jruoho switch (cpu_vendor) {
511 1.5 jruoho
512 1.17 jruoho case CPUVENDOR_IDT:
513 1.5 jruoho case CPUVENDOR_INTEL:
514 1.33 jruoho
515 1.33 jruoho /*
516 1.33 jruoho * If the so-called Turbo Boost is present,
517 1.33 jruoho * the P0-state is always the "turbo state".
518 1.51 jruoho * It is shown as the P1 frequency + 1 MHz.
519 1.33 jruoho *
520 1.33 jruoho * For discussion, see:
521 1.33 jruoho *
522 1.33 jruoho * Intel Corporation: Intel Turbo Boost Technology
523 1.33 jruoho * in Intel Core(tm) Microarchitectures (Nehalem)
524 1.33 jruoho * Based Processors. White Paper, November 2008.
525 1.33 jruoho */
526 1.55 jruoho if (sc->sc_pstate_count >= 2 &&
527 1.52 jruoho (sc->sc_flags & ACPICPU_FLAG_P_TURBO) != 0) {
528 1.51 jruoho
529 1.51 jruoho ps = &sc->sc_pstate[0];
530 1.51 jruoho
531 1.51 jruoho if (ps->ps_freq == sc->sc_pstate[1].ps_freq + 1)
532 1.51 jruoho ps->ps_flags |= ACPICPU_FLAG_P_TURBO;
533 1.51 jruoho }
534 1.33 jruoho
535 1.15 jruoho msr.ps_control_addr = MSR_PERF_CTL;
536 1.15 jruoho msr.ps_control_mask = __BITS(0, 15);
537 1.15 jruoho
538 1.15 jruoho msr.ps_status_addr = MSR_PERF_STATUS;
539 1.15 jruoho msr.ps_status_mask = __BITS(0, 15);
540 1.13 jruoho break;
541 1.13 jruoho
542 1.13 jruoho case CPUVENDOR_AMD:
543 1.13 jruoho
544 1.33 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
545 1.33 jruoho msr.ps_flags |= ACPICPU_FLAG_P_FIDVID;
546 1.33 jruoho
547 1.73 msaitoh family = CPUID_TO_FAMILY(ci->ci_signature);
548 1.18 jruoho
549 1.18 jruoho switch (family) {
550 1.17 jruoho
551 1.32 jruoho case 0x0f:
552 1.32 jruoho msr.ps_control_addr = MSR_0FH_CONTROL;
553 1.32 jruoho msr.ps_status_addr = MSR_0FH_STATUS;
554 1.32 jruoho break;
555 1.32 jruoho
556 1.17 jruoho case 0x10:
557 1.17 jruoho case 0x11:
558 1.69 jruoho case 0x12:
559 1.71 jruoho case 0x14:
560 1.71 jruoho case 0x15:
561 1.17 jruoho msr.ps_control_addr = MSR_10H_CONTROL;
562 1.17 jruoho msr.ps_control_mask = __BITS(0, 2);
563 1.17 jruoho
564 1.17 jruoho msr.ps_status_addr = MSR_10H_STATUS;
565 1.17 jruoho msr.ps_status_mask = __BITS(0, 2);
566 1.17 jruoho break;
567 1.17 jruoho
568 1.17 jruoho default:
569 1.55 jruoho /*
570 1.55 jruoho * If we have an unknown AMD CPU, rely on XPSS.
571 1.55 jruoho */
572 1.17 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_XPSS) == 0)
573 1.17 jruoho return EOPNOTSUPP;
574 1.17 jruoho }
575 1.13 jruoho
576 1.13 jruoho break;
577 1.13 jruoho
578 1.13 jruoho default:
579 1.13 jruoho return ENODEV;
580 1.13 jruoho }
581 1.5 jruoho
582 1.26 jruoho /*
583 1.26 jruoho * Fill the P-state structures with MSR addresses that are
584 1.27 jruoho * known to be correct. If we do not know the addresses,
585 1.27 jruoho * leave the values intact. If a vendor uses XPSS, we do
586 1.39 jruoho * not necessarily need to do anything to support new CPUs.
587 1.26 jruoho */
588 1.15 jruoho while (i < sc->sc_pstate_count) {
589 1.15 jruoho
590 1.15 jruoho ps = &sc->sc_pstate[i];
591 1.15 jruoho
592 1.32 jruoho if (msr.ps_flags != 0)
593 1.32 jruoho ps->ps_flags |= msr.ps_flags;
594 1.32 jruoho
595 1.27 jruoho if (msr.ps_status_addr != 0)
596 1.15 jruoho ps->ps_status_addr = msr.ps_status_addr;
597 1.15 jruoho
598 1.27 jruoho if (msr.ps_status_mask != 0)
599 1.15 jruoho ps->ps_status_mask = msr.ps_status_mask;
600 1.15 jruoho
601 1.27 jruoho if (msr.ps_control_addr != 0)
602 1.15 jruoho ps->ps_control_addr = msr.ps_control_addr;
603 1.15 jruoho
604 1.27 jruoho if (msr.ps_control_mask != 0)
605 1.15 jruoho ps->ps_control_mask = msr.ps_control_mask;
606 1.15 jruoho
607 1.15 jruoho i++;
608 1.15 jruoho }
609 1.15 jruoho
610 1.15 jruoho return 0;
611 1.15 jruoho }
612 1.15 jruoho
613 1.55 jruoho /*
614 1.55 jruoho * Read the IA32_APERF and IA32_MPERF counters. The first
615 1.55 jruoho * increments at the rate of the fixed maximum frequency
616 1.55 jruoho * configured during the boot, whereas APERF counts at the
617 1.55 jruoho * rate of the actual frequency. Note that the MSRs must be
618 1.55 jruoho * read without delay, and that only the ratio between
619 1.55 jruoho * IA32_APERF and IA32_MPERF is architecturally defined.
620 1.55 jruoho *
621 1.55 jruoho * The function thus returns the percentage of the actual
622 1.55 jruoho * frequency in terms of the maximum frequency of the calling
623 1.55 jruoho * CPU since the last call. A value zero implies an error.
624 1.55 jruoho *
625 1.55 jruoho * For further details, refer to:
626 1.55 jruoho *
627 1.55 jruoho * Intel Corporation: Intel 64 and IA-32 Architectures
628 1.55 jruoho * Software Developer's Manual. Section 13.2, Volume 3A:
629 1.55 jruoho * System Programming Guide, Part 1. July, 2008.
630 1.55 jruoho *
631 1.55 jruoho * Advanced Micro Devices: BIOS and Kernel Developer's
632 1.55 jruoho * Guide (BKDG) for AMD Family 10h Processors. Section
633 1.55 jruoho * 2.4.5, Revision 3.48, April 2010.
634 1.55 jruoho */
635 1.41 jruoho uint8_t
636 1.56 jruoho acpicpu_md_pstate_hwf(struct cpu_info *ci)
637 1.41 jruoho {
638 1.55 jruoho struct acpicpu_softc *sc;
639 1.41 jruoho uint64_t aperf, mperf;
640 1.55 jruoho uint8_t rv = 0;
641 1.55 jruoho
642 1.55 jruoho sc = acpicpu_sc[ci->ci_acpiid];
643 1.41 jruoho
644 1.55 jruoho if (__predict_false(sc == NULL))
645 1.50 jruoho return 0;
646 1.50 jruoho
647 1.53 jruoho if (__predict_false((sc->sc_flags & ACPICPU_FLAG_P_HWF) == 0))
648 1.50 jruoho return 0;
649 1.41 jruoho
650 1.41 jruoho aperf = sc->sc_pstate_aperf;
651 1.41 jruoho mperf = sc->sc_pstate_mperf;
652 1.41 jruoho
653 1.56 jruoho x86_disable_intr();
654 1.56 jruoho
655 1.50 jruoho sc->sc_pstate_aperf = rdmsr(MSR_APERF);
656 1.50 jruoho sc->sc_pstate_mperf = rdmsr(MSR_MPERF);
657 1.41 jruoho
658 1.56 jruoho x86_enable_intr();
659 1.56 jruoho
660 1.41 jruoho aperf = sc->sc_pstate_aperf - aperf;
661 1.41 jruoho mperf = sc->sc_pstate_mperf - mperf;
662 1.41 jruoho
663 1.41 jruoho if (__predict_true(mperf != 0))
664 1.41 jruoho rv = (aperf * 100) / mperf;
665 1.41 jruoho
666 1.41 jruoho return rv;
667 1.41 jruoho }
668 1.41 jruoho
669 1.41 jruoho static void
670 1.56 jruoho acpicpu_md_pstate_hwf_reset(void *arg1, void *arg2)
671 1.41 jruoho {
672 1.56 jruoho struct cpu_info *ci = curcpu();
673 1.55 jruoho struct acpicpu_softc *sc;
674 1.41 jruoho
675 1.55 jruoho sc = acpicpu_sc[ci->ci_acpiid];
676 1.41 jruoho
677 1.55 jruoho if (__predict_false(sc == NULL))
678 1.55 jruoho return;
679 1.46 jruoho
680 1.56 jruoho x86_disable_intr();
681 1.46 jruoho
682 1.55 jruoho wrmsr(MSR_APERF, 0);
683 1.55 jruoho wrmsr(MSR_MPERF, 0);
684 1.41 jruoho
685 1.56 jruoho x86_enable_intr();
686 1.56 jruoho
687 1.41 jruoho sc->sc_pstate_aperf = 0;
688 1.41 jruoho sc->sc_pstate_mperf = 0;
689 1.41 jruoho }
690 1.41 jruoho
691 1.15 jruoho int
692 1.15 jruoho acpicpu_md_pstate_get(struct acpicpu_softc *sc, uint32_t *freq)
693 1.15 jruoho {
694 1.15 jruoho struct acpicpu_pstate *ps = NULL;
695 1.15 jruoho uint64_t val;
696 1.15 jruoho uint32_t i;
697 1.15 jruoho
698 1.32 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
699 1.32 jruoho return acpicpu_md_pstate_fidvid_get(sc, freq);
700 1.32 jruoho
701 1.49 jruoho /*
702 1.49 jruoho * Pick any P-state for the status address.
703 1.68 jruoho */
704 1.15 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
705 1.15 jruoho
706 1.15 jruoho ps = &sc->sc_pstate[i];
707 1.15 jruoho
708 1.32 jruoho if (__predict_true(ps->ps_freq != 0))
709 1.15 jruoho break;
710 1.15 jruoho }
711 1.15 jruoho
712 1.15 jruoho if (__predict_false(ps == NULL))
713 1.17 jruoho return ENODEV;
714 1.15 jruoho
715 1.28 jruoho if (__predict_false(ps->ps_status_addr == 0))
716 1.13 jruoho return EINVAL;
717 1.5 jruoho
718 1.13 jruoho val = rdmsr(ps->ps_status_addr);
719 1.5 jruoho
720 1.28 jruoho if (__predict_true(ps->ps_status_mask != 0))
721 1.13 jruoho val = val & ps->ps_status_mask;
722 1.5 jruoho
723 1.49 jruoho /*
724 1.49 jruoho * Search for the value from known P-states.
725 1.49 jruoho */
726 1.13 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
727 1.5 jruoho
728 1.13 jruoho ps = &sc->sc_pstate[i];
729 1.5 jruoho
730 1.32 jruoho if (__predict_false(ps->ps_freq == 0))
731 1.13 jruoho continue;
732 1.5 jruoho
733 1.29 jruoho if (val == ps->ps_status) {
734 1.13 jruoho *freq = ps->ps_freq;
735 1.13 jruoho return 0;
736 1.13 jruoho }
737 1.5 jruoho }
738 1.5 jruoho
739 1.60 jruoho /*
740 1.60 jruoho * If the value was not found, try APERF/MPERF.
741 1.60 jruoho * The state is P0 if the return value is 100 %.
742 1.60 jruoho */
743 1.60 jruoho if ((sc->sc_flags & ACPICPU_FLAG_P_HWF) != 0) {
744 1.60 jruoho
745 1.68 jruoho KASSERT(sc->sc_pstate_count > 0);
746 1.68 jruoho KASSERT(sc->sc_pstate[0].ps_freq != 0);
747 1.68 jruoho
748 1.60 jruoho if (acpicpu_md_pstate_hwf(sc->sc_ci) == 100) {
749 1.60 jruoho *freq = sc->sc_pstate[0].ps_freq;
750 1.60 jruoho return 0;
751 1.60 jruoho }
752 1.60 jruoho }
753 1.60 jruoho
754 1.13 jruoho return EIO;
755 1.5 jruoho }
756 1.5 jruoho
757 1.5 jruoho int
758 1.5 jruoho acpicpu_md_pstate_set(struct acpicpu_pstate *ps)
759 1.5 jruoho {
760 1.54 jruoho uint64_t val = 0;
761 1.5 jruoho
762 1.37 jruoho if (__predict_false(ps->ps_control_addr == 0))
763 1.37 jruoho return EINVAL;
764 1.37 jruoho
765 1.32 jruoho if ((ps->ps_flags & ACPICPU_FLAG_P_FIDVID) != 0)
766 1.32 jruoho return acpicpu_md_pstate_fidvid_set(ps);
767 1.32 jruoho
768 1.54 jruoho /*
769 1.54 jruoho * If the mask is set, do a read-modify-write.
770 1.54 jruoho */
771 1.54 jruoho if (__predict_true(ps->ps_control_mask != 0)) {
772 1.54 jruoho val = rdmsr(ps->ps_control_addr);
773 1.54 jruoho val &= ~ps->ps_control_mask;
774 1.54 jruoho }
775 1.5 jruoho
776 1.54 jruoho val |= ps->ps_control;
777 1.13 jruoho
778 1.49 jruoho wrmsr(ps->ps_control_addr, val);
779 1.49 jruoho DELAY(ps->ps_latency);
780 1.14 jruoho
781 1.49 jruoho return 0;
782 1.5 jruoho }
783 1.10 jruoho
784 1.32 jruoho static int
785 1.32 jruoho acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *sc, uint32_t *freq)
786 1.32 jruoho {
787 1.32 jruoho struct acpicpu_pstate *ps;
788 1.32 jruoho uint32_t fid, i, vid;
789 1.32 jruoho uint32_t cfid, cvid;
790 1.32 jruoho int rv;
791 1.32 jruoho
792 1.32 jruoho /*
793 1.32 jruoho * AMD family 0Fh needs special treatment.
794 1.32 jruoho * While it wants to use ACPI, it does not
795 1.32 jruoho * comply with the ACPI specifications.
796 1.32 jruoho */
797 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
798 1.32 jruoho
799 1.32 jruoho if (rv != 0)
800 1.32 jruoho return rv;
801 1.32 jruoho
802 1.32 jruoho for (i = 0; i < sc->sc_pstate_count; i++) {
803 1.32 jruoho
804 1.32 jruoho ps = &sc->sc_pstate[i];
805 1.32 jruoho
806 1.32 jruoho if (__predict_false(ps->ps_freq == 0))
807 1.32 jruoho continue;
808 1.32 jruoho
809 1.32 jruoho fid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_FID);
810 1.32 jruoho vid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_VID);
811 1.32 jruoho
812 1.32 jruoho if (cfid == fid && cvid == vid) {
813 1.32 jruoho *freq = ps->ps_freq;
814 1.32 jruoho return 0;
815 1.32 jruoho }
816 1.32 jruoho }
817 1.32 jruoho
818 1.32 jruoho return EIO;
819 1.32 jruoho }
820 1.32 jruoho
821 1.32 jruoho static int
822 1.32 jruoho acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *ps)
823 1.32 jruoho {
824 1.32 jruoho const uint64_t ctrl = ps->ps_control;
825 1.32 jruoho uint32_t cfid, cvid, fid, i, irt;
826 1.32 jruoho uint32_t pll, vco_cfid, vco_fid;
827 1.32 jruoho uint32_t val, vid, vst;
828 1.32 jruoho int rv;
829 1.32 jruoho
830 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
831 1.32 jruoho
832 1.32 jruoho if (rv != 0)
833 1.32 jruoho return rv;
834 1.32 jruoho
835 1.32 jruoho fid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_FID);
836 1.32 jruoho vid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VID);
837 1.32 jruoho irt = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_IRT);
838 1.32 jruoho vst = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VST);
839 1.32 jruoho pll = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_PLL);
840 1.32 jruoho
841 1.32 jruoho vst = vst * 20;
842 1.32 jruoho pll = pll * 1000 / 5;
843 1.32 jruoho irt = 10 * __BIT(irt);
844 1.32 jruoho
845 1.32 jruoho /*
846 1.32 jruoho * Phase 1.
847 1.32 jruoho */
848 1.32 jruoho while (cvid > vid) {
849 1.32 jruoho
850 1.32 jruoho val = 1 << __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_MVS);
851 1.32 jruoho val = (val > cvid) ? 0 : cvid - val;
852 1.32 jruoho
853 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, val, 1, vst);
854 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
855 1.32 jruoho
856 1.32 jruoho if (rv != 0)
857 1.32 jruoho return rv;
858 1.32 jruoho }
859 1.32 jruoho
860 1.32 jruoho i = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_RVO);
861 1.32 jruoho
862 1.32 jruoho for (; i > 0 && cvid > 0; --i) {
863 1.32 jruoho
864 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, cvid - 1, 1, vst);
865 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
866 1.32 jruoho
867 1.32 jruoho if (rv != 0)
868 1.32 jruoho return rv;
869 1.32 jruoho }
870 1.32 jruoho
871 1.32 jruoho /*
872 1.32 jruoho * Phase 2.
873 1.32 jruoho */
874 1.32 jruoho if (cfid != fid) {
875 1.32 jruoho
876 1.32 jruoho vco_fid = FID_TO_VCO_FID(fid);
877 1.32 jruoho vco_cfid = FID_TO_VCO_FID(cfid);
878 1.32 jruoho
879 1.32 jruoho while (abs(vco_fid - vco_cfid) > 2) {
880 1.32 jruoho
881 1.32 jruoho if (fid <= cfid)
882 1.32 jruoho val = cfid - 2;
883 1.32 jruoho else {
884 1.32 jruoho val = (cfid > 6) ? cfid + 2 :
885 1.32 jruoho FID_TO_VCO_FID(cfid) + 2;
886 1.32 jruoho }
887 1.32 jruoho
888 1.32 jruoho acpicpu_md_pstate_fidvid_write(val, cvid, pll, irt);
889 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
890 1.32 jruoho
891 1.32 jruoho if (rv != 0)
892 1.32 jruoho return rv;
893 1.32 jruoho
894 1.32 jruoho vco_cfid = FID_TO_VCO_FID(cfid);
895 1.32 jruoho }
896 1.32 jruoho
897 1.32 jruoho acpicpu_md_pstate_fidvid_write(fid, cvid, pll, irt);
898 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
899 1.32 jruoho
900 1.32 jruoho if (rv != 0)
901 1.32 jruoho return rv;
902 1.32 jruoho }
903 1.32 jruoho
904 1.32 jruoho /*
905 1.32 jruoho * Phase 3.
906 1.32 jruoho */
907 1.32 jruoho if (cvid != vid) {
908 1.32 jruoho
909 1.32 jruoho acpicpu_md_pstate_fidvid_write(cfid, vid, 1, vst);
910 1.32 jruoho rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
911 1.32 jruoho
912 1.32 jruoho if (rv != 0)
913 1.32 jruoho return rv;
914 1.32 jruoho }
915 1.32 jruoho
916 1.32 jruoho return 0;
917 1.32 jruoho }
918 1.32 jruoho
919 1.32 jruoho static int
920 1.32 jruoho acpicpu_md_pstate_fidvid_read(uint32_t *cfid, uint32_t *cvid)
921 1.32 jruoho {
922 1.32 jruoho int i = ACPICPU_P_STATE_RETRY * 100;
923 1.32 jruoho uint64_t val;
924 1.32 jruoho
925 1.32 jruoho do {
926 1.32 jruoho val = rdmsr(MSR_0FH_STATUS);
927 1.32 jruoho
928 1.32 jruoho } while (__SHIFTOUT(val, MSR_0FH_STATUS_PENDING) != 0 && --i >= 0);
929 1.32 jruoho
930 1.32 jruoho if (i == 0)
931 1.32 jruoho return EAGAIN;
932 1.32 jruoho
933 1.32 jruoho if (cfid != NULL)
934 1.32 jruoho *cfid = __SHIFTOUT(val, MSR_0FH_STATUS_CFID);
935 1.32 jruoho
936 1.32 jruoho if (cvid != NULL)
937 1.32 jruoho *cvid = __SHIFTOUT(val, MSR_0FH_STATUS_CVID);
938 1.32 jruoho
939 1.32 jruoho return 0;
940 1.32 jruoho }
941 1.32 jruoho
942 1.32 jruoho static void
943 1.32 jruoho acpicpu_md_pstate_fidvid_write(uint32_t fid,
944 1.32 jruoho uint32_t vid, uint32_t cnt, uint32_t tmo)
945 1.32 jruoho {
946 1.49 jruoho uint64_t val = 0;
947 1.32 jruoho
948 1.49 jruoho val |= __SHIFTIN(fid, MSR_0FH_CONTROL_FID);
949 1.49 jruoho val |= __SHIFTIN(vid, MSR_0FH_CONTROL_VID);
950 1.49 jruoho val |= __SHIFTIN(cnt, MSR_0FH_CONTROL_CNT);
951 1.49 jruoho val |= __SHIFTIN(0x1, MSR_0FH_CONTROL_CHG);
952 1.32 jruoho
953 1.49 jruoho wrmsr(MSR_0FH_CONTROL, val);
954 1.32 jruoho DELAY(tmo);
955 1.32 jruoho }
956 1.32 jruoho
957 1.10 jruoho int
958 1.10 jruoho acpicpu_md_tstate_get(struct acpicpu_softc *sc, uint32_t *percent)
959 1.10 jruoho {
960 1.10 jruoho struct acpicpu_tstate *ts;
961 1.14 jruoho uint64_t val;
962 1.10 jruoho uint32_t i;
963 1.10 jruoho
964 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
965 1.10 jruoho
966 1.10 jruoho for (i = 0; i < sc->sc_tstate_count; i++) {
967 1.10 jruoho
968 1.10 jruoho ts = &sc->sc_tstate[i];
969 1.10 jruoho
970 1.10 jruoho if (ts->ts_percent == 0)
971 1.10 jruoho continue;
972 1.10 jruoho
973 1.29 jruoho if (val == ts->ts_status) {
974 1.10 jruoho *percent = ts->ts_percent;
975 1.10 jruoho return 0;
976 1.10 jruoho }
977 1.10 jruoho }
978 1.10 jruoho
979 1.10 jruoho return EIO;
980 1.10 jruoho }
981 1.10 jruoho
982 1.10 jruoho int
983 1.10 jruoho acpicpu_md_tstate_set(struct acpicpu_tstate *ts)
984 1.10 jruoho {
985 1.49 jruoho uint64_t val;
986 1.49 jruoho uint8_t i;
987 1.10 jruoho
988 1.49 jruoho val = ts->ts_control;
989 1.49 jruoho val = val & __BITS(1, 4);
990 1.10 jruoho
991 1.49 jruoho wrmsr(MSR_THERM_CONTROL, val);
992 1.10 jruoho
993 1.30 jruoho if (ts->ts_status == 0) {
994 1.30 jruoho DELAY(ts->ts_latency);
995 1.10 jruoho return 0;
996 1.30 jruoho }
997 1.10 jruoho
998 1.10 jruoho for (i = val = 0; i < ACPICPU_T_STATE_RETRY; i++) {
999 1.10 jruoho
1000 1.14 jruoho val = rdmsr(MSR_THERM_CONTROL);
1001 1.10 jruoho
1002 1.29 jruoho if (val == ts->ts_status)
1003 1.49 jruoho return 0;
1004 1.10 jruoho
1005 1.10 jruoho DELAY(ts->ts_latency);
1006 1.10 jruoho }
1007 1.10 jruoho
1008 1.49 jruoho return EAGAIN;
1009 1.10 jruoho }
1010 1.19 jruoho
1011 1.19 jruoho /*
1012 1.19 jruoho * A kludge for backwards compatibility.
1013 1.19 jruoho */
1014 1.19 jruoho static int
1015 1.19 jruoho acpicpu_md_pstate_sysctl_init(void)
1016 1.19 jruoho {
1017 1.19 jruoho const struct sysctlnode *fnode, *mnode, *rnode;
1018 1.19 jruoho const char *str;
1019 1.19 jruoho int rv;
1020 1.19 jruoho
1021 1.19 jruoho switch (cpu_vendor) {
1022 1.19 jruoho
1023 1.19 jruoho case CPUVENDOR_IDT:
1024 1.19 jruoho case CPUVENDOR_INTEL:
1025 1.19 jruoho str = "est";
1026 1.19 jruoho break;
1027 1.19 jruoho
1028 1.19 jruoho case CPUVENDOR_AMD:
1029 1.19 jruoho str = "powernow";
1030 1.19 jruoho break;
1031 1.19 jruoho
1032 1.19 jruoho default:
1033 1.19 jruoho return ENODEV;
1034 1.19 jruoho }
1035 1.19 jruoho
1036 1.19 jruoho
1037 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, NULL, &rnode,
1038 1.19 jruoho CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
1039 1.19 jruoho NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
1040 1.19 jruoho
1041 1.19 jruoho if (rv != 0)
1042 1.19 jruoho goto fail;
1043 1.19 jruoho
1044 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &rnode, &mnode,
1045 1.19 jruoho 0, CTLTYPE_NODE, str, NULL,
1046 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1047 1.19 jruoho
1048 1.19 jruoho if (rv != 0)
1049 1.19 jruoho goto fail;
1050 1.19 jruoho
1051 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &mnode, &fnode,
1052 1.19 jruoho 0, CTLTYPE_NODE, "frequency", NULL,
1053 1.19 jruoho NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1054 1.19 jruoho
1055 1.19 jruoho if (rv != 0)
1056 1.19 jruoho goto fail;
1057 1.19 jruoho
1058 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1059 1.19 jruoho CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
1060 1.19 jruoho acpicpu_md_pstate_sysctl_set, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1061 1.19 jruoho
1062 1.19 jruoho if (rv != 0)
1063 1.19 jruoho goto fail;
1064 1.19 jruoho
1065 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1066 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_INT, "current", NULL,
1067 1.19 jruoho acpicpu_md_pstate_sysctl_get, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1068 1.19 jruoho
1069 1.19 jruoho if (rv != 0)
1070 1.19 jruoho goto fail;
1071 1.19 jruoho
1072 1.19 jruoho rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1073 1.19 jruoho CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
1074 1.19 jruoho acpicpu_md_pstate_sysctl_all, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1075 1.19 jruoho
1076 1.19 jruoho if (rv != 0)
1077 1.19 jruoho goto fail;
1078 1.19 jruoho
1079 1.19 jruoho return 0;
1080 1.19 jruoho
1081 1.19 jruoho fail:
1082 1.19 jruoho if (acpicpu_log != NULL) {
1083 1.19 jruoho sysctl_teardown(&acpicpu_log);
1084 1.19 jruoho acpicpu_log = NULL;
1085 1.19 jruoho }
1086 1.19 jruoho
1087 1.19 jruoho return rv;
1088 1.19 jruoho }
1089 1.19 jruoho
1090 1.19 jruoho static int
1091 1.19 jruoho acpicpu_md_pstate_sysctl_get(SYSCTLFN_ARGS)
1092 1.19 jruoho {
1093 1.19 jruoho struct sysctlnode node;
1094 1.19 jruoho uint32_t freq;
1095 1.19 jruoho int err;
1096 1.19 jruoho
1097 1.68 jruoho freq = cpufreq_get(curcpu());
1098 1.19 jruoho
1099 1.68 jruoho if (freq == 0)
1100 1.68 jruoho return ENXIO;
1101 1.19 jruoho
1102 1.19 jruoho node = *rnode;
1103 1.19 jruoho node.sysctl_data = &freq;
1104 1.19 jruoho
1105 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1106 1.19 jruoho
1107 1.19 jruoho if (err != 0 || newp == NULL)
1108 1.19 jruoho return err;
1109 1.19 jruoho
1110 1.19 jruoho return 0;
1111 1.19 jruoho }
1112 1.19 jruoho
1113 1.19 jruoho static int
1114 1.19 jruoho acpicpu_md_pstate_sysctl_set(SYSCTLFN_ARGS)
1115 1.19 jruoho {
1116 1.19 jruoho struct sysctlnode node;
1117 1.19 jruoho uint32_t freq;
1118 1.19 jruoho int err;
1119 1.19 jruoho
1120 1.68 jruoho freq = cpufreq_get(curcpu());
1121 1.19 jruoho
1122 1.68 jruoho if (freq == 0)
1123 1.68 jruoho return ENXIO;
1124 1.19 jruoho
1125 1.19 jruoho node = *rnode;
1126 1.19 jruoho node.sysctl_data = &freq;
1127 1.19 jruoho
1128 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1129 1.19 jruoho
1130 1.19 jruoho if (err != 0 || newp == NULL)
1131 1.19 jruoho return err;
1132 1.19 jruoho
1133 1.68 jruoho cpufreq_set_all(freq);
1134 1.19 jruoho
1135 1.19 jruoho return 0;
1136 1.19 jruoho }
1137 1.19 jruoho
1138 1.19 jruoho static int
1139 1.19 jruoho acpicpu_md_pstate_sysctl_all(SYSCTLFN_ARGS)
1140 1.19 jruoho {
1141 1.19 jruoho struct cpu_info *ci = curcpu();
1142 1.19 jruoho struct acpicpu_softc *sc;
1143 1.19 jruoho struct sysctlnode node;
1144 1.19 jruoho char buf[1024];
1145 1.19 jruoho size_t len;
1146 1.19 jruoho uint32_t i;
1147 1.19 jruoho int err;
1148 1.19 jruoho
1149 1.19 jruoho sc = acpicpu_sc[ci->ci_acpiid];
1150 1.19 jruoho
1151 1.19 jruoho if (sc == NULL)
1152 1.19 jruoho return ENXIO;
1153 1.19 jruoho
1154 1.19 jruoho (void)memset(&buf, 0, sizeof(buf));
1155 1.19 jruoho
1156 1.19 jruoho mutex_enter(&sc->sc_mtx);
1157 1.19 jruoho
1158 1.19 jruoho for (len = 0, i = sc->sc_pstate_max; i < sc->sc_pstate_count; i++) {
1159 1.19 jruoho
1160 1.19 jruoho if (sc->sc_pstate[i].ps_freq == 0)
1161 1.19 jruoho continue;
1162 1.19 jruoho
1163 1.19 jruoho len += snprintf(buf + len, sizeof(buf) - len, "%u%s",
1164 1.19 jruoho sc->sc_pstate[i].ps_freq,
1165 1.19 jruoho i < (sc->sc_pstate_count - 1) ? " " : "");
1166 1.19 jruoho }
1167 1.19 jruoho
1168 1.19 jruoho mutex_exit(&sc->sc_mtx);
1169 1.19 jruoho
1170 1.19 jruoho node = *rnode;
1171 1.19 jruoho node.sysctl_data = buf;
1172 1.19 jruoho
1173 1.19 jruoho err = sysctl_lookup(SYSCTLFN_CALL(&node));
1174 1.19 jruoho
1175 1.19 jruoho if (err != 0 || newp == NULL)
1176 1.19 jruoho return err;
1177 1.19 jruoho
1178 1.19 jruoho return 0;
1179 1.19 jruoho }
1180 1.19 jruoho
1181