acpi_cpu_md.c revision 1.51 1 /* $NetBSD: acpi_cpu_md.c,v 1.51 2011/03/02 06:17:09 jruoho Exp $ */
2
3 /*-
4 * Copyright (c) 2010, 2011 Jukka Ruohonen <jruohonen (at) iki.fi>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 *
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 * SUCH DAMAGE.
28 */
29 #include <sys/cdefs.h>
30 __KERNEL_RCSID(0, "$NetBSD: acpi_cpu_md.c,v 1.51 2011/03/02 06:17:09 jruoho Exp $");
31
32 #include <sys/param.h>
33 #include <sys/bus.h>
34 #include <sys/device.h>
35 #include <sys/kcore.h>
36 #include <sys/sysctl.h>
37 #include <sys/xcall.h>
38
39 #include <x86/cpu.h>
40 #include <x86/cpufunc.h>
41 #include <x86/cputypes.h>
42 #include <x86/cpuvar.h>
43 #include <x86/cpu_msr.h>
44 #include <x86/machdep.h>
45
46 #include <dev/acpi/acpica.h>
47 #include <dev/acpi/acpi_cpu.h>
48
49 #include <dev/pci/pcivar.h>
50 #include <dev/pci/pcidevs.h>
51
52 #include <machine/acpi_machdep.h>
53
54 /*
55 * AMD C1E.
56 */
57 #define MSR_CMPHALT 0xc0010055
58
59 #define MSR_CMPHALT_SMI __BIT(27)
60 #define MSR_CMPHALT_C1E __BIT(28)
61 #define MSR_CMPHALT_BMSTS __BIT(29)
62
63 /*
64 * AMD families 10h, 11h, and 14h
65 */
66 #define MSR_10H_LIMIT 0xc0010061
67 #define MSR_10H_CONTROL 0xc0010062
68 #define MSR_10H_STATUS 0xc0010063
69 #define MSR_10H_CONFIG 0xc0010064
70
71 /*
72 * AMD family 0Fh.
73 */
74 #define MSR_0FH_CONTROL 0xc0010041
75 #define MSR_0FH_STATUS 0xc0010042
76
77 #define MSR_0FH_STATUS_CFID __BITS( 0, 5)
78 #define MSR_0FH_STATUS_CVID __BITS(32, 36)
79 #define MSR_0FH_STATUS_PENDING __BITS(31, 31)
80
81 #define MSR_0FH_CONTROL_FID __BITS( 0, 5)
82 #define MSR_0FH_CONTROL_VID __BITS( 8, 12)
83 #define MSR_0FH_CONTROL_CHG __BITS(16, 16)
84 #define MSR_0FH_CONTROL_CNT __BITS(32, 51)
85
86 #define ACPI_0FH_STATUS_FID __BITS( 0, 5)
87 #define ACPI_0FH_STATUS_VID __BITS( 6, 10)
88
89 #define ACPI_0FH_CONTROL_FID __BITS( 0, 5)
90 #define ACPI_0FH_CONTROL_VID __BITS( 6, 10)
91 #define ACPI_0FH_CONTROL_VST __BITS(11, 17)
92 #define ACPI_0FH_CONTROL_MVS __BITS(18, 19)
93 #define ACPI_0FH_CONTROL_PLL __BITS(20, 26)
94 #define ACPI_0FH_CONTROL_RVO __BITS(28, 29)
95 #define ACPI_0FH_CONTROL_IRT __BITS(30, 31)
96
97 #define FID_TO_VCO_FID(fidd) (((fid) < 8) ? (8 + ((fid) << 1)) : (fid))
98
99 static char native_idle_text[16];
100 void (*native_idle)(void) = NULL;
101
102 static int acpicpu_md_quirk_piix4(struct pci_attach_args *);
103 static void acpicpu_md_pstate_percent_reset(struct acpicpu_softc *);
104 static int acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *,
105 uint32_t *);
106 static int acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *);
107 static int acpicpu_md_pstate_fidvid_read(uint32_t *, uint32_t *);
108 static void acpicpu_md_pstate_fidvid_write(uint32_t, uint32_t,
109 uint32_t, uint32_t);
110 static int acpicpu_md_pstate_sysctl_init(void);
111 static int acpicpu_md_pstate_sysctl_get(SYSCTLFN_PROTO);
112 static int acpicpu_md_pstate_sysctl_set(SYSCTLFN_PROTO);
113 static int acpicpu_md_pstate_sysctl_all(SYSCTLFN_PROTO);
114
115 extern struct acpicpu_softc **acpicpu_sc;
116 static struct sysctllog *acpicpu_log = NULL;
117
118 struct cpu_info *
119 acpicpu_md_match(device_t parent, cfdata_t match, void *aux)
120 {
121 struct cpufeature_attach_args *cfaa = aux;
122
123 if (strcmp(cfaa->name, "frequency") != 0)
124 return NULL;
125
126 return cfaa->ci;
127 }
128
129 struct cpu_info *
130 acpicpu_md_attach(device_t parent, device_t self, void *aux)
131 {
132 struct cpufeature_attach_args *cfaa = aux;
133
134 return cfaa->ci;
135 }
136
137 uint32_t
138 acpicpu_md_cap(void)
139 {
140 struct cpu_info *ci = curcpu();
141 uint32_t regs[4];
142 uint32_t val = 0;
143
144 if (cpu_vendor != CPUVENDOR_IDT &&
145 cpu_vendor != CPUVENDOR_INTEL)
146 return val;
147
148 /*
149 * Basic SMP C-states (required for e.g. _CST).
150 */
151 val |= ACPICPU_PDC_C_C1PT | ACPICPU_PDC_C_C2C3;
152
153 /*
154 * Claim to support dependency coordination.
155 */
156 val |= ACPICPU_PDC_P_SW | ACPICPU_PDC_C_SW | ACPICPU_PDC_T_SW;
157
158 /*
159 * If MONITOR/MWAIT is available, announce
160 * support for native instructions in all C-states.
161 */
162 if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
163 val |= ACPICPU_PDC_C_C1_FFH | ACPICPU_PDC_C_C2C3_FFH;
164
165 /*
166 * Set native P- and T-states, if available.
167 */
168 if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
169 val |= ACPICPU_PDC_P_FFH;
170
171 if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
172 val |= ACPICPU_PDC_T_FFH;
173
174 /*
175 * Declare support for APERF and MPERF.
176 */
177 if (cpuid_level >= 0x06) {
178
179 x86_cpuid(0x00000006, regs);
180
181 if ((regs[2] & CPUID_DSPM_HWF) != 0)
182 val |= ACPICPU_PDC_P_HW;
183 }
184
185 return val;
186 }
187
188 uint32_t
189 acpicpu_md_flags(void)
190 {
191 struct cpu_info *ci = curcpu();
192 struct pci_attach_args pa;
193 uint32_t family, val = 0;
194 uint32_t regs[4];
195
196 if (acpi_md_ncpus() == 1)
197 val |= ACPICPU_FLAG_C_BM;
198
199 if ((ci->ci_feat_val[1] & CPUID2_MONITOR) != 0)
200 val |= ACPICPU_FLAG_C_FFH;
201
202 /*
203 * By default, assume that the local APIC timer
204 * as well as TSC are stalled during C3 sleep.
205 */
206 val |= ACPICPU_FLAG_C_APIC | ACPICPU_FLAG_C_TSC;
207
208 switch (cpu_vendor) {
209
210 case CPUVENDOR_IDT:
211
212 if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
213 val |= ACPICPU_FLAG_P_FFH;
214
215 if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
216 val |= ACPICPU_FLAG_T_FFH;
217
218 break;
219
220 case CPUVENDOR_INTEL:
221
222 /*
223 * Bus master control and arbitration should be
224 * available on all supported Intel CPUs (to be
225 * sure, this is double-checked later from the
226 * firmware data). These flags imply that it is
227 * not necessary to flush caches before C3 state.
228 */
229 val |= ACPICPU_FLAG_C_BM | ACPICPU_FLAG_C_ARB;
230
231 /*
232 * Check if we can use "native", MSR-based,
233 * access. If not, we have to resort to I/O.
234 */
235 if ((ci->ci_feat_val[1] & CPUID2_EST) != 0)
236 val |= ACPICPU_FLAG_P_FFH;
237
238 if ((ci->ci_feat_val[0] & CPUID_ACPI) != 0)
239 val |= ACPICPU_FLAG_T_FFH;
240
241 /*
242 * Check whether MSR_APERF, MSR_MPERF, and Turbo
243 * Boost are available. Also see if we might have
244 * an invariant local APIC timer ("ARAT").
245 */
246 if (cpuid_level >= 0x06) {
247
248 x86_cpuid(0x00000006, regs);
249
250 if ((regs[2] & CPUID_DSPM_HWF) != 0)
251 val |= ACPICPU_FLAG_P_HW;
252
253 if ((regs[0] & CPUID_DSPM_IDA) != 0)
254 val |= ACPICPU_FLAG_P_TURBO;
255
256 if ((regs[0] & CPUID_DSPM_ARAT) != 0)
257 val &= ~ACPICPU_FLAG_C_APIC;
258 }
259
260 /*
261 * Detect whether TSC is invariant. If it is not,
262 * we keep the flag to note that TSC will not run
263 * at constant rate. Depending on the CPU, this may
264 * affect P- and T-state changes, but especially
265 * relevant are C-states; with variant TSC, states
266 * larger than C1 may completely stop the counter.
267 */
268 x86_cpuid(0x80000000, regs);
269
270 if (regs[0] >= 0x80000007) {
271
272 x86_cpuid(0x80000007, regs);
273
274 if ((regs[3] & __BIT(8)) != 0)
275 val &= ~ACPICPU_FLAG_C_TSC;
276 }
277
278 break;
279
280 case CPUVENDOR_AMD:
281
282 x86_cpuid(0x80000000, regs);
283
284 if (regs[0] < 0x80000007)
285 break;
286
287 x86_cpuid(0x80000007, regs);
288
289 family = CPUID2FAMILY(ci->ci_signature);
290
291 if (family == 0xf)
292 family += CPUID2EXTFAMILY(ci->ci_signature);
293
294 switch (family) {
295
296 case 0x0f:
297
298 /*
299 * Evaluate support for the "FID/VID
300 * algorithm" also used by powernow(4).
301 */
302 if ((regs[3] & CPUID_APM_FID) == 0)
303 break;
304
305 if ((regs[3] & CPUID_APM_VID) == 0)
306 break;
307
308 val |= ACPICPU_FLAG_P_FFH | ACPICPU_FLAG_P_FIDVID;
309 break;
310
311 case 0x10:
312 case 0x11:
313 val |= ACPICPU_FLAG_C_C1E;
314 /* FALLTHROUGH */
315
316 case 0x14: /* AMD Fusion */
317
318 /*
319 * Like with Intel, detect invariant TSC,
320 * MSR-based P-states, and AMD's "turbo"
321 * (Core Performance Boost), respectively.
322 */
323 if ((regs[3] & CPUID_APM_TSC) != 0)
324 val &= ~ACPICPU_FLAG_C_TSC;
325
326 if ((regs[3] & CPUID_APM_HWP) != 0)
327 val |= ACPICPU_FLAG_P_FFH;
328
329 if ((regs[3] & CPUID_APM_CPB) != 0)
330 val |= ACPICPU_FLAG_P_TURBO;
331
332 /*
333 * Also check for APERF and MPERF,
334 * first available in the family 10h.
335 */
336 if (cpuid_level >= 0x06) {
337
338 x86_cpuid(0x00000006, regs);
339
340 if ((regs[2] & CPUID_DSPM_HWF) != 0)
341 val |= ACPICPU_FLAG_P_HW;
342 }
343
344 break;
345 }
346
347 break;
348 }
349
350 /*
351 * There are several erratums for PIIX4.
352 */
353 if (pci_find_device(&pa, acpicpu_md_quirk_piix4) != 0)
354 val |= ACPICPU_FLAG_PIIX4;
355
356 return val;
357 }
358
359 static int
360 acpicpu_md_quirk_piix4(struct pci_attach_args *pa)
361 {
362
363 /*
364 * XXX: The pci_find_device(9) function only
365 * deals with attached devices. Change this
366 * to use something like pci_device_foreach().
367 */
368 if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_INTEL)
369 return 0;
370
371 if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82371AB_ISA ||
372 PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82440MX_PMC)
373 return 1;
374
375 return 0;
376 }
377
378 void
379 acpicpu_md_quirk_c1e(void)
380 {
381 const uint64_t c1e = MSR_CMPHALT_SMI | MSR_CMPHALT_C1E;
382 uint64_t val;
383
384 val = rdmsr(MSR_CMPHALT);
385
386 if ((val & c1e) != 0)
387 wrmsr(MSR_CMPHALT, val & ~c1e);
388 }
389
390 int
391 acpicpu_md_cstate_start(struct acpicpu_softc *sc)
392 {
393 const size_t size = sizeof(native_idle_text);
394 struct acpicpu_cstate *cs;
395 bool ipi = false;
396 int i;
397
398 /*
399 * Save the cpu_idle(9) loop used by default.
400 */
401 x86_cpu_idle_get(&native_idle, native_idle_text, size);
402
403 for (i = 0; i < ACPI_C_STATE_COUNT; i++) {
404
405 cs = &sc->sc_cstate[i];
406
407 if (cs->cs_method == ACPICPU_C_STATE_HALT) {
408 ipi = true;
409 break;
410 }
411 }
412
413 x86_cpu_idle_set(acpicpu_cstate_idle, "acpi", ipi);
414
415 return 0;
416 }
417
418 int
419 acpicpu_md_cstate_stop(void)
420 {
421 uint64_t xc;
422 bool ipi;
423
424 ipi = (native_idle != x86_cpu_idle_halt) ? false : true;
425 x86_cpu_idle_set(native_idle, native_idle_text, ipi);
426
427 /*
428 * Run a cross-call to ensure that all CPUs are
429 * out from the ACPI idle-loop before detachment.
430 */
431 xc = xc_broadcast(0, (xcfunc_t)nullop, NULL, NULL);
432 xc_wait(xc);
433
434 return 0;
435 }
436
437 /*
438 * Called with interrupts disabled.
439 * Caller should enable interrupts after return.
440 */
441 void
442 acpicpu_md_cstate_enter(int method, int state)
443 {
444 struct cpu_info *ci = curcpu();
445
446 switch (method) {
447
448 case ACPICPU_C_STATE_FFH:
449
450 x86_enable_intr();
451 x86_monitor(&ci->ci_want_resched, 0, 0);
452
453 if (__predict_false(ci->ci_want_resched != 0))
454 return;
455
456 x86_mwait((state - 1) << 4, 0);
457 break;
458
459 case ACPICPU_C_STATE_HALT:
460
461 if (__predict_false(ci->ci_want_resched != 0))
462 return;
463
464 x86_stihlt();
465 break;
466 }
467 }
468
469 int
470 acpicpu_md_pstate_start(struct acpicpu_softc *sc)
471 {
472 const uint64_t est = __BIT(16);
473 uint64_t val;
474
475 if ((sc->sc_flags & ACPICPU_FLAG_P) == 0)
476 return ENODEV;
477
478 switch (cpu_vendor) {
479
480 case CPUVENDOR_IDT:
481 case CPUVENDOR_INTEL:
482
483 /*
484 * Make sure EST is enabled.
485 */
486 val = rdmsr(MSR_MISC_ENABLE);
487
488 if ((val & est) == 0) {
489
490 val |= est;
491
492 wrmsr(MSR_MISC_ENABLE, val);
493 val = rdmsr(MSR_MISC_ENABLE);
494
495 if ((val & est) == 0)
496 return ENOTTY;
497 }
498 }
499
500 /*
501 * Reset the APERF and MPERF counters.
502 */
503 if ((sc->sc_flags & ACPICPU_FLAG_P_HW) != 0)
504 acpicpu_md_pstate_percent_reset(sc);
505
506 return acpicpu_md_pstate_sysctl_init();
507 }
508
509 int
510 acpicpu_md_pstate_stop(void)
511 {
512
513 if (acpicpu_log != NULL)
514 sysctl_teardown(&acpicpu_log);
515
516 return 0;
517 }
518
519 int
520 acpicpu_md_pstate_pss(struct acpicpu_softc *sc)
521 {
522 struct acpicpu_pstate *ps, msr;
523 struct cpu_info *ci = curcpu();
524 uint32_t family, i = 0;
525
526 (void)memset(&msr, 0, sizeof(struct acpicpu_pstate));
527
528 switch (cpu_vendor) {
529
530 case CPUVENDOR_IDT:
531 case CPUVENDOR_INTEL:
532
533 /*
534 * If the so-called Turbo Boost is present,
535 * the P0-state is always the "turbo state".
536 * It is shown as the P1 frequency + 1 MHz.
537 *
538 * For discussion, see:
539 *
540 * Intel Corporation: Intel Turbo Boost Technology
541 * in Intel Core(tm) Microarchitectures (Nehalem)
542 * Based Processors. White Paper, November 2008.
543 */
544 if ((sc->sc_flags & ACPICPU_FLAG_P_TURBO) != 0) {
545
546 ps = &sc->sc_pstate[0];
547
548 if (ps->ps_freq == sc->sc_pstate[1].ps_freq + 1)
549 ps->ps_flags |= ACPICPU_FLAG_P_TURBO;
550 }
551
552 msr.ps_control_addr = MSR_PERF_CTL;
553 msr.ps_control_mask = __BITS(0, 15);
554
555 msr.ps_status_addr = MSR_PERF_STATUS;
556 msr.ps_status_mask = __BITS(0, 15);
557 break;
558
559 case CPUVENDOR_AMD:
560
561 if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
562 msr.ps_flags |= ACPICPU_FLAG_P_FIDVID;
563
564 family = CPUID2FAMILY(ci->ci_signature);
565
566 if (family == 0xf)
567 family += CPUID2EXTFAMILY(ci->ci_signature);
568
569 switch (family) {
570
571 case 0x0f:
572 msr.ps_control_addr = MSR_0FH_CONTROL;
573 msr.ps_status_addr = MSR_0FH_STATUS;
574 break;
575
576 case 0x10:
577 case 0x11:
578 case 0x14: /* AMD Fusion */
579 msr.ps_control_addr = MSR_10H_CONTROL;
580 msr.ps_control_mask = __BITS(0, 2);
581
582 msr.ps_status_addr = MSR_10H_STATUS;
583 msr.ps_status_mask = __BITS(0, 2);
584 break;
585
586 default:
587
588 if ((sc->sc_flags & ACPICPU_FLAG_P_XPSS) == 0)
589 return EOPNOTSUPP;
590 }
591
592 break;
593
594 default:
595 return ENODEV;
596 }
597
598 /*
599 * Fill the P-state structures with MSR addresses that are
600 * known to be correct. If we do not know the addresses,
601 * leave the values intact. If a vendor uses XPSS, we do
602 * not necessarily need to do anything to support new CPUs.
603 */
604 while (i < sc->sc_pstate_count) {
605
606 ps = &sc->sc_pstate[i];
607
608 if (msr.ps_flags != 0)
609 ps->ps_flags |= msr.ps_flags;
610
611 if (msr.ps_status_addr != 0)
612 ps->ps_status_addr = msr.ps_status_addr;
613
614 if (msr.ps_status_mask != 0)
615 ps->ps_status_mask = msr.ps_status_mask;
616
617 if (msr.ps_control_addr != 0)
618 ps->ps_control_addr = msr.ps_control_addr;
619
620 if (msr.ps_control_mask != 0)
621 ps->ps_control_mask = msr.ps_control_mask;
622
623 i++;
624 }
625
626 return 0;
627 }
628
629 uint8_t
630 acpicpu_md_pstate_percent(struct acpicpu_softc *sc)
631 {
632 uint64_t aperf, mperf;
633 uint64_t rv = 0;
634
635 /*
636 * Read the IA32_APERF and IA32_MPERF counters. The first
637 * increments at the rate of the fixed maximum frequency
638 * configured during the boot, whereas APERF counts at the
639 * rate of the actual frequency. Note that the MSRs must be
640 * read without delay, and that only the ratio between
641 * IA32_APERF and IA32_MPERF is architecturally defined.
642 *
643 * The function thus returns the percentage of the actual
644 * frequency in terms of the maximum frequency of the calling
645 * CPU since the last call. A value zero implies an error.
646 *
647 * For further details, refer to:
648 *
649 * Intel Corporation: Intel 64 and IA-32 Architectures
650 * Software Developer's Manual. Section 13.2, Volume 3A:
651 * System Programming Guide, Part 1. July, 2008.
652 *
653 * Advanced Micro Devices: BIOS and Kernel Developer's
654 * Guide (BKDG) for AMD Family 10h Processors. Section
655 * 2.4.5, Revision 3.48, April 2010.
656 */
657 if (__predict_false((sc->sc_flags & ACPICPU_FLAG_P) == 0))
658 return 0;
659
660 if (__predict_false((sc->sc_flags & ACPICPU_FLAG_P_HW) == 0))
661 return 0;
662
663 aperf = sc->sc_pstate_aperf;
664 mperf = sc->sc_pstate_mperf;
665
666 x86_disable_intr();
667
668 sc->sc_pstate_aperf = rdmsr(MSR_APERF);
669 sc->sc_pstate_mperf = rdmsr(MSR_MPERF);
670
671 x86_enable_intr();
672
673 aperf = sc->sc_pstate_aperf - aperf;
674 mperf = sc->sc_pstate_mperf - mperf;
675
676 if (__predict_true(mperf != 0))
677 rv = (aperf * 100) / mperf;
678
679 return rv;
680 }
681
682 static void
683 acpicpu_md_pstate_percent_reset(struct acpicpu_softc *sc)
684 {
685 struct msr_rw_info msr;
686 uint64_t xc;
687
688 KASSERT((sc->sc_flags & ACPICPU_FLAG_P) != 0);
689 KASSERT((sc->sc_flags & ACPICPU_FLAG_P_HW) != 0);
690
691 msr.msr_value = 0;
692 msr.msr_read = false;
693 msr.msr_type = MSR_APERF;
694
695 xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
696 xc_wait(xc);
697
698 msr.msr_value = 0;
699 msr.msr_read = false;
700 msr.msr_type = MSR_MPERF;
701
702 xc = xc_broadcast(0, (xcfunc_t)x86_msr_xcall, &msr, NULL);
703 xc_wait(xc);
704
705 sc->sc_pstate_aperf = 0;
706 sc->sc_pstate_mperf = 0;
707 }
708
709 int
710 acpicpu_md_pstate_get(struct acpicpu_softc *sc, uint32_t *freq)
711 {
712 struct acpicpu_pstate *ps = NULL;
713 uint64_t val;
714 uint32_t i;
715
716 if ((sc->sc_flags & ACPICPU_FLAG_P_FIDVID) != 0)
717 return acpicpu_md_pstate_fidvid_get(sc, freq);
718
719 /*
720 * Pick any P-state for the status address.
721 */
722 for (i = 0; i < sc->sc_pstate_count; i++) {
723
724 ps = &sc->sc_pstate[i];
725
726 if (__predict_true(ps->ps_freq != 0))
727 break;
728 }
729
730 if (__predict_false(ps == NULL))
731 return ENODEV;
732
733 if (__predict_false(ps->ps_status_addr == 0))
734 return EINVAL;
735
736 val = rdmsr(ps->ps_status_addr);
737
738 if (__predict_true(ps->ps_status_mask != 0))
739 val = val & ps->ps_status_mask;
740
741 /*
742 * Search for the value from known P-states.
743 */
744 for (i = 0; i < sc->sc_pstate_count; i++) {
745
746 ps = &sc->sc_pstate[i];
747
748 if (__predict_false(ps->ps_freq == 0))
749 continue;
750
751 if (val == ps->ps_status) {
752 *freq = ps->ps_freq;
753 return 0;
754 }
755 }
756
757 return EIO;
758 }
759
760 int
761 acpicpu_md_pstate_set(struct acpicpu_pstate *ps)
762 {
763 uint64_t val;
764
765 if (__predict_false(ps->ps_control_addr == 0))
766 return EINVAL;
767
768 if ((ps->ps_flags & ACPICPU_FLAG_P_FIDVID) != 0)
769 return acpicpu_md_pstate_fidvid_set(ps);
770
771 val = ps->ps_control;
772
773 if (__predict_true(ps->ps_control_mask != 0))
774 val = val & ps->ps_control_mask;
775
776 wrmsr(ps->ps_control_addr, val);
777 DELAY(ps->ps_latency);
778
779 return 0;
780 }
781
782 static int
783 acpicpu_md_pstate_fidvid_get(struct acpicpu_softc *sc, uint32_t *freq)
784 {
785 struct acpicpu_pstate *ps;
786 uint32_t fid, i, vid;
787 uint32_t cfid, cvid;
788 int rv;
789
790 /*
791 * AMD family 0Fh needs special treatment.
792 * While it wants to use ACPI, it does not
793 * comply with the ACPI specifications.
794 */
795 rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
796
797 if (rv != 0)
798 return rv;
799
800 for (i = 0; i < sc->sc_pstate_count; i++) {
801
802 ps = &sc->sc_pstate[i];
803
804 if (__predict_false(ps->ps_freq == 0))
805 continue;
806
807 fid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_FID);
808 vid = __SHIFTOUT(ps->ps_status, ACPI_0FH_STATUS_VID);
809
810 if (cfid == fid && cvid == vid) {
811 *freq = ps->ps_freq;
812 return 0;
813 }
814 }
815
816 return EIO;
817 }
818
819 static int
820 acpicpu_md_pstate_fidvid_set(struct acpicpu_pstate *ps)
821 {
822 const uint64_t ctrl = ps->ps_control;
823 uint32_t cfid, cvid, fid, i, irt;
824 uint32_t pll, vco_cfid, vco_fid;
825 uint32_t val, vid, vst;
826 int rv;
827
828 rv = acpicpu_md_pstate_fidvid_read(&cfid, &cvid);
829
830 if (rv != 0)
831 return rv;
832
833 fid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_FID);
834 vid = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VID);
835 irt = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_IRT);
836 vst = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_VST);
837 pll = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_PLL);
838
839 vst = vst * 20;
840 pll = pll * 1000 / 5;
841 irt = 10 * __BIT(irt);
842
843 /*
844 * Phase 1.
845 */
846 while (cvid > vid) {
847
848 val = 1 << __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_MVS);
849 val = (val > cvid) ? 0 : cvid - val;
850
851 acpicpu_md_pstate_fidvid_write(cfid, val, 1, vst);
852 rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
853
854 if (rv != 0)
855 return rv;
856 }
857
858 i = __SHIFTOUT(ctrl, ACPI_0FH_CONTROL_RVO);
859
860 for (; i > 0 && cvid > 0; --i) {
861
862 acpicpu_md_pstate_fidvid_write(cfid, cvid - 1, 1, vst);
863 rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
864
865 if (rv != 0)
866 return rv;
867 }
868
869 /*
870 * Phase 2.
871 */
872 if (cfid != fid) {
873
874 vco_fid = FID_TO_VCO_FID(fid);
875 vco_cfid = FID_TO_VCO_FID(cfid);
876
877 while (abs(vco_fid - vco_cfid) > 2) {
878
879 if (fid <= cfid)
880 val = cfid - 2;
881 else {
882 val = (cfid > 6) ? cfid + 2 :
883 FID_TO_VCO_FID(cfid) + 2;
884 }
885
886 acpicpu_md_pstate_fidvid_write(val, cvid, pll, irt);
887 rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
888
889 if (rv != 0)
890 return rv;
891
892 vco_cfid = FID_TO_VCO_FID(cfid);
893 }
894
895 acpicpu_md_pstate_fidvid_write(fid, cvid, pll, irt);
896 rv = acpicpu_md_pstate_fidvid_read(&cfid, NULL);
897
898 if (rv != 0)
899 return rv;
900 }
901
902 /*
903 * Phase 3.
904 */
905 if (cvid != vid) {
906
907 acpicpu_md_pstate_fidvid_write(cfid, vid, 1, vst);
908 rv = acpicpu_md_pstate_fidvid_read(NULL, &cvid);
909
910 if (rv != 0)
911 return rv;
912 }
913
914 if (cfid != fid || cvid != vid)
915 return EIO;
916
917 return 0;
918 }
919
920 static int
921 acpicpu_md_pstate_fidvid_read(uint32_t *cfid, uint32_t *cvid)
922 {
923 int i = ACPICPU_P_STATE_RETRY * 100;
924 uint64_t val;
925
926 do {
927 val = rdmsr(MSR_0FH_STATUS);
928
929 } while (__SHIFTOUT(val, MSR_0FH_STATUS_PENDING) != 0 && --i >= 0);
930
931 if (i == 0)
932 return EAGAIN;
933
934 if (cfid != NULL)
935 *cfid = __SHIFTOUT(val, MSR_0FH_STATUS_CFID);
936
937 if (cvid != NULL)
938 *cvid = __SHIFTOUT(val, MSR_0FH_STATUS_CVID);
939
940 return 0;
941 }
942
943 static void
944 acpicpu_md_pstate_fidvid_write(uint32_t fid,
945 uint32_t vid, uint32_t cnt, uint32_t tmo)
946 {
947 uint64_t val = 0;
948
949 val |= __SHIFTIN(fid, MSR_0FH_CONTROL_FID);
950 val |= __SHIFTIN(vid, MSR_0FH_CONTROL_VID);
951 val |= __SHIFTIN(cnt, MSR_0FH_CONTROL_CNT);
952 val |= __SHIFTIN(0x1, MSR_0FH_CONTROL_CHG);
953
954 wrmsr(MSR_0FH_CONTROL, val);
955 DELAY(tmo);
956 }
957
958 int
959 acpicpu_md_tstate_get(struct acpicpu_softc *sc, uint32_t *percent)
960 {
961 struct acpicpu_tstate *ts;
962 uint64_t val;
963 uint32_t i;
964
965 val = rdmsr(MSR_THERM_CONTROL);
966
967 for (i = 0; i < sc->sc_tstate_count; i++) {
968
969 ts = &sc->sc_tstate[i];
970
971 if (ts->ts_percent == 0)
972 continue;
973
974 if (val == ts->ts_status) {
975 *percent = ts->ts_percent;
976 return 0;
977 }
978 }
979
980 return EIO;
981 }
982
983 int
984 acpicpu_md_tstate_set(struct acpicpu_tstate *ts)
985 {
986 uint64_t val;
987 uint8_t i;
988
989 val = ts->ts_control;
990 val = val & __BITS(1, 4);
991
992 wrmsr(MSR_THERM_CONTROL, val);
993
994 if (ts->ts_status == 0) {
995 DELAY(ts->ts_latency);
996 return 0;
997 }
998
999 for (i = val = 0; i < ACPICPU_T_STATE_RETRY; i++) {
1000
1001 val = rdmsr(MSR_THERM_CONTROL);
1002
1003 if (val == ts->ts_status)
1004 return 0;
1005
1006 DELAY(ts->ts_latency);
1007 }
1008
1009 return EAGAIN;
1010 }
1011
1012 /*
1013 * A kludge for backwards compatibility.
1014 */
1015 static int
1016 acpicpu_md_pstate_sysctl_init(void)
1017 {
1018 const struct sysctlnode *fnode, *mnode, *rnode;
1019 const char *str;
1020 int rv;
1021
1022 switch (cpu_vendor) {
1023
1024 case CPUVENDOR_IDT:
1025 case CPUVENDOR_INTEL:
1026 str = "est";
1027 break;
1028
1029 case CPUVENDOR_AMD:
1030 str = "powernow";
1031 break;
1032
1033 default:
1034 return ENODEV;
1035 }
1036
1037
1038 rv = sysctl_createv(&acpicpu_log, 0, NULL, &rnode,
1039 CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
1040 NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL);
1041
1042 if (rv != 0)
1043 goto fail;
1044
1045 rv = sysctl_createv(&acpicpu_log, 0, &rnode, &mnode,
1046 0, CTLTYPE_NODE, str, NULL,
1047 NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1048
1049 if (rv != 0)
1050 goto fail;
1051
1052 rv = sysctl_createv(&acpicpu_log, 0, &mnode, &fnode,
1053 0, CTLTYPE_NODE, "frequency", NULL,
1054 NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1055
1056 if (rv != 0)
1057 goto fail;
1058
1059 rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1060 CTLFLAG_READWRITE, CTLTYPE_INT, "target", NULL,
1061 acpicpu_md_pstate_sysctl_set, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1062
1063 if (rv != 0)
1064 goto fail;
1065
1066 rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1067 CTLFLAG_READONLY, CTLTYPE_INT, "current", NULL,
1068 acpicpu_md_pstate_sysctl_get, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1069
1070 if (rv != 0)
1071 goto fail;
1072
1073 rv = sysctl_createv(&acpicpu_log, 0, &fnode, &rnode,
1074 CTLFLAG_READONLY, CTLTYPE_STRING, "available", NULL,
1075 acpicpu_md_pstate_sysctl_all, 0, NULL, 0, CTL_CREATE, CTL_EOL);
1076
1077 if (rv != 0)
1078 goto fail;
1079
1080 return 0;
1081
1082 fail:
1083 if (acpicpu_log != NULL) {
1084 sysctl_teardown(&acpicpu_log);
1085 acpicpu_log = NULL;
1086 }
1087
1088 return rv;
1089 }
1090
1091 static int
1092 acpicpu_md_pstate_sysctl_get(SYSCTLFN_ARGS)
1093 {
1094 struct cpu_info *ci = curcpu();
1095 struct sysctlnode node;
1096 uint32_t freq;
1097 int err;
1098
1099 err = acpicpu_pstate_get(ci, &freq);
1100
1101 if (err != 0)
1102 return err;
1103
1104 node = *rnode;
1105 node.sysctl_data = &freq;
1106
1107 err = sysctl_lookup(SYSCTLFN_CALL(&node));
1108
1109 if (err != 0 || newp == NULL)
1110 return err;
1111
1112 return 0;
1113 }
1114
1115 static int
1116 acpicpu_md_pstate_sysctl_set(SYSCTLFN_ARGS)
1117 {
1118 struct cpu_info *ci = curcpu();
1119 struct sysctlnode node;
1120 uint32_t freq;
1121 int err;
1122
1123 err = acpicpu_pstate_get(ci, &freq);
1124
1125 if (err != 0)
1126 return err;
1127
1128 node = *rnode;
1129 node.sysctl_data = &freq;
1130
1131 err = sysctl_lookup(SYSCTLFN_CALL(&node));
1132
1133 if (err != 0 || newp == NULL)
1134 return err;
1135
1136 acpicpu_pstate_set(ci, freq);
1137
1138 return 0;
1139 }
1140
1141 static int
1142 acpicpu_md_pstate_sysctl_all(SYSCTLFN_ARGS)
1143 {
1144 struct cpu_info *ci = curcpu();
1145 struct acpicpu_softc *sc;
1146 struct sysctlnode node;
1147 char buf[1024];
1148 size_t len;
1149 uint32_t i;
1150 int err;
1151
1152 sc = acpicpu_sc[ci->ci_acpiid];
1153
1154 if (sc == NULL)
1155 return ENXIO;
1156
1157 (void)memset(&buf, 0, sizeof(buf));
1158
1159 mutex_enter(&sc->sc_mtx);
1160
1161 for (len = 0, i = sc->sc_pstate_max; i < sc->sc_pstate_count; i++) {
1162
1163 if (sc->sc_pstate[i].ps_freq == 0)
1164 continue;
1165
1166 len += snprintf(buf + len, sizeof(buf) - len, "%u%s",
1167 sc->sc_pstate[i].ps_freq,
1168 i < (sc->sc_pstate_count - 1) ? " " : "");
1169 }
1170
1171 mutex_exit(&sc->sc_mtx);
1172
1173 node = *rnode;
1174 node.sysctl_data = buf;
1175
1176 err = sysctl_lookup(SYSCTLFN_CALL(&node));
1177
1178 if (err != 0 || newp == NULL)
1179 return err;
1180
1181 return 0;
1182 }
1183
1184