cpu.h revision 1.35 1 1.35 rmind /* $NetBSD: cpu.h,v 1.35 2011/06/12 03:35:50 rmind Exp $ */
2 1.1 ad
3 1.1 ad /*-
4 1.1 ad * Copyright (c) 1990 The Regents of the University of California.
5 1.1 ad * All rights reserved.
6 1.1 ad *
7 1.1 ad * This code is derived from software contributed to Berkeley by
8 1.1 ad * William Jolitz.
9 1.1 ad *
10 1.1 ad * Redistribution and use in source and binary forms, with or without
11 1.1 ad * modification, are permitted provided that the following conditions
12 1.1 ad * are met:
13 1.1 ad * 1. Redistributions of source code must retain the above copyright
14 1.1 ad * notice, this list of conditions and the following disclaimer.
15 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ad * notice, this list of conditions and the following disclaimer in the
17 1.1 ad * documentation and/or other materials provided with the distribution.
18 1.1 ad * 3. Neither the name of the University nor the names of its contributors
19 1.1 ad * may be used to endorse or promote products derived from this software
20 1.1 ad * without specific prior written permission.
21 1.1 ad *
22 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23 1.1 ad * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26 1.1 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 ad * SUCH DAMAGE.
33 1.1 ad *
34 1.1 ad * @(#)cpu.h 5.4 (Berkeley) 5/9/91
35 1.1 ad */
36 1.1 ad
37 1.1 ad #ifndef _X86_CPU_H_
38 1.1 ad #define _X86_CPU_H_
39 1.1 ad
40 1.32 mrg #if defined(_KERNEL) || defined(_STANDALONE)
41 1.32 mrg #include <sys/types.h>
42 1.32 mrg #else
43 1.32 mrg #include <stdbool.h>
44 1.32 mrg #endif /* _KERNEL || _STANDALONE */
45 1.32 mrg
46 1.11 ad #if defined(_KERNEL) || defined(_KMEMUSER)
47 1.1 ad #if defined(_KERNEL_OPT)
48 1.1 ad #include "opt_xen.h"
49 1.1 ad #ifdef i386
50 1.1 ad #include "opt_user_ldt.h"
51 1.1 ad #include "opt_vm86.h"
52 1.1 ad #endif
53 1.1 ad #endif
54 1.1 ad
55 1.1 ad /*
56 1.1 ad * Definitions unique to x86 cpu support.
57 1.1 ad */
58 1.1 ad #include <machine/frame.h>
59 1.23 jym #include <machine/pte.h>
60 1.1 ad #include <machine/segments.h>
61 1.1 ad #include <machine/tss.h>
62 1.1 ad #include <machine/intrdefs.h>
63 1.1 ad
64 1.1 ad #include <x86/cacheinfo.h>
65 1.1 ad
66 1.1 ad #include <sys/cpu_data.h>
67 1.9 mrg #include <sys/evcnt.h>
68 1.19 cegger #include <sys/device_if.h> /* for device_t */
69 1.1 ad
70 1.1 ad struct intrsource;
71 1.1 ad struct pmap;
72 1.1 ad struct device;
73 1.1 ad
74 1.1 ad #ifdef __x86_64__
75 1.1 ad #define i386tss x86_64_tss
76 1.1 ad #endif
77 1.1 ad
78 1.1 ad #define NIOPORTS 1024 /* # of ports we allow to be mapped */
79 1.1 ad #define IOMAPSIZE (NIOPORTS / 8) /* I/O bitmap size in bytes */
80 1.1 ad
81 1.1 ad /*
82 1.1 ad * a bunch of this belongs in cpuvar.h; move it later..
83 1.1 ad */
84 1.1 ad
85 1.1 ad struct cpu_info {
86 1.26 christos struct cpu_data ci_data; /* MI per-cpu data */
87 1.19 cegger device_t ci_dev; /* pointer to our device */
88 1.1 ad struct cpu_info *ci_self; /* self-pointer */
89 1.1 ad volatile struct vcpu_info *ci_vcpu; /* for XEN */
90 1.1 ad void *ci_tlog_base; /* Trap log base */
91 1.1 ad int32_t ci_tlog_offset; /* Trap log current offset */
92 1.1 ad
93 1.1 ad /*
94 1.1 ad * Will be accessed by other CPUs.
95 1.1 ad */
96 1.1 ad struct cpu_info *ci_next; /* next cpu */
97 1.1 ad struct lwp *ci_curlwp; /* current owner of the processor */
98 1.1 ad struct lwp *ci_fpcurlwp; /* current owner of the FPU */
99 1.1 ad int ci_fpsaving; /* save in progress */
100 1.1 ad int ci_fpused; /* XEN: FPU was used by curlwp */
101 1.1 ad cpuid_t ci_cpuid; /* our CPU ID */
102 1.1 ad int ci_cpumask; /* (1 << CPU ID) */
103 1.24 jruoho uint32_t ci_acpiid; /* our ACPI/MADT ID */
104 1.19 cegger uint32_t ci_initapicid; /* our intitial APIC ID */
105 1.1 ad
106 1.1 ad /*
107 1.1 ad * Private members.
108 1.1 ad */
109 1.1 ad struct evcnt ci_tlb_evcnt; /* tlb shootdown counter */
110 1.1 ad struct pmap *ci_pmap; /* current pmap */
111 1.1 ad int ci_need_tlbwait; /* need to wait for TLB invalidations */
112 1.1 ad int ci_want_pmapload; /* pmap_load() is needed */
113 1.1 ad volatile int ci_tlbstate; /* one of TLBSTATE_ states. see below */
114 1.1 ad #define TLBSTATE_VALID 0 /* all user tlbs are valid */
115 1.1 ad #define TLBSTATE_LAZY 1 /* tlbs are valid but won't be kept uptodate */
116 1.1 ad #define TLBSTATE_STALE 2 /* we might have stale user tlbs */
117 1.3 ad int ci_curldt; /* current LDT descriptor */
118 1.16 ad int ci_nintrhand; /* number of H/W interrupt handlers */
119 1.1 ad uint64_t ci_scratch;
120 1.35 rmind uintptr_t ci_pmap_data[128 / sizeof(uintptr_t)];
121 1.1 ad
122 1.1 ad #ifdef XEN
123 1.1 ad struct iplsource *ci_isources[NIPL];
124 1.1 ad #else
125 1.1 ad struct intrsource *ci_isources[MAX_INTR_SOURCES];
126 1.1 ad #endif
127 1.1 ad volatile int ci_mtx_count; /* Negative count of spin mutexes */
128 1.1 ad volatile int ci_mtx_oldspl; /* Old SPL at this ci_idepth */
129 1.1 ad
130 1.1 ad /* The following must be aligned for cmpxchg8b. */
131 1.1 ad struct {
132 1.1 ad uint32_t ipending;
133 1.1 ad int ilevel;
134 1.1 ad } ci_istate __aligned(8);
135 1.1 ad #define ci_ipending ci_istate.ipending
136 1.1 ad #define ci_ilevel ci_istate.ilevel
137 1.1 ad
138 1.1 ad int ci_idepth;
139 1.1 ad void * ci_intrstack;
140 1.1 ad uint32_t ci_imask[NIPL];
141 1.1 ad uint32_t ci_iunmask[NIPL];
142 1.1 ad
143 1.1 ad uint32_t ci_flags; /* flags; see below */
144 1.1 ad uint32_t ci_ipis; /* interprocessor interrupts pending */
145 1.19 cegger uint32_t sc_apic_version; /* local APIC version */
146 1.1 ad
147 1.1 ad uint32_t ci_signature; /* X86 cpuid type */
148 1.1 ad uint32_t ci_vendor[4]; /* vendor string */
149 1.1 ad uint32_t ci_cpu_serial[3]; /* PIII serial number */
150 1.1 ad volatile uint32_t ci_lapic_counter;
151 1.1 ad
152 1.21 jym uint32_t ci_feat_val[5]; /* X86 CPUID feature bits
153 1.21 jym * [0] basic features %edx
154 1.21 jym * [1] basic features %ecx
155 1.21 jym * [2] extended features %edx
156 1.21 jym * [3] extended features %ecx
157 1.21 jym * [4] VIA padlock features
158 1.21 jym */
159 1.21 jym
160 1.1 ad const struct cpu_functions *ci_func; /* start/stop functions */
161 1.1 ad struct trapframe *ci_ddb_regs;
162 1.1 ad
163 1.1 ad u_int ci_cflush_lsize; /* CFLUSH insn line size */
164 1.1 ad struct x86_cache_info ci_cinfo[CAI_COUNT];
165 1.1 ad
166 1.1 ad union descriptor *ci_gdt;
167 1.1 ad
168 1.1 ad #ifdef i386
169 1.1 ad struct i386tss ci_doubleflt_tss;
170 1.1 ad struct i386tss ci_ddbipi_tss;
171 1.1 ad #endif
172 1.23 jym
173 1.23 jym #ifdef PAE
174 1.23 jym uint32_t ci_pae_l3_pdirpa; /* PA of L3 PD */
175 1.23 jym pd_entry_t * ci_pae_l3_pdir; /* VA pointer to L3 PD */
176 1.23 jym #endif
177 1.23 jym
178 1.23 jym #if defined(XEN) && defined(__x86_64__)
179 1.23 jym /* Currently active user PGD (can't use rcr3() with Xen) */
180 1.23 jym paddr_t ci_xen_current_user_pgd;
181 1.23 jym #endif
182 1.23 jym
183 1.1 ad char *ci_doubleflt_stack;
184 1.1 ad char *ci_ddbipi_stack;
185 1.1 ad
186 1.1 ad struct evcnt ci_ipi_events[X86_NIPI];
187 1.1 ad
188 1.30 jruoho device_t ci_frequency; /* Frequency scaling technology */
189 1.27 jmcneill device_t ci_padlock; /* VIA PadLock private storage */
190 1.31 jruoho device_t ci_temperature; /* Intel coretemp(4) or equivalent */
191 1.1 ad
192 1.1 ad struct i386tss ci_tss; /* Per-cpu TSS; shared among LWPs */
193 1.1 ad char ci_iomap[IOMAPSIZE]; /* I/O Bitmap */
194 1.1 ad int ci_tss_sel; /* TSS selector of this cpu */
195 1.1 ad
196 1.1 ad /*
197 1.1 ad * The following two are actually region_descriptors,
198 1.1 ad * but that would pollute the namespace.
199 1.1 ad */
200 1.1 ad uintptr_t ci_suspend_gdt;
201 1.1 ad uint16_t ci_suspend_gdt_padding;
202 1.1 ad uintptr_t ci_suspend_idt;
203 1.1 ad uint16_t ci_suspend_idt_padding;
204 1.1 ad
205 1.1 ad uint16_t ci_suspend_tr;
206 1.1 ad uint16_t ci_suspend_ldt;
207 1.1 ad uintptr_t ci_suspend_fs;
208 1.1 ad uintptr_t ci_suspend_gs;
209 1.1 ad uintptr_t ci_suspend_kgs;
210 1.1 ad uintptr_t ci_suspend_efer;
211 1.1 ad uintptr_t ci_suspend_reg[12];
212 1.1 ad uintptr_t ci_suspend_cr0;
213 1.1 ad uintptr_t ci_suspend_cr2;
214 1.1 ad uintptr_t ci_suspend_cr3;
215 1.1 ad uintptr_t ci_suspend_cr4;
216 1.1 ad uintptr_t ci_suspend_cr8;
217 1.1 ad
218 1.1 ad /* The following must be in a single cache line. */
219 1.1 ad int ci_want_resched __aligned(64);
220 1.1 ad int ci_padout __aligned(64);
221 1.1 ad };
222 1.1 ad
223 1.1 ad /*
224 1.15 rmind * Macros to handle (some) trapframe registers for common x86 code.
225 1.15 rmind */
226 1.15 rmind #ifdef __x86_64__
227 1.15 rmind #define X86_TF_RAX(tf) tf->tf_rax
228 1.15 rmind #define X86_TF_RDX(tf) tf->tf_rdx
229 1.15 rmind #define X86_TF_RSP(tf) tf->tf_rsp
230 1.15 rmind #define X86_TF_RIP(tf) tf->tf_rip
231 1.15 rmind #define X86_TF_RFLAGS(tf) tf->tf_rflags
232 1.15 rmind #else
233 1.15 rmind #define X86_TF_RAX(tf) tf->tf_eax
234 1.15 rmind #define X86_TF_RDX(tf) tf->tf_edx
235 1.15 rmind #define X86_TF_RSP(tf) tf->tf_esp
236 1.15 rmind #define X86_TF_RIP(tf) tf->tf_eip
237 1.15 rmind #define X86_TF_RFLAGS(tf) tf->tf_eflags
238 1.15 rmind #endif
239 1.15 rmind
240 1.15 rmind /*
241 1.1 ad * Processor flag notes: The "primary" CPU has certain MI-defined
242 1.1 ad * roles (mostly relating to hardclock handling); we distinguish
243 1.1 ad * betwen the processor which booted us, and the processor currently
244 1.1 ad * holding the "primary" role just to give us the flexibility later to
245 1.1 ad * change primaries should we be sufficiently twisted.
246 1.1 ad */
247 1.1 ad
248 1.1 ad #define CPUF_BSP 0x0001 /* CPU is the original BSP */
249 1.1 ad #define CPUF_AP 0x0002 /* CPU is an AP */
250 1.1 ad #define CPUF_SP 0x0004 /* CPU is only processor */
251 1.1 ad #define CPUF_PRIMARY 0x0008 /* CPU is active primary processor */
252 1.1 ad
253 1.1 ad #define CPUF_SYNCTSC 0x0800 /* Synchronize TSC */
254 1.1 ad #define CPUF_PRESENT 0x1000 /* CPU is present */
255 1.1 ad #define CPUF_RUNNING 0x2000 /* CPU is running */
256 1.1 ad #define CPUF_PAUSE 0x4000 /* CPU is paused in DDB */
257 1.1 ad #define CPUF_GO 0x8000 /* CPU should start running */
258 1.1 ad
259 1.1 ad /*
260 1.1 ad * We statically allocate the CPU info for the primary CPU (or,
261 1.1 ad * the only CPU on uniprocessors), and the primary CPU is the
262 1.1 ad * first CPU on the CPU info list.
263 1.1 ad */
264 1.1 ad extern struct cpu_info cpu_info_primary;
265 1.1 ad extern struct cpu_info *cpu_info_list;
266 1.1 ad
267 1.1 ad #define CPU_INFO_ITERATOR int
268 1.1 ad #define CPU_INFO_FOREACH(cii, ci) cii = 0, ci = cpu_info_list; \
269 1.1 ad ci != NULL; ci = ci->ci_next
270 1.1 ad
271 1.1 ad #define CPU_STARTUP(_ci, _target) ((_ci)->ci_func->start(_ci, _target))
272 1.1 ad #define CPU_STOP(_ci) ((_ci)->ci_func->stop(_ci))
273 1.1 ad #define CPU_START_CLEANUP(_ci) ((_ci)->ci_func->cleanup(_ci))
274 1.1 ad
275 1.10 pooka #if !defined(__GNUC__) || defined(_MODULE)
276 1.1 ad /* For non-GCC and modules */
277 1.1 ad struct cpu_info *x86_curcpu(void);
278 1.1 ad void cpu_set_curpri(int);
279 1.5 ad # ifdef __GNUC__
280 1.5 ad lwp_t *x86_curlwp(void) __attribute__ ((const));
281 1.5 ad # else
282 1.5 ad lwp_t *x86_curlwp(void);
283 1.5 ad # endif
284 1.1 ad #endif
285 1.1 ad
286 1.4 ad #define cpu_number() (cpu_index(curcpu()))
287 1.1 ad
288 1.1 ad #define CPU_IS_PRIMARY(ci) ((ci)->ci_flags & CPUF_PRIMARY)
289 1.1 ad
290 1.1 ad #define X86_AST_GENERIC 0x01
291 1.1 ad #define X86_AST_PREEMPT 0x02
292 1.1 ad
293 1.1 ad #define aston(l, why) ((l)->l_md.md_astpending |= (why))
294 1.1 ad #define cpu_did_resched(l) ((l)->l_md.md_astpending &= ~X86_AST_PREEMPT)
295 1.1 ad
296 1.1 ad void cpu_boot_secondary_processors(void);
297 1.1 ad void cpu_init_idle_lwps(void);
298 1.1 ad void cpu_init_msrs(struct cpu_info *, bool);
299 1.23 jym void cpu_load_pmap(struct pmap *);
300 1.1 ad
301 1.1 ad extern uint32_t cpus_attached;
302 1.1 ad #ifndef XEN
303 1.1 ad #define curcpu() x86_curcpu()
304 1.1 ad #define curlwp x86_curlwp()
305 1.1 ad #else
306 1.1 ad /* XXX initgdt() calls pmap_kenter_pa() which calls splvm() before %fs is set */
307 1.1 ad #define curcpu() (&cpu_info_primary)
308 1.1 ad #define curlwp curcpu()->ci_curlwp
309 1.1 ad #endif
310 1.18 rmind #define curpcb ((struct pcb *)lwp_getpcb(curlwp))
311 1.1 ad
312 1.1 ad /*
313 1.1 ad * Arguments to hardclock, softclock and statclock
314 1.1 ad * encapsulate the previous machine state in an opaque
315 1.1 ad * clockframe; for now, use generic intrframe.
316 1.1 ad */
317 1.1 ad struct clockframe {
318 1.1 ad struct intrframe cf_if;
319 1.1 ad };
320 1.1 ad
321 1.1 ad /*
322 1.1 ad * Give a profiling tick to the current process when the user profiling
323 1.1 ad * buffer pages are invalid. On the i386, request an ast to send us
324 1.1 ad * through trap(), marking the proc as needing a profiling tick.
325 1.1 ad */
326 1.1 ad extern void cpu_need_proftick(struct lwp *l);
327 1.1 ad
328 1.1 ad /*
329 1.1 ad * Notify the LWP l that it has a signal pending, process as soon as
330 1.1 ad * possible.
331 1.1 ad */
332 1.1 ad extern void cpu_signotify(struct lwp *);
333 1.1 ad
334 1.1 ad /*
335 1.1 ad * We need a machine-independent name for this.
336 1.1 ad */
337 1.1 ad extern void (*delay_func)(unsigned int);
338 1.1 ad struct timeval;
339 1.1 ad
340 1.1 ad #define DELAY(x) (*delay_func)(x)
341 1.1 ad #define delay(x) (*delay_func)(x)
342 1.1 ad
343 1.1 ad extern int biosbasemem;
344 1.1 ad extern int biosextmem;
345 1.1 ad extern int cpu;
346 1.1 ad extern int cpuid_level;
347 1.1 ad extern int cpu_class;
348 1.1 ad extern char cpu_brand_string[];
349 1.1 ad
350 1.1 ad extern int i386_use_fxsave;
351 1.25 jym extern int i386_use_pae;
352 1.1 ad extern int i386_has_sse;
353 1.1 ad extern int i386_has_sse2;
354 1.1 ad
355 1.1 ad extern void (*x86_cpu_idle)(void);
356 1.1 ad #define cpu_idle() (*x86_cpu_idle)()
357 1.1 ad
358 1.1 ad /* machdep.c */
359 1.1 ad void dumpconf(void);
360 1.1 ad void cpu_reset(void);
361 1.1 ad void i386_proc0_tss_ldt_init(void);
362 1.1 ad void dumpconf(void);
363 1.1 ad void cpu_reset(void);
364 1.1 ad void x86_64_proc0_tss_ldt_init(void);
365 1.1 ad void x86_64_init_pcb_tss_ldt(struct cpu_info *);
366 1.1 ad
367 1.1 ad /* longrun.c */
368 1.1 ad u_int tmx86_get_longrun_mode(void);
369 1.1 ad void tmx86_get_longrun_status(u_int *, u_int *, u_int *);
370 1.1 ad void tmx86_init_longrun(void);
371 1.1 ad
372 1.1 ad /* identcpu.c */
373 1.1 ad void cpu_probe(struct cpu_info *);
374 1.1 ad void cpu_identify(struct cpu_info *);
375 1.1 ad
376 1.17 rmind /* cpu_topology.c */
377 1.20 rmind void x86_cpu_topology(struct cpu_info *);
378 1.17 rmind
379 1.1 ad /* vm_machdep.c */
380 1.1 ad void cpu_proc_fork(struct proc *, struct proc *);
381 1.1 ad
382 1.1 ad /* locore.s */
383 1.1 ad struct region_descriptor;
384 1.1 ad void lgdt(struct region_descriptor *);
385 1.1 ad #ifdef XEN
386 1.1 ad void lgdt_finish(void);
387 1.1 ad void i386_switch_context(lwp_t *);
388 1.1 ad #endif
389 1.1 ad
390 1.1 ad struct pcb;
391 1.1 ad void savectx(struct pcb *);
392 1.1 ad void lwp_trampoline(void);
393 1.1 ad void child_trampoline(void);
394 1.1 ad #ifdef XEN
395 1.1 ad void startrtclock(void);
396 1.1 ad void xen_delay(unsigned int);
397 1.1 ad void xen_initclocks(void);
398 1.1 ad #else
399 1.1 ad /* clock.c */
400 1.1 ad void initrtclock(u_long);
401 1.1 ad void startrtclock(void);
402 1.1 ad void i8254_delay(unsigned int);
403 1.1 ad void i8254_microtime(struct timeval *);
404 1.1 ad void i8254_initclocks(void);
405 1.1 ad #endif
406 1.1 ad
407 1.1 ad /* cpu.c */
408 1.1 ad
409 1.1 ad void cpu_probe_features(struct cpu_info *);
410 1.1 ad
411 1.1 ad /* npx.c */
412 1.1 ad void npxsave_lwp(struct lwp *, bool);
413 1.1 ad void npxsave_cpu(bool);
414 1.1 ad
415 1.1 ad /* vm_machdep.c */
416 1.13 rmind paddr_t kvtop(void *);
417 1.1 ad
418 1.1 ad #ifdef USER_LDT
419 1.1 ad /* sys_machdep.h */
420 1.1 ad int x86_get_ldt(struct lwp *, void *, register_t *);
421 1.1 ad int x86_set_ldt(struct lwp *, void *, register_t *);
422 1.1 ad #endif
423 1.1 ad
424 1.1 ad /* isa_machdep.c */
425 1.1 ad void isa_defaultirq(void);
426 1.1 ad int isa_nmi(void);
427 1.1 ad
428 1.1 ad #ifdef VM86
429 1.1 ad /* vm86.c */
430 1.1 ad void vm86_gpfault(struct lwp *, int);
431 1.1 ad #endif /* VM86 */
432 1.1 ad
433 1.1 ad /* consinit.c */
434 1.1 ad void kgdb_port_init(void);
435 1.1 ad
436 1.1 ad /* bus_machdep.c */
437 1.1 ad void x86_bus_space_init(void);
438 1.1 ad void x86_bus_space_mallocok(void);
439 1.1 ad
440 1.1 ad #include <machine/psl.h> /* Must be after struct cpu_info declaration */
441 1.1 ad
442 1.11 ad #endif /* _KERNEL || __KMEMUSER */
443 1.1 ad
444 1.1 ad /*
445 1.1 ad * CTL_MACHDEP definitions.
446 1.1 ad */
447 1.1 ad #define CPU_CONSDEV 1 /* dev_t: console terminal device */
448 1.1 ad #define CPU_BIOSBASEMEM 2 /* int: bios-reported base mem (K) */
449 1.1 ad #define CPU_BIOSEXTMEM 3 /* int: bios-reported ext. mem (K) */
450 1.1 ad /* CPU_NKPDE 4 obsolete: int: number of kernel PDEs */
451 1.1 ad #define CPU_BOOTED_KERNEL 5 /* string: booted kernel name */
452 1.1 ad #define CPU_DISKINFO 6 /* struct disklist *:
453 1.1 ad * disk geometry information */
454 1.1 ad #define CPU_FPU_PRESENT 7 /* int: FPU is present */
455 1.1 ad #define CPU_OSFXSR 8 /* int: OS uses FXSAVE/FXRSTOR */
456 1.1 ad #define CPU_SSE 9 /* int: OS/CPU supports SSE */
457 1.1 ad #define CPU_SSE2 10 /* int: OS/CPU supports SSE2 */
458 1.1 ad #define CPU_TMLR_MODE 11 /* int: longrun mode
459 1.1 ad * 0: minimum frequency
460 1.1 ad * 1: economy
461 1.1 ad * 2: performance
462 1.1 ad * 3: maximum frequency
463 1.1 ad */
464 1.1 ad #define CPU_TMLR_FREQUENCY 12 /* int: current frequency */
465 1.1 ad #define CPU_TMLR_VOLTAGE 13 /* int: curret voltage */
466 1.1 ad #define CPU_TMLR_PERCENTAGE 14 /* int: current clock percentage */
467 1.1 ad #define CPU_MAXID 15 /* number of valid machdep ids */
468 1.1 ad
469 1.1 ad /*
470 1.1 ad * Structure for CPU_DISKINFO sysctl call.
471 1.1 ad * XXX this should be somewhere else.
472 1.1 ad */
473 1.1 ad #define MAX_BIOSDISKS 16
474 1.1 ad
475 1.1 ad struct disklist {
476 1.1 ad int dl_nbiosdisks; /* number of bios disks */
477 1.1 ad struct biosdisk_info {
478 1.1 ad int bi_dev; /* BIOS device # (0x80 ..) */
479 1.1 ad int bi_cyl; /* cylinders on disk */
480 1.1 ad int bi_head; /* heads per track */
481 1.1 ad int bi_sec; /* sectors per track */
482 1.1 ad uint64_t bi_lbasecs; /* total sec. (iff ext13) */
483 1.1 ad #define BIFLAG_INVALID 0x01
484 1.1 ad #define BIFLAG_EXTINT13 0x02
485 1.1 ad int bi_flags;
486 1.1 ad } dl_biosdisks[MAX_BIOSDISKS];
487 1.1 ad
488 1.1 ad int dl_nnativedisks; /* number of native disks */
489 1.1 ad struct nativedisk_info {
490 1.1 ad char ni_devname[16]; /* native device name */
491 1.1 ad int ni_nmatches; /* # of matches w/ BIOS */
492 1.1 ad int ni_biosmatches[MAX_BIOSDISKS]; /* indices in dl_biosdisks */
493 1.1 ad } dl_nativedisks[1]; /* actually longer */
494 1.1 ad };
495 1.1 ad #endif /* !_X86_CPU_H_ */
496