Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.100
      1 /*	$NetBSD: cpu.h,v 1.100 2018/11/18 23:50:48 cherry Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 1990 The Regents of the University of California.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to Berkeley by
      8  * William Jolitz.
      9  *
     10  * Redistribution and use in source and binary forms, with or without
     11  * modification, are permitted provided that the following conditions
     12  * are met:
     13  * 1. Redistributions of source code must retain the above copyright
     14  *    notice, this list of conditions and the following disclaimer.
     15  * 2. Redistributions in binary form must reproduce the above copyright
     16  *    notice, this list of conditions and the following disclaimer in the
     17  *    documentation and/or other materials provided with the distribution.
     18  * 3. Neither the name of the University nor the names of its contributors
     19  *    may be used to endorse or promote products derived from this software
     20  *    without specific prior written permission.
     21  *
     22  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     23  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     26  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32  * SUCH DAMAGE.
     33  *
     34  *	@(#)cpu.h	5.4 (Berkeley) 5/9/91
     35  */
     36 
     37 #ifndef _X86_CPU_H_
     38 #define _X86_CPU_H_
     39 
     40 #if defined(_KERNEL) || defined(_STANDALONE)
     41 #include <sys/types.h>
     42 #else
     43 #include <stdint.h>
     44 #include <stdbool.h>
     45 #endif /* _KERNEL || _STANDALONE */
     46 
     47 #if defined(_KERNEL) || defined(_KMEMUSER)
     48 #if defined(_KERNEL_OPT)
     49 #include "opt_xen.h"
     50 #include "opt_svs.h"
     51 #ifdef i386
     52 #include "opt_user_ldt.h"
     53 #endif
     54 #endif
     55 
     56 /*
     57  * Definitions unique to x86 cpu support.
     58  */
     59 #include <machine/frame.h>
     60 #include <machine/pte.h>
     61 #include <machine/segments.h>
     62 #include <machine/tss.h>
     63 #include <machine/intrdefs.h>
     64 
     65 #include <x86/cacheinfo.h>
     66 
     67 #include <sys/cpu_data.h>
     68 #include <sys/evcnt.h>
     69 #include <sys/device_if.h> /* for device_t */
     70 
     71 #ifdef XEN
     72 #include <xen/xen-public/xen.h>
     73 #include <xen/xen-public/event_channel.h>
     74 #include <sys/mutex.h>
     75 #endif /* XEN */
     76 
     77 struct intrsource;
     78 struct pmap;
     79 
     80 #ifdef __x86_64__
     81 #define	i386tss	x86_64_tss
     82 #endif
     83 
     84 #define	NIOPORTS	1024		/* # of ports we allow to be mapped */
     85 #define	IOMAPSIZE	(NIOPORTS / 8)	/* I/O bitmap size in bytes */
     86 
     87 struct cpu_tss {
     88 #ifdef i386
     89 	struct i386tss dblflt_tss;
     90 	struct i386tss ddbipi_tss;
     91 #endif
     92 	struct i386tss tss;
     93 	uint8_t iomap[IOMAPSIZE];
     94 } __packed;
     95 
     96 /*
     97  * Arguments to hardclock, softclock and statclock
     98  * encapsulate the previous machine state in an opaque
     99  * clockframe; for now, use generic intrframe.
    100  */
    101 struct clockframe {
    102 	struct intrframe cf_if;
    103 };
    104 
    105 /*
    106  * a bunch of this belongs in cpuvar.h; move it later..
    107  */
    108 
    109 struct cpu_info {
    110 	struct cpu_data ci_data;	/* MI per-cpu data */
    111 	device_t ci_dev;		/* pointer to our device */
    112 	struct cpu_info *ci_self;	/* self-pointer */
    113 	volatile struct vcpu_info *ci_vcpu; /* for XEN */
    114 
    115 	/*
    116 	 * Will be accessed by other CPUs.
    117 	 */
    118 	struct cpu_info *ci_next;	/* next cpu */
    119 	struct lwp *ci_curlwp;		/* current owner of the processor */
    120 	struct lwp *ci_fpcurlwp;	/* current owner of the FPU */
    121 	cpuid_t ci_cpuid;		/* our CPU ID */
    122 	uint32_t ci_acpiid;		/* our ACPI/MADT ID */
    123 	uint32_t ci_initapicid;		/* our initial APIC ID */
    124 
    125 	/*
    126 	 * Private members.
    127 	 */
    128 	struct pmap *ci_pmap;		/* current pmap */
    129 	int ci_want_pmapload;		/* pmap_load() is needed */
    130 	volatile int ci_tlbstate;	/* one of TLBSTATE_ states. see below */
    131 #define	TLBSTATE_VALID	0	/* all user tlbs are valid */
    132 #define	TLBSTATE_LAZY	1	/* tlbs are valid but won't be kept uptodate */
    133 #define	TLBSTATE_STALE	2	/* we might have stale user tlbs */
    134 	int ci_curldt;		/* current LDT descriptor */
    135 	int ci_nintrhand;	/* number of H/W interrupt handlers */
    136 	uint64_t ci_scratch;
    137 	uintptr_t ci_pmap_data[128 / sizeof(uintptr_t)];
    138 
    139 	struct intrsource *ci_isources[MAX_INTR_SOURCES];
    140 
    141 	volatile int	ci_mtx_count;	/* Negative count of spin mutexes */
    142 	volatile int	ci_mtx_oldspl;	/* Old SPL at this ci_idepth */
    143 
    144 	/* The following must be aligned for cmpxchg8b. */
    145 	struct {
    146 		uint32_t	ipending;
    147 		int		ilevel;
    148 	} ci_istate __aligned(8);
    149 #define ci_ipending	ci_istate.ipending
    150 #define	ci_ilevel	ci_istate.ilevel
    151 
    152 	int		ci_idepth;
    153 	void *		ci_intrstack;
    154 	uint32_t	ci_imask[NIPL];
    155 	uint32_t	ci_iunmask[NIPL];
    156 
    157 	uint32_t ci_flags;		/* flags; see below */
    158 	uint32_t ci_ipis;		/* interprocessor interrupts pending */
    159 
    160 	uint32_t	ci_signature;	 /* X86 cpuid type (cpuid.1.%eax) */
    161 	uint32_t	ci_vendor[4];	 /* vendor string */
    162 	uint32_t	ci_max_cpuid;	/* cpuid.0:%eax */
    163 	uint32_t	ci_max_ext_cpuid; /* cpuid.80000000:%eax */
    164 	volatile uint32_t	ci_lapic_counter;
    165 
    166 	uint32_t	ci_feat_val[8]; /* X86 CPUID feature bits */
    167 			/* [0] basic features cpuid.1:%edx
    168 			 * [1] basic features cpuid.1:%ecx (CPUID2_xxx bits)
    169 			 * [2] extended features cpuid:80000001:%edx
    170 			 * [3] extended features cpuid:80000001:%ecx
    171 			 * [4] VIA padlock features
    172 			 * [5] structured extended features cpuid.7:%ebx
    173 			 * [6] structured extended features cpuid.7:%ecx
    174 			 * [7] structured extended features cpuid.7:%edx
    175 			 */
    176 
    177 	const struct cpu_functions *ci_func;  /* start/stop functions */
    178 	struct trapframe *ci_ddb_regs;
    179 
    180 	u_int ci_cflush_lsize;	/* CLFLUSH insn line size */
    181 	struct x86_cache_info ci_cinfo[CAI_COUNT];
    182 
    183 	device_t	ci_frequency;	/* Frequency scaling technology */
    184 	device_t	ci_padlock;	/* VIA PadLock private storage */
    185 	device_t	ci_temperature;	/* Intel coretemp(4) or equivalent */
    186 	device_t	ci_vm;		/* Virtual machine guest driver */
    187 
    188 	/*
    189 	 * Segmentation-related data.
    190 	 */
    191 	union descriptor *ci_gdt;
    192 	struct cpu_tss	*ci_tss;	/* Per-cpu TSSes; shared among LWPs */
    193 	int ci_tss_sel;			/* TSS selector of this cpu */
    194 
    195 	/*
    196 	 * The following two are actually region_descriptors,
    197 	 * but that would pollute the namespace.
    198 	 */
    199 	uintptr_t	ci_suspend_gdt;
    200 	uint16_t	ci_suspend_gdt_padding;
    201 	uintptr_t	ci_suspend_idt;
    202 	uint16_t	ci_suspend_idt_padding;
    203 
    204 	uint16_t	ci_suspend_tr;
    205 	uint16_t	ci_suspend_ldt;
    206 	uintptr_t	ci_suspend_fs;
    207 	uintptr_t	ci_suspend_gs;
    208 	uintptr_t	ci_suspend_kgs;
    209 	uintptr_t	ci_suspend_efer;
    210 	uintptr_t	ci_suspend_reg[12];
    211 	uintptr_t	ci_suspend_cr0;
    212 	uintptr_t	ci_suspend_cr2;
    213 	uintptr_t	ci_suspend_cr3;
    214 	uintptr_t	ci_suspend_cr4;
    215 	uintptr_t	ci_suspend_cr8;
    216 
    217 	/* The following must be in a single cache line. */
    218 	int		ci_want_resched __aligned(64);
    219 	int		ci_padout __aligned(64);
    220 
    221 #ifndef __HAVE_DIRECT_MAP
    222 #define VPAGE_SRC 0
    223 #define VPAGE_DST 1
    224 #define VPAGE_ZER 2
    225 #define VPAGE_PTP 3
    226 #define VPAGE_MAX 4
    227 	vaddr_t		vpage[VPAGE_MAX];
    228 	pt_entry_t	*vpage_pte[VPAGE_MAX];
    229 #endif
    230 
    231 #ifdef PAE
    232 	uint32_t	ci_pae_l3_pdirpa; /* PA of L3 PD */
    233 	pd_entry_t *	ci_pae_l3_pdir; /* VA pointer to L3 PD */
    234 #endif
    235 
    236 #ifdef SVS
    237 	pd_entry_t *	ci_svs_updir;
    238 	paddr_t		ci_svs_updirpa;
    239 	paddr_t		ci_svs_kpdirpa;
    240 	kmutex_t	ci_svs_mtx;
    241 	pd_entry_t *	ci_svs_rsp0_pte;
    242 	vaddr_t		ci_svs_rsp0;
    243 	vaddr_t		ci_svs_ursp0;
    244 	vaddr_t		ci_svs_krsp0;
    245 	vaddr_t		ci_svs_utls;
    246 #endif
    247 
    248 #if defined(XEN)
    249 #if defined(PAE) || defined(__x86_64__)
    250 	/* Currently active user PGD (can't use rcr3() with Xen) */
    251 	pd_entry_t *	ci_kpm_pdir;	/* per-cpu PMD (va) */
    252 	paddr_t		ci_kpm_pdirpa;  /* per-cpu PMD (pa) */
    253 	kmutex_t	ci_kpm_mtx;
    254 #endif /* defined(PAE) || defined(__x86_64__) */
    255 
    256 #if defined(__x86_64__)
    257 	/* per-cpu version of normal_pdes */
    258 	pd_entry_t *	ci_normal_pdes[3]; /* Ok to hardcode. only for x86_64 && XEN */
    259 	paddr_t		ci_xen_current_user_pgd;
    260 #endif	/* defined(__x86_64__) */
    261 
    262 	u_long ci_evtmask[NR_EVENT_CHANNELS]; /* events allowed on this CPU */
    263 	struct evcnt ci_ipi_events[XEN_NIPIS];
    264 	evtchn_port_t ci_ipi_evtchn;
    265 	size_t		ci_xpq_idx;
    266 	/* Xen raw system time at which we last ran hardclock.  */
    267 	uint64_t	ci_xen_hardclock_systime_ns;
    268 
    269 	/*
    270 	 * Last TSC-adjusted local Xen system time we observed.  Used
    271 	 * to detect whether the Xen clock has gone backwards.
    272 	 */
    273 	uint64_t	ci_xen_last_systime_ns;
    274 
    275 	/*
    276 	 * Distance in nanoseconds from the local view of system time
    277 	 * to the global view of system time, if the local time is
    278 	 * behind the global time.
    279 	 */
    280 	uint64_t	ci_xen_systime_ns_skew;
    281 
    282 	/* Xen periodic timer interrupt handle.  */
    283 	struct intrhand	*ci_xen_timer_intrhand;
    284 
    285 	/*
    286 	 * Clockframe for timer interrupt handler.
    287 	 * Saved at entry via event callback.
    288 	 */
    289 	vaddr_t ci_xen_clockf_pc; /* RIP at last event interrupt */
    290 	bool ci_xen_clockf_usermode; /* Was the guest in usermode ? */
    291 
    292 	/* Event counters for various pathologies that might happen.  */
    293 	struct evcnt	ci_xen_cpu_tsc_backwards_evcnt;
    294 	struct evcnt	ci_xen_tsc_delta_negative_evcnt;
    295 	struct evcnt	ci_xen_raw_systime_wraparound_evcnt;
    296 	struct evcnt	ci_xen_raw_systime_backwards_evcnt;
    297 	struct evcnt	ci_xen_systime_backwards_hardclock_evcnt;
    298 	struct evcnt	ci_xen_missed_hardclock_evcnt;
    299 #else   /* defined(XEN) */
    300 	struct evcnt ci_ipi_events[X86_NIPI];
    301 #endif	/* defined(XEN) */
    302 
    303 };
    304 
    305 /*
    306  * Macros to handle (some) trapframe registers for common x86 code.
    307  */
    308 #ifdef __x86_64__
    309 #define	X86_TF_RAX(tf)		tf->tf_rax
    310 #define	X86_TF_RDX(tf)		tf->tf_rdx
    311 #define	X86_TF_RSP(tf)		tf->tf_rsp
    312 #define	X86_TF_RIP(tf)		tf->tf_rip
    313 #define	X86_TF_RFLAGS(tf)	tf->tf_rflags
    314 #else
    315 #define	X86_TF_RAX(tf)		tf->tf_eax
    316 #define	X86_TF_RDX(tf)		tf->tf_edx
    317 #define	X86_TF_RSP(tf)		tf->tf_esp
    318 #define	X86_TF_RIP(tf)		tf->tf_eip
    319 #define	X86_TF_RFLAGS(tf)	tf->tf_eflags
    320 #endif
    321 
    322 /*
    323  * Processor flag notes: The "primary" CPU has certain MI-defined
    324  * roles (mostly relating to hardclock handling); we distinguish
    325  * between the processor which booted us, and the processor currently
    326  * holding the "primary" role just to give us the flexibility later to
    327  * change primaries should we be sufficiently twisted.
    328  */
    329 
    330 #define	CPUF_BSP	0x0001		/* CPU is the original BSP */
    331 #define	CPUF_AP		0x0002		/* CPU is an AP */
    332 #define	CPUF_SP		0x0004		/* CPU is only processor */
    333 #define	CPUF_PRIMARY	0x0008		/* CPU is active primary processor */
    334 
    335 #define	CPUF_SYNCTSC	0x0800		/* Synchronize TSC */
    336 #define	CPUF_PRESENT	0x1000		/* CPU is present */
    337 #define	CPUF_RUNNING	0x2000		/* CPU is running */
    338 #define	CPUF_PAUSE	0x4000		/* CPU is paused in DDB */
    339 #define	CPUF_GO		0x8000		/* CPU should start running */
    340 
    341 #endif /* _KERNEL || __KMEMUSER */
    342 
    343 #ifdef _KERNEL
    344 /*
    345  * We statically allocate the CPU info for the primary CPU (or,
    346  * the only CPU on uniprocessors), and the primary CPU is the
    347  * first CPU on the CPU info list.
    348  */
    349 extern struct cpu_info cpu_info_primary;
    350 extern struct cpu_info *cpu_info_list;
    351 
    352 #define	CPU_INFO_ITERATOR		int __unused
    353 #define	CPU_INFO_FOREACH(cii, ci)	ci = cpu_info_list; \
    354 					ci != NULL; ci = ci->ci_next
    355 
    356 #define CPU_STARTUP(_ci, _target)	((_ci)->ci_func->start(_ci, _target))
    357 #define CPU_STOP(_ci)	        	((_ci)->ci_func->stop(_ci))
    358 #define CPU_START_CLEANUP(_ci)		((_ci)->ci_func->cleanup(_ci))
    359 
    360 #if !defined(__GNUC__) || defined(_MODULE)
    361 /* For non-GCC and modules */
    362 struct cpu_info	*x86_curcpu(void);
    363 void	cpu_set_curpri(int);
    364 # ifdef __GNUC__
    365 lwp_t	*x86_curlwp(void) __attribute__ ((const));
    366 # else
    367 lwp_t   *x86_curlwp(void);
    368 # endif
    369 #endif
    370 
    371 #define cpu_number() 		(cpu_index(curcpu()))
    372 
    373 #define CPU_IS_PRIMARY(ci)	((ci)->ci_flags & CPUF_PRIMARY)
    374 
    375 #define	X86_AST_GENERIC		0x01
    376 #define	X86_AST_PREEMPT		0x02
    377 
    378 #define aston(l, why)		((l)->l_md.md_astpending |= (why))
    379 #define	cpu_did_resched(l)	((l)->l_md.md_astpending &= ~X86_AST_PREEMPT)
    380 
    381 void cpu_boot_secondary_processors(void);
    382 void cpu_init_idle_lwps(void);
    383 void cpu_init_msrs(struct cpu_info *, bool);
    384 void cpu_load_pmap(struct pmap *, struct pmap *);
    385 void cpu_broadcast_halt(void);
    386 void cpu_kick(struct cpu_info *);
    387 
    388 void cpu_pcpuarea_init(struct cpu_info *);
    389 void cpu_svs_init(struct cpu_info *);
    390 void cpu_speculation_init(struct cpu_info *);
    391 
    392 #define	curcpu()		x86_curcpu()
    393 #define	curlwp			x86_curlwp()
    394 #define	curpcb			((struct pcb *)lwp_getpcb(curlwp))
    395 
    396 /*
    397  * Give a profiling tick to the current process when the user profiling
    398  * buffer pages are invalid.  On the i386, request an ast to send us
    399  * through trap(), marking the proc as needing a profiling tick.
    400  */
    401 extern void	cpu_need_proftick(struct lwp *l);
    402 
    403 /*
    404  * Notify the LWP l that it has a signal pending, process as soon as
    405  * possible.
    406  */
    407 extern void	cpu_signotify(struct lwp *);
    408 
    409 /*
    410  * We need a machine-independent name for this.
    411  */
    412 extern void (*delay_func)(unsigned int);
    413 struct timeval;
    414 
    415 #ifndef __HIDE_DELAY
    416 #define	DELAY(x)		(*delay_func)(x)
    417 #define delay(x)		(*delay_func)(x)
    418 #endif
    419 
    420 extern int biosbasemem;
    421 extern int biosextmem;
    422 extern int cputype;
    423 extern int cpuid_level;
    424 extern int cpu_class;
    425 extern char cpu_brand_string[];
    426 extern int use_pae;
    427 
    428 #ifdef __i386__
    429 #define	i386_fpu_present	1
    430 int npx586bug1(int, int);
    431 extern int i386_fpu_fdivbug;
    432 extern int i386_use_fxsave;
    433 extern int i386_has_sse;
    434 extern int i386_has_sse2;
    435 #else
    436 #define	i386_fpu_present	1
    437 #define	i386_fpu_fdivbug	0
    438 #define	i386_use_fxsave		1
    439 #define	i386_has_sse		1
    440 #define	i386_has_sse2		1
    441 #endif
    442 
    443 extern int x86_fpu_save;
    444 #define	FPU_SAVE_FSAVE		0
    445 #define	FPU_SAVE_FXSAVE		1
    446 #define	FPU_SAVE_XSAVE		2
    447 #define	FPU_SAVE_XSAVEOPT	3
    448 extern unsigned int x86_fpu_save_size;
    449 extern uint64_t x86_xsave_features;
    450 extern uint32_t x86_fpu_mxcsr_mask;
    451 extern bool x86_fpu_eager;
    452 
    453 extern void (*x86_cpu_idle)(void);
    454 #define	cpu_idle() (*x86_cpu_idle)()
    455 
    456 /* machdep.c */
    457 #ifdef i386
    458 void	cpu_set_tss_gates(struct cpu_info *);
    459 #endif
    460 void	cpu_reset(void);
    461 
    462 /* longrun.c */
    463 u_int 	tmx86_get_longrun_mode(void);
    464 void 	tmx86_get_longrun_status(u_int *, u_int *, u_int *);
    465 void 	tmx86_init_longrun(void);
    466 
    467 /* identcpu.c */
    468 void 	cpu_probe(struct cpu_info *);
    469 void	cpu_identify(struct cpu_info *);
    470 void	identify_hypervisor(void);
    471 
    472 typedef enum vm_guest {
    473 	VM_GUEST_NO = 0,
    474 	VM_GUEST_VM,
    475 	VM_GUEST_XEN,
    476 	VM_GUEST_HV,
    477 	VM_GUEST_VMWARE,
    478 	VM_GUEST_KVM,
    479 	VM_LAST
    480 } vm_guest_t;
    481 extern vm_guest_t vm_guest;
    482 
    483 /* cpu_topology.c */
    484 void	x86_cpu_topology(struct cpu_info *);
    485 
    486 /* locore.s */
    487 struct region_descriptor;
    488 void	lgdt(struct region_descriptor *);
    489 #ifdef XEN
    490 void	lgdt_finish(void);
    491 #endif
    492 
    493 struct pcb;
    494 void	savectx(struct pcb *);
    495 void	lwp_trampoline(void);
    496 #ifdef XEN
    497 void	startrtclock(void);
    498 void	xen_delay(unsigned int);
    499 void	xen_initclocks(void);
    500 void	xen_suspendclocks(struct cpu_info *);
    501 void	xen_resumeclocks(struct cpu_info *);
    502 #else
    503 /* clock.c */
    504 void	initrtclock(u_long);
    505 void	startrtclock(void);
    506 void	i8254_delay(unsigned int);
    507 void	i8254_microtime(struct timeval *);
    508 void	i8254_initclocks(void);
    509 #endif
    510 
    511 /* cpu.c */
    512 void	cpu_probe_features(struct cpu_info *);
    513 
    514 /* vm_machdep.c */
    515 void	cpu_proc_fork(struct proc *, struct proc *);
    516 paddr_t	kvtop(void *);
    517 
    518 #ifdef USER_LDT
    519 /* sys_machdep.h */
    520 int	x86_get_ldt(struct lwp *, void *, register_t *);
    521 int	x86_set_ldt(struct lwp *, void *, register_t *);
    522 #endif
    523 
    524 /* isa_machdep.c */
    525 void	isa_defaultirq(void);
    526 int	isa_nmi(void);
    527 
    528 /* consinit.c */
    529 void kgdb_port_init(void);
    530 
    531 /* bus_machdep.c */
    532 void x86_bus_space_init(void);
    533 void x86_bus_space_mallocok(void);
    534 
    535 #endif /* _KERNEL */
    536 
    537 #if defined(_KERNEL) || defined(_KMEMUSER)
    538 #include <machine/psl.h>	/* Must be after struct cpu_info declaration */
    539 #endif /* _KERNEL || __KMEMUSER */
    540 
    541 /*
    542  * CTL_MACHDEP definitions.
    543  */
    544 #define	CPU_CONSDEV		1	/* dev_t: console terminal device */
    545 #define	CPU_BIOSBASEMEM		2	/* int: bios-reported base mem (K) */
    546 #define	CPU_BIOSEXTMEM		3	/* int: bios-reported ext. mem (K) */
    547 /* 	CPU_NKPDE		4	obsolete: int: number of kernel PDEs */
    548 #define	CPU_BOOTED_KERNEL	5	/* string: booted kernel name */
    549 #define CPU_DISKINFO		6	/* struct disklist *:
    550 					 * disk geometry information */
    551 #define CPU_FPU_PRESENT		7	/* int: FPU is present */
    552 #define	CPU_OSFXSR		8	/* int: OS uses FXSAVE/FXRSTOR */
    553 #define	CPU_SSE			9	/* int: OS/CPU supports SSE */
    554 #define	CPU_SSE2		10	/* int: OS/CPU supports SSE2 */
    555 #define	CPU_TMLR_MODE		11	/* int: longrun mode
    556 					 * 0: minimum frequency
    557 					 * 1: economy
    558 					 * 2: performance
    559 					 * 3: maximum frequency
    560 					 */
    561 #define	CPU_TMLR_FREQUENCY	12	/* int: current frequency */
    562 #define	CPU_TMLR_VOLTAGE	13	/* int: current voltage */
    563 #define	CPU_TMLR_PERCENTAGE	14	/* int: current clock percentage */
    564 #define	CPU_FPU_SAVE		15	/* int: FPU Instructions layout
    565 					 * to use this, CPU_OSFXSR must be true
    566 					 * 0: FSAVE
    567 					 * 1: FXSAVE
    568 					 * 2: XSAVE
    569 					 * 3: XSAVEOPT
    570 					 */
    571 #define	CPU_FPU_SAVE_SIZE	16	/* int: FPU Instruction layout size */
    572 #define	CPU_XSAVE_FEATURES	17	/* quad: XSAVE features */
    573 
    574 /*
    575  * Structure for CPU_DISKINFO sysctl call.
    576  * XXX this should be somewhere else.
    577  */
    578 #define MAX_BIOSDISKS	16
    579 
    580 struct disklist {
    581 	int dl_nbiosdisks;			   /* number of bios disks */
    582 	int dl_unused;
    583 	struct biosdisk_info {
    584 		int bi_dev;			   /* BIOS device # (0x80 ..) */
    585 		int bi_cyl;			   /* cylinders on disk */
    586 		int bi_head;			   /* heads per track */
    587 		int bi_sec;			   /* sectors per track */
    588 		uint64_t bi_lbasecs;		   /* total sec. (iff ext13) */
    589 #define BIFLAG_INVALID		0x01
    590 #define BIFLAG_EXTINT13		0x02
    591 		int bi_flags;
    592 		int bi_unused;
    593 	} dl_biosdisks[MAX_BIOSDISKS];
    594 
    595 	int dl_nnativedisks;			   /* number of native disks */
    596 	struct nativedisk_info {
    597 		char ni_devname[16];		   /* native device name */
    598 		int ni_nmatches; 		   /* # of matches w/ BIOS */
    599 		int ni_biosmatches[MAX_BIOSDISKS]; /* indices in dl_biosdisks */
    600 	} dl_nativedisks[1];			   /* actually longer */
    601 };
    602 #endif /* !_X86_CPU_H_ */
    603