cpu.h revision 1.8 1 /* $NetBSD: cpu.h,v 1.8 2008/10/13 21:11:47 cegger Exp $ */
2
3 /*-
4 * Copyright (c) 1990 The Regents of the University of California.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to Berkeley by
8 * William Jolitz.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. Neither the name of the University nor the names of its contributors
19 * may be used to endorse or promote products derived from this software
20 * without specific prior written permission.
21 *
22 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 * SUCH DAMAGE.
33 *
34 * @(#)cpu.h 5.4 (Berkeley) 5/9/91
35 */
36
37 #ifndef _X86_CPU_H_
38 #define _X86_CPU_H_
39
40 #ifdef _KERNEL
41 #if defined(_KERNEL_OPT)
42 #include "opt_xen.h"
43 #ifdef i386
44 #include "opt_user_ldt.h"
45 #include "opt_vm86.h"
46 #endif
47 #endif
48
49 /*
50 * Definitions unique to x86 cpu support.
51 */
52 #include <machine/frame.h>
53 #include <machine/segments.h>
54 #include <machine/tss.h>
55 #include <machine/intrdefs.h>
56
57 #include <x86/cacheinfo.h>
58 #include <x86/via_padlock.h>
59
60 #include <sys/cpu_data.h>
61
62 #include <lib/libkern/libkern.h> /* offsetof */
63
64 struct intrsource;
65 struct pmap;
66 struct device;
67
68 #ifdef __x86_64__
69 #define i386tss x86_64_tss
70 #endif
71
72 #define NIOPORTS 1024 /* # of ports we allow to be mapped */
73 #define IOMAPSIZE (NIOPORTS / 8) /* I/O bitmap size in bytes */
74
75 /*
76 * a bunch of this belongs in cpuvar.h; move it later..
77 */
78
79 struct cpu_info {
80 struct device *ci_dev; /* pointer to our device */
81 struct cpu_info *ci_self; /* self-pointer */
82 volatile struct vcpu_info *ci_vcpu; /* for XEN */
83 void *ci_tlog_base; /* Trap log base */
84 int32_t ci_tlog_offset; /* Trap log current offset */
85
86 /*
87 * Will be accessed by other CPUs.
88 */
89 struct cpu_info *ci_next; /* next cpu */
90 struct lwp *ci_curlwp; /* current owner of the processor */
91 struct pmap_cpu *ci_pmap_cpu; /* per-CPU pmap data */
92 struct lwp *ci_fpcurlwp; /* current owner of the FPU */
93 int ci_fpsaving; /* save in progress */
94 int ci_fpused; /* XEN: FPU was used by curlwp */
95 cpuid_t ci_cpuid; /* our CPU ID */
96 int ci_cpumask; /* (1 << CPU ID) */
97 uint8_t ci_initapicid; /* our intitial APIC ID */
98 uint8_t ci_packageid;
99 uint8_t ci_coreid;
100 uint8_t ci_smtid;
101 struct cpu_data ci_data; /* MI per-cpu data */
102
103 /*
104 * Private members.
105 */
106 struct evcnt ci_tlb_evcnt; /* tlb shootdown counter */
107 struct pmap *ci_pmap; /* current pmap */
108 int ci_need_tlbwait; /* need to wait for TLB invalidations */
109 int ci_want_pmapload; /* pmap_load() is needed */
110 volatile int ci_tlbstate; /* one of TLBSTATE_ states. see below */
111 #define TLBSTATE_VALID 0 /* all user tlbs are valid */
112 #define TLBSTATE_LAZY 1 /* tlbs are valid but won't be kept uptodate */
113 #define TLBSTATE_STALE 2 /* we might have stale user tlbs */
114 int ci_curldt; /* current LDT descriptor */
115 uint64_t ci_scratch;
116
117 #ifdef XEN
118 struct iplsource *ci_isources[NIPL];
119 #else
120 struct intrsource *ci_isources[MAX_INTR_SOURCES];
121 #endif
122 volatile int ci_mtx_count; /* Negative count of spin mutexes */
123 volatile int ci_mtx_oldspl; /* Old SPL at this ci_idepth */
124
125 /* The following must be aligned for cmpxchg8b. */
126 struct {
127 uint32_t ipending;
128 int ilevel;
129 } ci_istate __aligned(8);
130 #define ci_ipending ci_istate.ipending
131 #define ci_ilevel ci_istate.ilevel
132
133 int ci_idepth;
134 void * ci_intrstack;
135 uint32_t ci_imask[NIPL];
136 uint32_t ci_iunmask[NIPL];
137
138 uint32_t ci_flags; /* flags; see below */
139 uint32_t ci_ipis; /* interprocessor interrupts pending */
140 int sc_apic_version; /* local APIC version */
141
142 uint32_t ci_signature; /* X86 cpuid type */
143 uint32_t ci_feature_flags;/* X86 %edx CPUID feature bits */
144 uint32_t ci_feature2_flags;/* X86 %ecx CPUID feature bits */
145 uint32_t ci_feature3_flags;/* X86 extended %edx feature bits */
146 uint32_t ci_feature4_flags;/* X86 extended %ecx feature bits */
147 uint32_t ci_padlock_flags;/* VIA PadLock feature bits */
148 uint32_t ci_vendor[4]; /* vendor string */
149 uint32_t ci_cpu_serial[3]; /* PIII serial number */
150 volatile uint32_t ci_lapic_counter;
151
152 const struct cpu_functions *ci_func; /* start/stop functions */
153 struct trapframe *ci_ddb_regs;
154
155 u_int ci_cflush_lsize; /* CFLUSH insn line size */
156 struct x86_cache_info ci_cinfo[CAI_COUNT];
157
158 union descriptor *ci_gdt;
159
160 #ifdef i386
161 struct i386tss ci_doubleflt_tss;
162 struct i386tss ci_ddbipi_tss;
163 #endif
164 char *ci_doubleflt_stack;
165 char *ci_ddbipi_stack;
166
167 struct evcnt ci_ipi_events[X86_NIPI];
168
169 struct via_padlock ci_vp; /* VIA PadLock private storage */
170
171 struct i386tss ci_tss; /* Per-cpu TSS; shared among LWPs */
172 char ci_iomap[IOMAPSIZE]; /* I/O Bitmap */
173 int ci_tss_sel; /* TSS selector of this cpu */
174
175 /*
176 * The following two are actually region_descriptors,
177 * but that would pollute the namespace.
178 */
179 uintptr_t ci_suspend_gdt;
180 uint16_t ci_suspend_gdt_padding;
181 uintptr_t ci_suspend_idt;
182 uint16_t ci_suspend_idt_padding;
183
184 uint16_t ci_suspend_tr;
185 uint16_t ci_suspend_ldt;
186 uintptr_t ci_suspend_fs;
187 uintptr_t ci_suspend_gs;
188 uintptr_t ci_suspend_kgs;
189 uintptr_t ci_suspend_efer;
190 uintptr_t ci_suspend_reg[12];
191 uintptr_t ci_suspend_cr0;
192 uintptr_t ci_suspend_cr2;
193 uintptr_t ci_suspend_cr3;
194 uintptr_t ci_suspend_cr4;
195 uintptr_t ci_suspend_cr8;
196
197 /* The following must be in a single cache line. */
198 int ci_want_resched __aligned(64);
199 int ci_padout __aligned(64);
200 };
201
202 /*
203 * Processor flag notes: The "primary" CPU has certain MI-defined
204 * roles (mostly relating to hardclock handling); we distinguish
205 * betwen the processor which booted us, and the processor currently
206 * holding the "primary" role just to give us the flexibility later to
207 * change primaries should we be sufficiently twisted.
208 */
209
210 #define CPUF_BSP 0x0001 /* CPU is the original BSP */
211 #define CPUF_AP 0x0002 /* CPU is an AP */
212 #define CPUF_SP 0x0004 /* CPU is only processor */
213 #define CPUF_PRIMARY 0x0008 /* CPU is active primary processor */
214
215 #define CPUF_SYNCTSC 0x0800 /* Synchronize TSC */
216 #define CPUF_PRESENT 0x1000 /* CPU is present */
217 #define CPUF_RUNNING 0x2000 /* CPU is running */
218 #define CPUF_PAUSE 0x4000 /* CPU is paused in DDB */
219 #define CPUF_GO 0x8000 /* CPU should start running */
220
221 /*
222 * We statically allocate the CPU info for the primary CPU (or,
223 * the only CPU on uniprocessors), and the primary CPU is the
224 * first CPU on the CPU info list.
225 */
226 extern struct cpu_info cpu_info_primary;
227 extern struct cpu_info *cpu_info_list;
228
229 #define CPU_INFO_ITERATOR int
230 #define CPU_INFO_FOREACH(cii, ci) cii = 0, ci = cpu_info_list; \
231 ci != NULL; ci = ci->ci_next
232
233 #define CPU_STARTUP(_ci, _target) ((_ci)->ci_func->start(_ci, _target))
234 #define CPU_STOP(_ci) ((_ci)->ci_func->stop(_ci))
235 #define CPU_START_CLEANUP(_ci) ((_ci)->ci_func->cleanup(_ci))
236
237 #if !defined(__GNUC__) || defined(_LKM)
238 /* For non-GCC and modules */
239 struct cpu_info *x86_curcpu(void);
240 void cpu_set_curpri(int);
241 # ifdef __GNUC__
242 lwp_t *x86_curlwp(void) __attribute__ ((const));
243 # else
244 lwp_t *x86_curlwp(void);
245 # endif
246 #endif
247
248 #define cpu_number() (cpu_index(curcpu()))
249
250 #define CPU_IS_PRIMARY(ci) ((ci)->ci_flags & CPUF_PRIMARY)
251
252 #define X86_AST_GENERIC 0x01
253 #define X86_AST_PREEMPT 0x02
254
255 #define aston(l, why) ((l)->l_md.md_astpending |= (why))
256 #define cpu_did_resched(l) ((l)->l_md.md_astpending &= ~X86_AST_PREEMPT)
257
258 void cpu_boot_secondary_processors(void);
259 void cpu_init_idle_lwps(void);
260 void cpu_init_msrs(struct cpu_info *, bool);
261
262 extern uint32_t cpus_attached;
263 #ifndef XEN
264 #define curcpu() x86_curcpu()
265 #define curlwp x86_curlwp()
266 #else
267 /* XXX initgdt() calls pmap_kenter_pa() which calls splvm() before %fs is set */
268 #define curcpu() (&cpu_info_primary)
269 #define curlwp curcpu()->ci_curlwp
270 #endif
271 #define curpcb (&curlwp->l_addr->u_pcb)
272
273 /*
274 * Arguments to hardclock, softclock and statclock
275 * encapsulate the previous machine state in an opaque
276 * clockframe; for now, use generic intrframe.
277 */
278 struct clockframe {
279 struct intrframe cf_if;
280 };
281
282 /*
283 * Give a profiling tick to the current process when the user profiling
284 * buffer pages are invalid. On the i386, request an ast to send us
285 * through trap(), marking the proc as needing a profiling tick.
286 */
287 extern void cpu_need_proftick(struct lwp *l);
288
289 /*
290 * Notify the LWP l that it has a signal pending, process as soon as
291 * possible.
292 */
293 extern void cpu_signotify(struct lwp *);
294
295 /*
296 * We need a machine-independent name for this.
297 */
298 extern void (*delay_func)(unsigned int);
299 struct timeval;
300
301 #define DELAY(x) (*delay_func)(x)
302 #define delay(x) (*delay_func)(x)
303
304 extern int biosbasemem;
305 extern int biosextmem;
306 extern unsigned int cpu_feature;
307 extern unsigned int cpu_feature2;
308 extern unsigned int cpu_feature_padlock;
309 extern int cpu;
310 extern int cpuid_level;
311 extern int cpu_class;
312 extern char cpu_brand_string[];
313
314 extern int i386_use_fxsave;
315 extern int i386_has_sse;
316 extern int i386_has_sse2;
317
318 extern void (*x86_cpu_idle)(void);
319 #define cpu_idle() (*x86_cpu_idle)()
320
321 /* machdep.c */
322 void dumpconf(void);
323 void cpu_reset(void);
324 void i386_proc0_tss_ldt_init(void);
325 void dumpconf(void);
326 void cpu_reset(void);
327 void x86_64_proc0_tss_ldt_init(void);
328 void x86_64_init_pcb_tss_ldt(struct cpu_info *);
329
330 /* longrun.c */
331 u_int tmx86_get_longrun_mode(void);
332 void tmx86_get_longrun_status(u_int *, u_int *, u_int *);
333 void tmx86_init_longrun(void);
334
335 /* identcpu.c */
336 void cpu_probe(struct cpu_info *);
337 void cpu_identify(struct cpu_info *);
338
339 /* vm_machdep.c */
340 void cpu_proc_fork(struct proc *, struct proc *);
341
342 /* locore.s */
343 struct region_descriptor;
344 void lgdt(struct region_descriptor *);
345 #ifdef XEN
346 void lgdt_finish(void);
347 void i386_switch_context(lwp_t *);
348 #endif
349
350 struct pcb;
351 void savectx(struct pcb *);
352 void lwp_trampoline(void);
353 void child_trampoline(void);
354 #ifdef XEN
355 void startrtclock(void);
356 void xen_delay(unsigned int);
357 void xen_initclocks(void);
358 #else
359 /* clock.c */
360 void initrtclock(u_long);
361 void startrtclock(void);
362 void i8254_delay(unsigned int);
363 void i8254_microtime(struct timeval *);
364 void i8254_initclocks(void);
365 #endif
366
367 /* cpu.c */
368
369 void cpu_probe_features(struct cpu_info *);
370
371 /* npx.c */
372 void npxsave_lwp(struct lwp *, bool);
373 void npxsave_cpu(bool);
374
375 /* vm_machdep.c */
376 int kvtop(void *);
377
378 #ifdef USER_LDT
379 /* sys_machdep.h */
380 int x86_get_ldt(struct lwp *, void *, register_t *);
381 int x86_set_ldt(struct lwp *, void *, register_t *);
382 #endif
383
384 /* isa_machdep.c */
385 void isa_defaultirq(void);
386 int isa_nmi(void);
387
388 #ifdef VM86
389 /* vm86.c */
390 void vm86_gpfault(struct lwp *, int);
391 #endif /* VM86 */
392
393 /* consinit.c */
394 void kgdb_port_init(void);
395
396 /* bus_machdep.c */
397 void x86_bus_space_init(void);
398 void x86_bus_space_mallocok(void);
399
400 #include <machine/psl.h> /* Must be after struct cpu_info declaration */
401
402 #endif /* _KERNEL */
403
404 /*
405 * CTL_MACHDEP definitions.
406 */
407 #define CPU_CONSDEV 1 /* dev_t: console terminal device */
408 #define CPU_BIOSBASEMEM 2 /* int: bios-reported base mem (K) */
409 #define CPU_BIOSEXTMEM 3 /* int: bios-reported ext. mem (K) */
410 /* CPU_NKPDE 4 obsolete: int: number of kernel PDEs */
411 #define CPU_BOOTED_KERNEL 5 /* string: booted kernel name */
412 #define CPU_DISKINFO 6 /* struct disklist *:
413 * disk geometry information */
414 #define CPU_FPU_PRESENT 7 /* int: FPU is present */
415 #define CPU_OSFXSR 8 /* int: OS uses FXSAVE/FXRSTOR */
416 #define CPU_SSE 9 /* int: OS/CPU supports SSE */
417 #define CPU_SSE2 10 /* int: OS/CPU supports SSE2 */
418 #define CPU_TMLR_MODE 11 /* int: longrun mode
419 * 0: minimum frequency
420 * 1: economy
421 * 2: performance
422 * 3: maximum frequency
423 */
424 #define CPU_TMLR_FREQUENCY 12 /* int: current frequency */
425 #define CPU_TMLR_VOLTAGE 13 /* int: curret voltage */
426 #define CPU_TMLR_PERCENTAGE 14 /* int: current clock percentage */
427 #define CPU_MAXID 15 /* number of valid machdep ids */
428
429 /*
430 * Structure for CPU_DISKINFO sysctl call.
431 * XXX this should be somewhere else.
432 */
433 #define MAX_BIOSDISKS 16
434
435 struct disklist {
436 int dl_nbiosdisks; /* number of bios disks */
437 struct biosdisk_info {
438 int bi_dev; /* BIOS device # (0x80 ..) */
439 int bi_cyl; /* cylinders on disk */
440 int bi_head; /* heads per track */
441 int bi_sec; /* sectors per track */
442 uint64_t bi_lbasecs; /* total sec. (iff ext13) */
443 #define BIFLAG_INVALID 0x01
444 #define BIFLAG_EXTINT13 0x02
445 int bi_flags;
446 } dl_biosdisks[MAX_BIOSDISKS];
447
448 int dl_nnativedisks; /* number of native disks */
449 struct nativedisk_info {
450 char ni_devname[16]; /* native device name */
451 int ni_nmatches; /* # of matches w/ BIOS */
452 int ni_biosmatches[MAX_BIOSDISKS]; /* indices in dl_biosdisks */
453 } dl_nativedisks[1]; /* actually longer */
454 };
455 #endif /* !_X86_CPU_H_ */
456