dbregs.h revision 1.6 1 1.6 maxv /* $NetBSD: dbregs.h,v 1.6 2018/07/26 09:29:08 maxv Exp $ */
2 1.1 kamil
3 1.5 maxv /*
4 1.1 kamil * Copyright (c) 2016 The NetBSD Foundation, Inc.
5 1.1 kamil * All rights reserved.
6 1.1 kamil *
7 1.1 kamil * Redistribution and use in source and binary forms, with or without
8 1.1 kamil * modification, are permitted provided that the following conditions
9 1.1 kamil * are met:
10 1.1 kamil * 1. Redistributions of source code must retain the above copyright
11 1.1 kamil * notice, this list of conditions and the following disclaimer.
12 1.1 kamil * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 kamil * notice, this list of conditions and the following disclaimer in the
14 1.1 kamil * documentation and/or other materials provided with the distribution.
15 1.1 kamil *
16 1.1 kamil * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 kamil * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 kamil * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 kamil * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 kamil * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 kamil * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 kamil * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 kamil * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 kamil * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 kamil * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 kamil * POSSIBILITY OF SUCH DAMAGE.
27 1.1 kamil */
28 1.1 kamil
29 1.1 kamil #ifndef _X86_DBREGS_H_
30 1.1 kamil #define _X86_DBREGS_H_
31 1.1 kamil
32 1.2 kamil #include <sys/param.h>
33 1.2 kamil #include <sys/types.h>
34 1.4 kamil #include <machine/reg.h>
35 1.1 kamil
36 1.2 kamil /*
37 1.2 kamil * CPU Debug Status Register (DR6)
38 1.2 kamil *
39 1.2 kamil * Reserved bits: 4-12 and on x86_64 32-64
40 1.2 kamil */
41 1.4 kamil #define X86_DR6_DR0_BREAKPOINT_CONDITION_DETECTED __BIT(0)
42 1.4 kamil #define X86_DR6_DR1_BREAKPOINT_CONDITION_DETECTED __BIT(1)
43 1.4 kamil #define X86_DR6_DR2_BREAKPOINT_CONDITION_DETECTED __BIT(2)
44 1.4 kamil #define X86_DR6_DR3_BREAKPOINT_CONDITION_DETECTED __BIT(3)
45 1.4 kamil #define X86_DR6_DEBUG_REGISTER_ACCESS_DETECTED __BIT(13)
46 1.4 kamil #define X86_DR6_SINGLE_STEP __BIT(14)
47 1.4 kamil #define X86_DR6_TASK_SWITCH __BIT(15)
48 1.2 kamil
49 1.2 kamil /*
50 1.2 kamil * CPU Debug Control Register (DR7)
51 1.2 kamil *
52 1.5 maxv * LOCAL_EXACT_BREAKPOINT and GLOBAL_EXACT_BREAKPOINT are no longer used
53 1.5 maxv * since the P6 processor family - portable code should set these bits
54 1.5 maxv * unconditionally in order to get exact breakpoints.
55 1.2 kamil *
56 1.5 maxv * Reserved bits: 10, 12, 14-15 and on x86_64 32-64.
57 1.2 kamil */
58 1.4 kamil #define X86_DR7_LOCAL_DR0_BREAKPOINT __BIT(0)
59 1.4 kamil #define X86_DR7_GLOBAL_DR0_BREAKPOINT __BIT(1)
60 1.4 kamil #define X86_DR7_LOCAL_DR1_BREAKPOINT __BIT(2)
61 1.4 kamil #define X86_DR7_GLOBAL_DR1_BREAKPOINT __BIT(3)
62 1.4 kamil #define X86_DR7_LOCAL_DR2_BREAKPOINT __BIT(4)
63 1.4 kamil #define X86_DR7_GLOBAL_DR2_BREAKPOINT __BIT(5)
64 1.4 kamil #define X86_DR7_LOCAL_DR3_BREAKPOINT __BIT(6)
65 1.4 kamil #define X86_DR7_GLOBAL_DR3_BREAKPOINT __BIT(7)
66 1.4 kamil #define X86_DR7_LOCAL_EXACT_BREAKPOINT __BIT(8)
67 1.4 kamil #define X86_DR7_GLOBAL_EXACT_BREAKPOINT __BIT(9)
68 1.4 kamil #define X86_DR7_RESTRICTED_TRANSACTIONAL_MEMORY __BIT(11)
69 1.4 kamil #define X86_DR7_GENERAL_DETECT_ENABLE __BIT(13)
70 1.4 kamil
71 1.4 kamil #define X86_DR7_DR0_CONDITION_MASK __BITS(16, 17)
72 1.4 kamil #define X86_DR7_DR0_LENGTH_MASK __BITS(18, 19)
73 1.4 kamil #define X86_DR7_DR1_CONDITION_MASK __BITS(20, 21)
74 1.4 kamil #define X86_DR7_DR1_LENGTH_MASK __BITS(22, 23)
75 1.4 kamil #define X86_DR7_DR2_CONDITION_MASK __BITS(24, 25)
76 1.4 kamil #define X86_DR7_DR2_LENGTH_MASK __BITS(26, 27)
77 1.4 kamil #define X86_DR7_DR3_CONDITION_MASK __BITS(28, 29)
78 1.4 kamil #define X86_DR7_DR3_LENGTH_MASK __BITS(30, 31)
79 1.2 kamil
80 1.2 kamil /*
81 1.5 maxv * X86_DR7_CONDITION_IO_READWRITE is currently unused. It requires DE
82 1.5 maxv * (debug extension) flag in control register CR4 set, and not all CPUs
83 1.5 maxv * support it.
84 1.2 kamil */
85 1.4 kamil enum x86_dr7_condition {
86 1.4 kamil X86_DR7_CONDITION_EXECUTION = 0x0,
87 1.4 kamil X86_DR7_CONDITION_DATA_WRITE = 0x1,
88 1.4 kamil X86_DR7_CONDITION_IO_READWRITE = 0x2,
89 1.4 kamil X86_DR7_CONDITION_DATA_READWRITE = 0x3
90 1.2 kamil };
91 1.2 kamil
92 1.2 kamil /*
93 1.5 maxv * 0x2 is currently unimplemented - it reflects 8 bytes on modern CPUs.
94 1.2 kamil */
95 1.4 kamil enum x86_dr7_length {
96 1.4 kamil X86_DR7_LENGTH_BYTE = 0x0,
97 1.4 kamil X86_DR7_LENGTH_TWOBYTES = 0x1,
98 1.2 kamil /* 0x2 undefined */
99 1.4 kamil X86_DR7_LENGTH_FOURBYTES = 0x3
100 1.2 kamil };
101 1.2 kamil
102 1.3 kamil /*
103 1.4 kamil * The number of available watchpoint/breakpoint registers available since
104 1.4 kamil * Intel 80386. New CPUs (x86_64) ship with up to 16 Debug Registers but they
105 1.4 kamil * still offer the same number of watchpoints/breakpoints.
106 1.3 kamil */
107 1.4 kamil #define X86_DBREGS 4
108 1.3 kamil
109 1.5 maxv void x86_dbregs_init(void);
110 1.5 maxv void x86_dbregs_clear(struct lwp *);
111 1.6 maxv void x86_dbregs_abandon(struct lwp *);
112 1.5 maxv void x86_dbregs_read(struct lwp *, struct dbreg *);
113 1.5 maxv void x86_dbregs_store_dr6(struct lwp *);
114 1.4 kamil int x86_dbregs_user_trap(void);
115 1.5 maxv int x86_dbregs_validate(const struct dbreg *);
116 1.5 maxv void x86_dbregs_write(struct lwp *, const struct dbreg *);
117 1.6 maxv void x86_dbregs_switch(struct lwp *, struct lwp *);
118 1.1 kamil
119 1.2 kamil #endif /* !_X86_DBREGS_H_ */
120