i82489reg.h revision 1.8 1 1.8 ad /* $NetBSD: i82489reg.h,v 1.8 2008/05/12 18:36:20 ad Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.6 ad * Copyright (c) 1998, 2008 The NetBSD Foundation, Inc.
5 1.1 fvdl * All rights reserved.
6 1.1 fvdl *
7 1.1 fvdl * This code is derived from software contributed to The NetBSD Foundation
8 1.1 fvdl * by Frank van der Linden.
9 1.1 fvdl *
10 1.1 fvdl * Redistribution and use in source and binary forms, with or without
11 1.1 fvdl * modification, are permitted provided that the following conditions
12 1.1 fvdl * are met:
13 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
14 1.1 fvdl * notice, this list of conditions and the following disclaimer.
15 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
17 1.1 fvdl * documentation and/or other materials provided with the distribution.
18 1.1 fvdl *
19 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 fvdl * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 fvdl * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 fvdl * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 fvdl * POSSIBILITY OF SUCH DAMAGE.
30 1.1 fvdl */
31 1.1 fvdl
32 1.1 fvdl
33 1.1 fvdl /*
34 1.1 fvdl * Registers and constants for the 82489DX and Pentium (and up) integrated
35 1.1 fvdl * "local" APIC.
36 1.1 fvdl */
37 1.1 fvdl
38 1.1 fvdl #define LAPIC_ID 0x020 /* ID. RW */
39 1.6 ad # define LAPIC_ID_MASK 0xff000000
40 1.1 fvdl # define LAPIC_ID_SHIFT 24
41 1.1 fvdl
42 1.1 fvdl #define LAPIC_VERS 0x030 /* Version. R */
43 1.1 fvdl # define LAPIC_VERSION_MASK 0x000000ff
44 1.1 fvdl # define LAPIC_VERSION_LVT_MASK 0x00ff0000
45 1.1 fvdl # define LAPIC_VERSION_LVT_SHIFT 16
46 1.1 fvdl
47 1.1 fvdl #define LAPIC_TPRI 0x080 /* Task Prio. RW */
48 1.1 fvdl # define LAPIC_TPRI_MASK 0x000000ff
49 1.1 fvdl # define LAPIC_TPRI_INT_MASK 0x000000f0
50 1.1 fvdl # define LAPIC_TPRI_SUB_MASK 0x0000000f
51 1.1 fvdl
52 1.1 fvdl #define LAPIC_APRI 0x090 /* Arbitration prio R */
53 1.1 fvdl # define LAPIC_APRI_MASK 0x000000ff
54 1.1 fvdl
55 1.1 fvdl #define LAPIC_PPRI 0x0a0 /* Processor prio. R */
56 1.1 fvdl #define LAPIC_EOI 0x0b0 /* End Int. W */
57 1.1 fvdl #define LAPIC_RRR 0x0c0 /* Remote read R */
58 1.1 fvdl #define LAPIC_LDR 0x0d0 /* Logical dest. RW */
59 1.3 joerg
60 1.1 fvdl #define LAPIC_DFR 0x0e0 /* Dest. format RW */
61 1.3 joerg # define LAPIC_DFR_MASK 0xf0000000
62 1.3 joerg # define LAPIC_DFR_FLAT 0xf0000000
63 1.3 joerg # define LAPIC_DFR_CLUSTER 0x00000000
64 1.1 fvdl
65 1.1 fvdl #define LAPIC_SVR 0x0f0 /* Spurious intvec RW */
66 1.1 fvdl # define LAPIC_SVR_VECTOR_MASK 0x000000ff
67 1.1 fvdl # define LAPIC_SVR_VEC_FIX 0x0000000f
68 1.1 fvdl # define LAPIC_SVR_VEC_PROG 0x000000f0
69 1.1 fvdl # define LAPIC_SVR_ENABLE 0x00000100
70 1.1 fvdl # define LAPIC_SVR_SWEN 0x00000100
71 1.1 fvdl # define LAPIC_SVR_FOCUS 0x00000200
72 1.1 fvdl # define LAPIC_SVR_FDIS 0x00000200
73 1.1 fvdl
74 1.3 joerg #define LAPIC_ISR 0x100 /* In-Service Status */
75 1.3 joerg #define LAPIC_TMR 0x180 /* Trigger Mode */
76 1.3 joerg #define LAPIC_IRR 0x200 /* Interrupt Req */
77 1.1 fvdl #define LAPIC_ESR 0x280 /* Err status. R */
78 1.1 fvdl
79 1.1 fvdl #define LAPIC_ICRLO 0x300 /* Int. cmd. RW */
80 1.1 fvdl # define LAPIC_DLMODE_MASK 0x00000700
81 1.1 fvdl # define LAPIC_DLMODE_FIXED 0x00000000
82 1.1 fvdl # define LAPIC_DLMODE_LOW 0x00000100
83 1.1 fvdl # define LAPIC_DLMODE_SMI 0x00000200
84 1.1 fvdl # define LAPIC_DLMODE_NMI 0x00000400
85 1.1 fvdl # define LAPIC_DLMODE_INIT 0x00000500
86 1.1 fvdl # define LAPIC_DLMODE_STARTUP 0x00000600
87 1.2 ad # define LAPIC_DLMODE_EXTINT 0x00000700
88 1.1 fvdl
89 1.3 joerg # define LAPIC_DSTMODE_PHYS 0x00000000
90 1.1 fvdl # define LAPIC_DSTMODE_LOG 0x00000800
91 1.1 fvdl
92 1.1 fvdl # define LAPIC_DLSTAT_BUSY 0x00001000
93 1.3 joerg # define LAPIC_DLSTAT_IDLE 0x00000000
94 1.1 fvdl
95 1.4 joerg # define LAPIC_LEVEL_MASK 0x00002000
96 1.4 joerg # define LAPIC_LEVEL_ASSERT 0x00002000
97 1.3 joerg # define LAPIC_LEVEL_DEASSERT 0x00000000
98 1.3 joerg
99 1.3 joerg # define LAPIC_TRIGGER_MASK 0x00008000
100 1.3 joerg # define LAPIC_TRIGGER_EDGE 0x00000000
101 1.3 joerg # define LAPIC_TRIGGER_LEVEL 0x00008000
102 1.1 fvdl
103 1.1 fvdl # define LAPIC_DEST_MASK 0x000c0000
104 1.3 joerg # define LAPIC_DEST_DEFAULT 0x00000000
105 1.1 fvdl # define LAPIC_DEST_SELF 0x00040000
106 1.1 fvdl # define LAPIC_DEST_ALLINCL 0x00080000
107 1.1 fvdl # define LAPIC_DEST_ALLEXCL 0x000c0000
108 1.1 fvdl
109 1.1 fvdl
110 1.1 fvdl #define LAPIC_ICRHI 0x310 /* Int. cmd. RW */
111 1.1 fvdl
112 1.1 fvdl #define LAPIC_LVTT 0x320 /* Loc.vec.(timer) RW */
113 1.1 fvdl # define LAPIC_LVTT_VEC_MASK 0x000000ff
114 1.1 fvdl # define LAPIC_LVTT_DS 0x00001000
115 1.1 fvdl # define LAPIC_LVTT_M 0x00010000
116 1.1 fvdl # define LAPIC_LVTT_TM 0x00020000
117 1.1 fvdl
118 1.3 joerg #define LAPIC_TMINT 0x330 /* Loc.vec (Thermal) */
119 1.3 joerg #define LAPIC_PCINT 0x340 /* Loc.vec (Perf Mon) */
120 1.1 fvdl #define LAPIC_LVINT0 0x350 /* Loc.vec (LINT0) RW */
121 1.1 fvdl # define LAPIC_LVT_MASKED 0x00010000
122 1.1 fvdl # define LAPIC_LVT_LEVTRIG 0x00008000
123 1.1 fvdl # define LAPIC_LVT_REMOTE_IRR 0x00004000
124 1.1 fvdl # define LAPIC_INP_POL 0x00002000
125 1.1 fvdl # define LAPIC_PEND_SEND 0x00001000
126 1.1 fvdl
127 1.1 fvdl #define LAPIC_LVINT1 0x360 /* Loc.vec (LINT1) RW */
128 1.1 fvdl #define LAPIC_LVERR 0x370 /* Loc.vec (ERROR) RW */
129 1.1 fvdl #define LAPIC_ICR_TIMER 0x380 /* Initial count RW */
130 1.1 fvdl #define LAPIC_CCR_TIMER 0x390 /* Current count RO */
131 1.1 fvdl
132 1.1 fvdl #define LAPIC_DCR_TIMER 0x3e0 /* Divisor config register */
133 1.1 fvdl # define LAPIC_DCRT_DIV1 0x0b
134 1.1 fvdl # define LAPIC_DCRT_DIV2 0x00
135 1.1 fvdl # define LAPIC_DCRT_DIV4 0x01
136 1.1 fvdl # define LAPIC_DCRT_DIV8 0x02
137 1.1 fvdl # define LAPIC_DCRT_DIV16 0x03
138 1.1 fvdl # define LAPIC_DCRT_DIV32 0x08
139 1.1 fvdl # define LAPIC_DCRT_DIV64 0x09
140 1.1 fvdl # define LAPIC_DCRT_DIV128 0x0a
141 1.1 fvdl
142 1.1 fvdl #define LAPIC_BASE 0xfee00000
143 1.1 fvdl
144 1.1 fvdl #define LAPIC_IRQ_MASK(i) (1 << ((i) + 1))
145 1.8 ad
146 1.8 ad /*
147 1.8 ad * Model specific registers
148 1.8 ad */
149 1.8 ad
150 1.8 ad #define LAPIC_MSR 0x001b
151 1.8 ad # define LAPIC_MSR_BSP 0x00000100 /* boot processor */
152 1.8 ad # define LAPIC_MSR_ENABLE 0x00000800 /* software enable */
153 1.8 ad # define LAPIC_MSR_ADDR 0xfffff000 /* physical address */
154 1.8 ad
155