Home | History | Annotate | Line # | Download | only in include
intr.h revision 1.39
      1  1.39        ad /*	$NetBSD: intr.h,v 1.39 2009/04/19 14:11:37 ad Exp $	*/
      2   1.1      fvdl 
      3   1.1      fvdl /*-
      4  1.33        ad  * Copyright (c) 1998, 2001, 2006, 2007, 2008 The NetBSD Foundation, Inc.
      5   1.1      fvdl  * All rights reserved.
      6   1.1      fvdl  *
      7   1.1      fvdl  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1      fvdl  * by Charles M. Hannum, and by Jason R. Thorpe.
      9   1.1      fvdl  *
     10   1.1      fvdl  * Redistribution and use in source and binary forms, with or without
     11   1.1      fvdl  * modification, are permitted provided that the following conditions
     12   1.1      fvdl  * are met:
     13   1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     14   1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     15   1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     17   1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     18   1.1      fvdl  *
     19   1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1      fvdl  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1      fvdl  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1      fvdl  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1      fvdl  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1      fvdl  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1      fvdl  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1      fvdl  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1      fvdl  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1      fvdl  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1      fvdl  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1      fvdl  */
     31   1.1      fvdl 
     32   1.1      fvdl #ifndef _X86_INTR_H_
     33   1.1      fvdl #define _X86_INTR_H_
     34   1.1      fvdl 
     35  1.29        ad #define	__HAVE_FAST_SOFTINTS
     36  1.33        ad #define	__HAVE_PREEMPTION
     37  1.29        ad 
     38  1.38    dyoung #ifdef _KERNEL
     39  1.38    dyoung #include <sys/types.h>
     40  1.38    dyoung #else
     41  1.38    dyoung #include <stdbool.h>
     42  1.38    dyoung #endif
     43  1.38    dyoung 
     44  1.37    dyoung #include <sys/evcnt.h>
     45   1.1      fvdl #include <machine/intrdefs.h>
     46   1.1      fvdl 
     47   1.1      fvdl #ifndef _LOCORE
     48   1.1      fvdl #include <machine/pic.h>
     49   1.1      fvdl 
     50   1.1      fvdl /*
     51   1.1      fvdl  * Struct describing an interrupt source for a CPU. struct cpu_info
     52   1.1      fvdl  * has an array of MAX_INTR_SOURCES of these. The index in the array
     53   1.1      fvdl  * is equal to the stub number of the stubcode as present in vector.s
     54   1.1      fvdl  *
     55   1.1      fvdl  * The primary CPU's array of interrupt sources has its first 16
     56   1.1      fvdl  * entries reserved for legacy ISA irq handlers. This means that
     57   1.1      fvdl  * they have a 1:1 mapping for arrayindex:irq_num. This is not
     58   1.1      fvdl  * true for interrupts that come in through IO APICs, to find
     59   1.1      fvdl  * their source, go through ci->ci_isources[index].is_pic
     60   1.1      fvdl  *
     61   1.1      fvdl  * It's possible to always maintain a 1:1 mapping, but that means
     62   1.1      fvdl  * limiting the total number of interrupt sources to MAX_INTR_SOURCES
     63   1.1      fvdl  * (32), instead of 32 per CPU. It also would mean that having multiple
     64   1.1      fvdl  * IO APICs which deliver interrupts from an equal pin number would
     65   1.1      fvdl  * overlap if they were to be sent to the same CPU.
     66   1.1      fvdl  */
     67   1.1      fvdl 
     68   1.1      fvdl struct intrstub {
     69   1.1      fvdl 	void *ist_entry;
     70   1.1      fvdl 	void *ist_recurse;
     71   1.1      fvdl 	void *ist_resume;
     72   1.1      fvdl };
     73   1.1      fvdl 
     74   1.1      fvdl struct intrsource {
     75   1.1      fvdl 	int is_maxlevel;		/* max. IPL for this source */
     76   1.1      fvdl 	int is_pin;			/* IRQ for legacy; pin for IO APIC */
     77   1.1      fvdl 	struct intrhand *is_handlers;	/* handler chain */
     78   1.1      fvdl 	struct pic *is_pic;		/* originating PIC */
     79   1.1      fvdl 	void *is_recurse;		/* entry for spllower */
     80   1.1      fvdl 	void *is_resume;		/* entry for doreti */
     81  1.29        ad 	lwp_t *is_lwp;			/* for soft interrupts */
     82   1.1      fvdl 	struct evcnt is_evcnt;		/* interrupt counter */
     83   1.1      fvdl 	int is_flags;			/* see below */
     84   1.1      fvdl 	int is_type;			/* level, edge */
     85   1.1      fvdl 	int is_idtvec;
     86   1.1      fvdl 	int is_minlevel;
     87  1.29        ad 	char is_evname[32];		/* event counter name */
     88   1.1      fvdl };
     89   1.1      fvdl 
     90   1.1      fvdl #define IS_LEGACY	0x0001		/* legacy ISA irq source */
     91   1.1      fvdl #define IS_IPI		0x0002
     92   1.1      fvdl #define IS_LOG		0x0004
     93   1.1      fvdl 
     94   1.1      fvdl /*
     95   1.1      fvdl  * Interrupt handler chains.  *_intr_establish() insert a handler into
     96   1.1      fvdl  * the list.  The handler is called with its (single) argument.
     97   1.1      fvdl  */
     98   1.1      fvdl 
     99   1.1      fvdl struct intrhand {
    100   1.1      fvdl 	int	(*ih_fun)(void *);
    101   1.1      fvdl 	void	*ih_arg;
    102   1.1      fvdl 	int	ih_level;
    103  1.14      yamt 	int	(*ih_realfun)(void *);
    104  1.14      yamt 	void	*ih_realarg;
    105   1.1      fvdl 	struct	intrhand *ih_next;
    106  1.39        ad 	struct	intrhand **ih_prevp;
    107   1.1      fvdl 	int	ih_pin;
    108   1.1      fvdl 	int	ih_slot;
    109   1.1      fvdl 	struct cpu_info *ih_cpu;
    110   1.1      fvdl };
    111   1.1      fvdl 
    112   1.1      fvdl #define IMASK(ci,level) (ci)->ci_imask[(level)]
    113   1.1      fvdl #define IUNMASK(ci,level) (ci)->ci_iunmask[(level)]
    114   1.1      fvdl 
    115  1.26      yamt void Xspllower(int);
    116  1.26      yamt void spllower(int);
    117  1.26      yamt int splraise(int);
    118  1.26      yamt void softintr(int);
    119   1.1      fvdl 
    120   1.1      fvdl /*
    121   1.1      fvdl  * Convert spl level to local APIC level
    122   1.1      fvdl  */
    123  1.26      yamt 
    124   1.1      fvdl #define APIC_LEVEL(l)   ((l) << 4)
    125   1.1      fvdl 
    126   1.1      fvdl /*
    127  1.26      yamt  * Miscellaneous
    128   1.1      fvdl  */
    129   1.1      fvdl 
    130   1.1      fvdl #define SPL_ASSERT_BELOW(x) KDASSERT(curcpu()->ci_ilevel < (x))
    131   1.1      fvdl #define	spl0()		spllower(IPL_NONE)
    132   1.1      fvdl #define	splx(x)		spllower(x)
    133   1.1      fvdl 
    134  1.23        ad typedef uint8_t ipl_t;
    135  1.22      yamt typedef struct {
    136  1.22      yamt 	ipl_t _ipl;
    137  1.22      yamt } ipl_cookie_t;
    138  1.22      yamt 
    139  1.22      yamt static inline ipl_cookie_t
    140  1.22      yamt makeiplcookie(ipl_t ipl)
    141  1.22      yamt {
    142  1.22      yamt 
    143  1.22      yamt 	return (ipl_cookie_t){._ipl = ipl};
    144  1.22      yamt }
    145  1.22      yamt 
    146  1.22      yamt static inline int
    147  1.22      yamt splraiseipl(ipl_cookie_t icookie)
    148  1.22      yamt {
    149  1.22      yamt 
    150  1.22      yamt 	return splraise(icookie._ipl);
    151  1.22      yamt }
    152  1.22      yamt 
    153  1.18      yamt #include <sys/spl.h>
    154  1.18      yamt 
    155   1.1      fvdl /*
    156   1.1      fvdl  * Stub declarations.
    157   1.1      fvdl  */
    158   1.1      fvdl 
    159  1.29        ad void Xsoftintr(void);
    160  1.33        ad void Xpreemptrecurse(void);
    161  1.33        ad void Xpreemptresume(void);
    162   1.1      fvdl 
    163   1.1      fvdl extern struct intrstub i8259_stubs[];
    164   1.2      fvdl extern struct intrstub ioapic_edge_stubs[];
    165   1.2      fvdl extern struct intrstub ioapic_level_stubs[];
    166   1.1      fvdl 
    167   1.1      fvdl struct cpu_info;
    168   1.1      fvdl 
    169  1.10      fvdl struct pcibus_attach_args;
    170  1.10      fvdl 
    171   1.1      fvdl void intr_default_setup(void);
    172   1.1      fvdl int x86_nmi(void);
    173  1.35        ad void *intr_establish(int, struct pic *, int, int, int, int (*)(void *), void *, bool);
    174   1.1      fvdl void intr_disestablish(struct intrhand *);
    175  1.10      fvdl void intr_add_pcibus(struct pcibus_attach_args *);
    176   1.7      fvdl const char *intr_string(int);
    177   1.1      fvdl void cpu_intr_init(struct cpu_info *);
    178  1.10      fvdl int intr_find_mpmapping(int, int, int *);
    179  1.21  christos struct pic *intr_findpic(int);
    180   1.1      fvdl void intr_printconfig(void);
    181   1.1      fvdl 
    182   1.1      fvdl int x86_send_ipi(struct cpu_info *, int);
    183   1.1      fvdl void x86_broadcast_ipi(int);
    184   1.1      fvdl void x86_multicast_ipi(int, int);
    185   1.1      fvdl void x86_ipi_handler(void);
    186   1.1      fvdl 
    187   1.1      fvdl extern void (*ipifunc[X86_NIPI])(struct cpu_info *);
    188   1.1      fvdl 
    189   1.1      fvdl #endif /* !_LOCORE */
    190   1.1      fvdl 
    191   1.1      fvdl #endif /* !_X86_INTR_H_ */
    192