intr.h revision 1.13 1 /* $NetBSD: intr.h,v 1.13 2004/06/28 09:13:12 fvdl Exp $ */
2
3 /*-
4 * Copyright (c) 1998, 2001 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Charles M. Hannum, and by Jason R. Thorpe.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the NetBSD
21 * Foundation, Inc. and its contributors.
22 * 4. Neither the name of The NetBSD Foundation nor the names of its
23 * contributors may be used to endorse or promote products derived
24 * from this software without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 * POSSIBILITY OF SUCH DAMAGE.
37 */
38
39 #ifndef _X86_INTR_H_
40 #define _X86_INTR_H_
41
42 #ifdef _KERNEL_OPT
43 #include "opt_multiprocessor.h"
44 #endif
45
46 #include <machine/intrdefs.h>
47
48 #ifndef _LOCORE
49 #include <machine/cpu.h>
50 #include <machine/pic.h>
51
52 /*
53 * Struct describing an interrupt source for a CPU. struct cpu_info
54 * has an array of MAX_INTR_SOURCES of these. The index in the array
55 * is equal to the stub number of the stubcode as present in vector.s
56 *
57 * The primary CPU's array of interrupt sources has its first 16
58 * entries reserved for legacy ISA irq handlers. This means that
59 * they have a 1:1 mapping for arrayindex:irq_num. This is not
60 * true for interrupts that come in through IO APICs, to find
61 * their source, go through ci->ci_isources[index].is_pic
62 *
63 * It's possible to always maintain a 1:1 mapping, but that means
64 * limiting the total number of interrupt sources to MAX_INTR_SOURCES
65 * (32), instead of 32 per CPU. It also would mean that having multiple
66 * IO APICs which deliver interrupts from an equal pin number would
67 * overlap if they were to be sent to the same CPU.
68 */
69
70 struct intrstub {
71 void *ist_entry;
72 void *ist_recurse;
73 void *ist_resume;
74 };
75
76 struct intrsource {
77 int is_maxlevel; /* max. IPL for this source */
78 int is_pin; /* IRQ for legacy; pin for IO APIC */
79 struct intrhand *is_handlers; /* handler chain */
80 struct pic *is_pic; /* originating PIC */
81 void *is_recurse; /* entry for spllower */
82 void *is_resume; /* entry for doreti */
83 struct evcnt is_evcnt; /* interrupt counter */
84 char is_evname[32]; /* event counter name */
85 int is_flags; /* see below */
86 int is_type; /* level, edge */
87 int is_idtvec;
88 int is_minlevel;
89 };
90
91 #define IS_LEGACY 0x0001 /* legacy ISA irq source */
92 #define IS_IPI 0x0002
93 #define IS_LOG 0x0004
94
95
96 /*
97 * Interrupt handler chains. *_intr_establish() insert a handler into
98 * the list. The handler is called with its (single) argument.
99 */
100
101 struct intrhand {
102 int (*ih_fun)(void *);
103 void *ih_arg;
104 int ih_level;
105 struct intrhand *ih_next;
106 int ih_pin;
107 int ih_slot;
108 struct cpu_info *ih_cpu;
109 };
110
111 #define IMASK(ci,level) (ci)->ci_imask[(level)]
112 #define IUNMASK(ci,level) (ci)->ci_iunmask[(level)]
113
114 extern void Xspllower(int);
115
116 static __inline int splraise(int);
117 static __inline void spllower(int);
118 static __inline void softintr(int);
119
120 /*
121 * Convert spl level to local APIC level
122 */
123 #define APIC_LEVEL(l) ((l) << 4)
124
125 /*
126 * compiler barrier: prevent reordering of instructions.
127 * XXX something similar will move to <sys/cdefs.h>
128 * or thereabouts.
129 * This prevents the compiler from reordering code around
130 * this "instruction", acting as a sequence point for code generation.
131 */
132
133 #define __splbarrier() __asm __volatile("":::"memory")
134
135 /*
136 * Add a mask to cpl, and return the old value of cpl.
137 */
138 static __inline int
139 splraise(int nlevel)
140 {
141 int olevel;
142 struct cpu_info *ci = curcpu();
143
144 olevel = ci->ci_ilevel;
145 if (nlevel > olevel)
146 ci->ci_ilevel = nlevel;
147 __splbarrier();
148 return (olevel);
149 }
150
151 /*
152 * Restore a value to cpl (unmasking interrupts). If any unmasked
153 * interrupts are pending, call Xspllower() to process them.
154 */
155 static __inline void
156 spllower(int nlevel)
157 {
158 struct cpu_info *ci = curcpu();
159 u_int32_t imask;
160 u_long psl;
161
162 __splbarrier();
163
164 imask = IUNMASK(ci, nlevel);
165 psl = read_psl();
166 disable_intr();
167 if (ci->ci_ipending & imask) {
168 Xspllower(nlevel);
169 /* Xspllower does enable_intr() */
170 } else {
171 ci->ci_ilevel = nlevel;
172 write_psl(psl);
173 }
174 }
175
176 /*
177 * Hardware interrupt masks
178 */
179 #define splbio() splraise(IPL_BIO)
180 #define splnet() splraise(IPL_NET)
181 #define spltty() splraise(IPL_TTY)
182 #define splaudio() splraise(IPL_AUDIO)
183 #define splclock() splraise(IPL_CLOCK)
184 #define splstatclock() splclock()
185 #define splserial() splraise(IPL_SERIAL)
186 #define splipi() splraise(IPL_IPI)
187
188 #define spllpt() spltty()
189
190 #define SPL_ASSERT_BELOW(x) KDASSERT(curcpu()->ci_ilevel < (x))
191 #define spllpt() spltty()
192
193 /*
194 * Software interrupt masks
195 *
196 * NOTE: spllowersoftclock() is used by hardclock() to lower the priority from
197 * clock to softclock before it calls softclock().
198 */
199 #define spllowersoftclock() spllower(IPL_SOFTCLOCK)
200
201 #define splsoftclock() splraise(IPL_SOFTCLOCK)
202 #define splsoftnet() splraise(IPL_SOFTNET)
203 #define splsoftserial() splraise(IPL_SOFTSERIAL)
204
205 /*
206 * Miscellaneous
207 */
208 #define splvm() splraise(IPL_VM)
209 #define splhigh() splraise(IPL_HIGH)
210 #define spl0() spllower(IPL_NONE)
211 #define splsched() splraise(IPL_SCHED)
212 #define spllock() splhigh()
213 #define splx(x) spllower(x)
214
215 /*
216 * Software interrupt registration
217 *
218 * We hand-code this to ensure that it's atomic.
219 *
220 * XXX always scheduled on the current CPU.
221 */
222 static __inline void
223 softintr(int sir)
224 {
225 struct cpu_info *ci = curcpu();
226
227 __asm __volatile("lock ; orl %1, %0" :
228 "=m"(ci->ci_ipending) : "ir" (1 << sir));
229 }
230
231 /*
232 * XXX
233 */
234 #define setsoftnet() softintr(SIR_NET)
235
236 /*
237 * Stub declarations.
238 */
239
240 extern void Xsoftclock(void);
241 extern void Xsoftnet(void);
242 extern void Xsoftserial(void);
243
244 extern struct intrstub i8259_stubs[];
245 extern struct intrstub ioapic_edge_stubs[];
246 extern struct intrstub ioapic_level_stubs[];
247
248 struct cpu_info;
249
250 extern char idt_allocmap[];
251
252 struct pcibus_attach_args;
253
254 void intr_default_setup(void);
255 int x86_nmi(void);
256 void intr_calculatemasks(struct cpu_info *);
257 int intr_allocate_slot_cpu(struct cpu_info *, struct pic *, int, int *);
258 int intr_allocate_slot(struct pic *, int, int, int, struct cpu_info **, int *,
259 int *);
260 void *intr_establish(int, struct pic *, int, int, int, int (*)(void *), void *);
261 void intr_disestablish(struct intrhand *);
262 void intr_add_pcibus(struct pcibus_attach_args *);
263 const char *intr_string(int);
264 void cpu_intr_init(struct cpu_info *);
265 int intr_find_mpmapping(int, int, int *);
266 #ifdef INTRDEBUG
267 void intr_printconfig(void);
268 #endif
269
270 #ifdef MULTIPROCESSOR
271 int x86_send_ipi(struct cpu_info *, int);
272 void x86_broadcast_ipi(int);
273 void x86_multicast_ipi(int, int);
274 void x86_ipi_handler(void);
275 void x86_intlock(struct intrframe *);
276 void x86_intunlock(struct intrframe *);
277 void x86_softintlock(void);
278 void x86_softintunlock(void);
279
280 extern void (*ipifunc[X86_NIPI])(struct cpu_info *);
281 #endif
282
283 #endif /* !_LOCORE */
284
285 /*
286 * Generic software interrupt support.
287 */
288
289 #define X86_SOFTINTR_SOFTCLOCK 0
290 #define X86_SOFTINTR_SOFTNET 1
291 #define X86_SOFTINTR_SOFTSERIAL 2
292 #define X86_NSOFTINTR 3
293
294 #ifndef _LOCORE
295 #include <sys/queue.h>
296
297 struct x86_soft_intrhand {
298 TAILQ_ENTRY(x86_soft_intrhand)
299 sih_q;
300 struct x86_soft_intr *sih_intrhead;
301 void (*sih_fn)(void *);
302 void *sih_arg;
303 int sih_pending;
304 };
305
306 struct x86_soft_intr {
307 TAILQ_HEAD(, x86_soft_intrhand)
308 softintr_q;
309 int softintr_ssir;
310 struct simplelock softintr_slock;
311 };
312
313 #define x86_softintr_lock(si, s) \
314 do { \
315 (s) = splhigh(); \
316 simple_lock(&si->softintr_slock); \
317 } while (/*CONSTCOND*/ 0)
318
319 #define x86_softintr_unlock(si, s) \
320 do { \
321 simple_unlock(&si->softintr_slock); \
322 splx((s)); \
323 } while (/*CONSTCOND*/ 0)
324
325 void *softintr_establish(int, void (*)(void *), void *);
326 void softintr_disestablish(void *);
327 void softintr_init(void);
328 void softintr_dispatch(int);
329
330 #define softintr_schedule(arg) \
331 do { \
332 struct x86_soft_intrhand *__sih = (arg); \
333 struct x86_soft_intr *__si = __sih->sih_intrhead; \
334 int __s; \
335 \
336 x86_softintr_lock(__si, __s); \
337 if (__sih->sih_pending == 0) { \
338 TAILQ_INSERT_TAIL(&__si->softintr_q, __sih, sih_q); \
339 __sih->sih_pending = 1; \
340 softintr(__si->softintr_ssir); \
341 } \
342 x86_softintr_unlock(__si, __s); \
343 } while (/*CONSTCOND*/ 0)
344 #endif /* _LOCORE */
345
346 #endif /* !_X86_INTR_H_ */
347