pmap.h revision 1.80.2.2 1 /* $NetBSD: pmap.h,v 1.80.2.2 2020/04/08 14:07:58 martin Exp $ */
2
3 /*
4 * Copyright (c) 1997 Charles D. Cranor and Washington University.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
21 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28 /*
29 * Copyright (c) 2001 Wasabi Systems, Inc.
30 * All rights reserved.
31 *
32 * Written by Frank van der Linden for Wasabi Systems, Inc.
33 *
34 * Redistribution and use in source and binary forms, with or without
35 * modification, are permitted provided that the following conditions
36 * are met:
37 * 1. Redistributions of source code must retain the above copyright
38 * notice, this list of conditions and the following disclaimer.
39 * 2. Redistributions in binary form must reproduce the above copyright
40 * notice, this list of conditions and the following disclaimer in the
41 * documentation and/or other materials provided with the distribution.
42 * 3. All advertising materials mentioning features or use of this software
43 * must display the following acknowledgement:
44 * This product includes software developed for the NetBSD Project by
45 * Wasabi Systems, Inc.
46 * 4. The name of Wasabi Systems, Inc. may not be used to endorse
47 * or promote products derived from this software without specific prior
48 * written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
51 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
52 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
53 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
54 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
55 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
56 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
57 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
58 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
59 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
60 * POSSIBILITY OF SUCH DAMAGE.
61 */
62
63 /*
64 * pmap.h: see pmap.c for the history of this pmap module.
65 */
66
67 #ifndef _X86_PMAP_H_
68 #define _X86_PMAP_H_
69
70 /*
71 * pl*_pi: index in the ptp page for a pde mapping a VA.
72 * (pl*_i below is the index in the virtual array of all pdes per level)
73 */
74 #define pl1_pi(VA) (((VA_SIGN_POS(VA)) & L1_MASK) >> L1_SHIFT)
75 #define pl2_pi(VA) (((VA_SIGN_POS(VA)) & L2_MASK) >> L2_SHIFT)
76 #define pl3_pi(VA) (((VA_SIGN_POS(VA)) & L3_MASK) >> L3_SHIFT)
77 #define pl4_pi(VA) (((VA_SIGN_POS(VA)) & L4_MASK) >> L4_SHIFT)
78 #define pl_pi(va, lvl) \
79 (((VA_SIGN_POS(va)) & ptp_masks[(lvl)-1]) >> ptp_shifts[(lvl)-1])
80
81 /*
82 * pl*_i: generate index into pde/pte arrays in virtual space
83 *
84 * pl_i(va, X) == plX_i(va) <= pl_i_roundup(va, X)
85 */
86 #define pl1_i(VA) (((VA_SIGN_POS(VA)) & L1_FRAME) >> L1_SHIFT)
87 #define pl2_i(VA) (((VA_SIGN_POS(VA)) & L2_FRAME) >> L2_SHIFT)
88 #define pl3_i(VA) (((VA_SIGN_POS(VA)) & L3_FRAME) >> L3_SHIFT)
89 #define pl4_i(VA) (((VA_SIGN_POS(VA)) & L4_FRAME) >> L4_SHIFT)
90 #define pl_i(va, lvl) \
91 (((VA_SIGN_POS(va)) & ptp_frames[(lvl)-1]) >> ptp_shifts[(lvl)-1])
92
93 #define pl_i_roundup(va, lvl) pl_i((va)+ ~ptp_frames[(lvl)-1], (lvl))
94
95 /*
96 * PTP macros:
97 * a PTP's index is the PD index of the PDE that points to it
98 * a PTP's offset is the byte-offset in the PTE space that this PTP is at
99 * a PTP's VA is the first VA mapped by that PTP
100 */
101
102 #define ptp_va2o(va, lvl) (pl_i(va, (lvl)+1) * PAGE_SIZE)
103
104 /* size of a PDP: usually one page, except for PAE */
105 #ifdef PAE
106 #define PDP_SIZE 4
107 #else
108 #define PDP_SIZE 1
109 #endif
110
111
112 #if defined(_KERNEL)
113 #include <sys/kcpuset.h>
114 #include <sys/rwlock.h>
115 #include <x86/pmap_pv.h>
116 #include <uvm/pmap/pmap_pvt.h>
117
118 #define PATENTRY(n, type) (type << ((n) * 8))
119 #define PAT_UC 0x0ULL
120 #define PAT_WC 0x1ULL
121 #define PAT_WT 0x4ULL
122 #define PAT_WP 0x5ULL
123 #define PAT_WB 0x6ULL
124 #define PAT_UCMINUS 0x7ULL
125
126 #define BTSEG_NONE 0
127 #define BTSEG_TEXT 1
128 #define BTSEG_RODATA 2
129 #define BTSEG_DATA 3
130 #define BTSPACE_NSEGS 64
131
132 struct bootspace {
133 struct {
134 vaddr_t va;
135 paddr_t pa;
136 size_t sz;
137 } head;
138
139 /* Kernel segments. */
140 struct {
141 int type;
142 vaddr_t va;
143 paddr_t pa;
144 size_t sz;
145 } segs[BTSPACE_NSEGS];
146
147 /*
148 * The area used by the early kernel bootstrap. It contains the kernel
149 * symbols, the preloaded modules, the bootstrap tables, and the ISA I/O
150 * mem.
151 */
152 struct {
153 vaddr_t va;
154 paddr_t pa;
155 size_t sz;
156 } boot;
157
158 /* A magic VA usable by the bootstrap code. */
159 vaddr_t spareva;
160
161 /* Virtual address of the page directory. */
162 vaddr_t pdir;
163
164 /* Area dedicated to kernel modules (amd64 only). */
165 vaddr_t smodule;
166 vaddr_t emodule;
167 };
168
169 #define SLAREA_USER 0
170 #define SLAREA_PTE 1
171 #define SLAREA_MAIN 2
172 #define SLAREA_PCPU 3
173 #define SLAREA_DMAP 4
174 #define SLAREA_HYPV 5
175 #define SLAREA_ASAN 6
176 #define SLAREA_KERN 7
177 #define SLSPACE_NAREAS 8
178
179 struct slotspace {
180 struct {
181 size_t sslot; /* start slot */
182 size_t nslot; /* # of slots */
183 bool active; /* area is active */
184 } area[SLSPACE_NAREAS];
185 };
186
187 extern struct slotspace slotspace;
188
189 #ifndef MAXGDTSIZ
190 #define MAXGDTSIZ 65536 /* XXX */
191 #endif
192
193 struct pcpu_entry {
194 uint8_t gdt[MAXGDTSIZ];
195 uint8_t tss[PAGE_SIZE];
196 uint8_t ist0[PAGE_SIZE];
197 uint8_t ist1[PAGE_SIZE];
198 uint8_t ist2[PAGE_SIZE];
199 uint8_t ist3[PAGE_SIZE];
200 uint8_t rsp0[2 * PAGE_SIZE];
201 } __packed;
202
203 struct pcpu_area {
204 #ifdef SVS
205 uint8_t utls[PAGE_SIZE];
206 #endif
207 uint8_t idt[PAGE_SIZE];
208 uint8_t ldt[PAGE_SIZE];
209 struct pcpu_entry ent[MAXCPUS];
210 } __packed;
211
212 extern struct pcpu_area *pcpuarea;
213
214 #define PMAP_PCID_KERN 0
215 #define PMAP_PCID_USER 1
216
217 /*
218 * pmap data structures: see pmap.c for details of locking.
219 */
220
221 /*
222 * we maintain a list of all non-kernel pmaps
223 */
224
225 LIST_HEAD(pmap_head, pmap); /* struct pmap_head: head of a pmap list */
226
227 /*
228 * linked list of all non-kernel pmaps
229 */
230 extern struct pmap_head pmaps;
231 extern kmutex_t pmaps_lock; /* protects pmaps */
232
233 /*
234 * pool_cache(9) that pmaps are allocated from
235 */
236 extern struct pool_cache pmap_cache;
237
238 /*
239 * the pmap structure
240 *
241 * note that the pm_obj contains the lock pointer, the reference count,
242 * page list, and number of PTPs within the pmap.
243 *
244 * pm_lock is the same as the lock for vm object 0. Changes to
245 * the other objects may only be made if that lock has been taken
246 * (the other object locks are only used when uvm_pagealloc is called)
247 */
248
249 struct pv_page;
250
251 struct pmap {
252 struct uvm_object pm_obj[PTP_LEVELS-1];/* objects for lvl >= 1) */
253 LIST_ENTRY(pmap) pm_list; /* list of all pmaps */
254 pd_entry_t *pm_pdir; /* VA of PD */
255 paddr_t pm_pdirpa[PDP_SIZE]; /* PA of PDs (read-only after create) */
256 struct vm_page *pm_ptphint[PTP_LEVELS-1];
257 /* pointer to a PTP in our pmap */
258 struct pmap_statistics pm_stats; /* pmap stats */
259 struct pv_entry *pm_pve; /* spare pv_entry */
260 LIST_HEAD(, pv_page) pm_pvp_part;
261 LIST_HEAD(, pv_page) pm_pvp_empty;
262 LIST_HEAD(, pv_page) pm_pvp_full;
263
264 #if !defined(__x86_64__)
265 vaddr_t pm_hiexec; /* highest executable mapping */
266 #endif /* !defined(__x86_64__) */
267
268 union descriptor *pm_ldt; /* user-set LDT */
269 size_t pm_ldt_len; /* size of LDT in bytes */
270 int pm_ldt_sel; /* LDT selector */
271 kcpuset_t *pm_cpus; /* mask of CPUs using pmap */
272 kcpuset_t *pm_kernel_cpus; /* mask of CPUs using kernel part
273 of pmap */
274 kcpuset_t *pm_xen_ptp_cpus; /* mask of CPUs which have this pmap's
275 ptp mapped */
276 uint64_t pm_ncsw; /* for assertions */
277 LIST_HEAD(,vm_page) pm_gc_ptp; /* PTPs queued for free */
278
279 /* Used by NVMM. */
280 int (*pm_enter)(struct pmap *, vaddr_t, paddr_t, vm_prot_t, u_int);
281 bool (*pm_extract)(struct pmap *, vaddr_t, paddr_t *);
282 void (*pm_remove)(struct pmap *, vaddr_t, vaddr_t);
283 int (*pm_sync_pv)(struct vm_page *, vaddr_t, paddr_t, int, uint8_t *,
284 pt_entry_t *);
285 void (*pm_pp_remove_ent)(struct pmap *, struct vm_page *, pt_entry_t,
286 vaddr_t);
287 void (*pm_write_protect)(struct pmap *, vaddr_t, vaddr_t, vm_prot_t);
288 void (*pm_unwire)(struct pmap *, vaddr_t);
289
290 void (*pm_tlb_flush)(struct pmap *);
291 void *pm_data;
292
293 kmutex_t pm_lock /* locks for pm_objs */
294 __aligned(64); /* give lock own cache line */
295 krwlock_t pm_dummy_lock; /* ugly hack for abusing uvm_object */
296 };
297
298 /* macro to access pm_pdirpa slots */
299 #ifdef PAE
300 #define pmap_pdirpa(pmap, index) \
301 ((pmap)->pm_pdirpa[l2tol3(index)] + l2tol2(index) * sizeof(pd_entry_t))
302 #else
303 #define pmap_pdirpa(pmap, index) \
304 ((pmap)->pm_pdirpa[0] + (index) * sizeof(pd_entry_t))
305 #endif
306
307 /*
308 * MD flags that we use for pmap_enter and pmap_kenter_pa:
309 */
310
311 /*
312 * global kernel variables
313 */
314
315 /*
316 * PDPpaddr is the physical address of the kernel's PDP.
317 * - i386 non-PAE and amd64: PDPpaddr corresponds directly to the %cr3
318 * value associated to the kernel process, proc0.
319 * - i386 PAE: it still represents the PA of the kernel's PDP (L2). Due to
320 * the L3 PD, it cannot be considered as the equivalent of a %cr3 any more.
321 * - Xen: it corresponds to the PFN of the kernel's PDP.
322 */
323 extern u_long PDPpaddr;
324
325 extern pd_entry_t pmap_pg_g; /* do we support PG_G? */
326 extern pd_entry_t pmap_pg_nx; /* do we support PG_NX? */
327 extern int pmap_largepages;
328 extern long nkptp[PTP_LEVELS];
329
330 /*
331 * macros
332 */
333
334 #define pmap_resident_count(pmap) ((pmap)->pm_stats.resident_count)
335 #define pmap_wired_count(pmap) ((pmap)->pm_stats.wired_count)
336
337 #define pmap_clear_modify(pg) pmap_clear_attrs(pg, PP_ATTRS_M)
338 #define pmap_clear_reference(pg) pmap_clear_attrs(pg, PP_ATTRS_U)
339 #define pmap_copy(DP,SP,D,L,S) __USE(L)
340 #define pmap_is_modified(pg) pmap_test_attrs(pg, PP_ATTRS_M)
341 #define pmap_is_referenced(pg) pmap_test_attrs(pg, PP_ATTRS_U)
342 #define pmap_move(DP,SP,D,L,S)
343 #define pmap_phys_address(ppn) (x86_ptob(ppn) & ~X86_MMAP_FLAG_MASK)
344 #define pmap_mmap_flags(ppn) x86_mmap_flags(ppn)
345 #define pmap_valid_entry(E) ((E) & PTE_P) /* is PDE or PTE valid? */
346
347 #if defined(__x86_64__) || defined(PAE)
348 #define X86_MMAP_FLAG_SHIFT (64 - PGSHIFT)
349 #else
350 #define X86_MMAP_FLAG_SHIFT (32 - PGSHIFT)
351 #endif
352
353 #define X86_MMAP_FLAG_MASK 0xf
354 #define X86_MMAP_FLAG_PREFETCH 0x1
355
356 /*
357 * prototypes
358 */
359
360 void pmap_activate(struct lwp *);
361 void pmap_bootstrap(vaddr_t);
362 bool pmap_clear_attrs(struct vm_page *, unsigned);
363 bool pmap_pv_clear_attrs(paddr_t, unsigned);
364 void pmap_deactivate(struct lwp *);
365 void pmap_page_remove(struct vm_page *);
366 void pmap_pv_remove(paddr_t);
367 void pmap_remove(struct pmap *, vaddr_t, vaddr_t);
368 bool pmap_test_attrs(struct vm_page *, unsigned);
369 void pmap_write_protect(struct pmap *, vaddr_t, vaddr_t, vm_prot_t);
370 void pmap_load(void);
371 paddr_t pmap_init_tmp_pgtbl(paddr_t);
372 bool pmap_remove_all(struct pmap *);
373 void pmap_ldt_cleanup(struct lwp *);
374 void pmap_ldt_sync(struct pmap *);
375 void pmap_kremove_local(vaddr_t, vsize_t);
376
377 #define __HAVE_PMAP_PV_TRACK 1
378 void pmap_pv_init(void);
379 void pmap_pv_track(paddr_t, psize_t);
380 void pmap_pv_untrack(paddr_t, psize_t);
381
382 void pmap_map_ptes(struct pmap *, struct pmap **, pd_entry_t **,
383 pd_entry_t * const **);
384 void pmap_unmap_ptes(struct pmap *, struct pmap *);
385
386 bool pmap_pdes_valid(vaddr_t, pd_entry_t * const *, pd_entry_t *,
387 int *lastlvl);
388
389 u_int x86_mmap_flags(paddr_t);
390
391 bool pmap_is_curpmap(struct pmap *);
392
393 void pmap_ept_transform(struct pmap *);
394
395 #ifndef __HAVE_DIRECT_MAP
396 void pmap_vpage_cpu_init(struct cpu_info *);
397 #endif
398 vaddr_t slotspace_rand(int, size_t, size_t);
399
400 vaddr_t reserve_dumppages(vaddr_t); /* XXX: not a pmap fn */
401
402 typedef enum tlbwhy {
403 TLBSHOOT_REMOVE_ALL,
404 TLBSHOOT_KENTER,
405 TLBSHOOT_KREMOVE,
406 TLBSHOOT_FREE_PTP,
407 TLBSHOOT_REMOVE_PTE,
408 TLBSHOOT_SYNC_PV,
409 TLBSHOOT_WRITE_PROTECT,
410 TLBSHOOT_ENTER,
411 TLBSHOOT_NVMM,
412 TLBSHOOT_BUS_DMA,
413 TLBSHOOT_BUS_SPACE,
414 TLBSHOOT__MAX,
415 } tlbwhy_t;
416
417 void pmap_tlb_init(void);
418 void pmap_tlb_cpu_init(struct cpu_info *);
419 void pmap_tlb_shootdown(pmap_t, vaddr_t, pt_entry_t, tlbwhy_t);
420 void pmap_tlb_shootnow(void);
421 void pmap_tlb_intr(void);
422
423 #define PMAP_GROWKERNEL /* turn on pmap_growkernel interface */
424 #define PMAP_FORK /* turn on pmap_fork interface */
425
426 /*
427 * Do idle page zero'ing uncached to avoid polluting the cache.
428 */
429 bool pmap_pageidlezero(paddr_t);
430 #define PMAP_PAGEIDLEZERO(pa) pmap_pageidlezero((pa))
431
432 /*
433 * inline functions
434 */
435
436 /*
437 * pmap_update_pg: flush one page from the TLB (or flush the whole thing
438 * if hardware doesn't support one-page flushing)
439 */
440
441 __inline static void __unused
442 pmap_update_pg(vaddr_t va)
443 {
444 invlpg(va);
445 }
446
447 /*
448 * pmap_page_protect: change the protection of all recorded mappings
449 * of a managed page
450 *
451 * => this function is a frontend for pmap_page_remove/pmap_clear_attrs
452 * => we only have to worry about making the page more protected.
453 * unprotecting a page is done on-demand at fault time.
454 */
455
456 __inline static void __unused
457 pmap_page_protect(struct vm_page *pg, vm_prot_t prot)
458 {
459 if ((prot & VM_PROT_WRITE) == 0) {
460 if (prot & (VM_PROT_READ|VM_PROT_EXECUTE)) {
461 (void)pmap_clear_attrs(pg, PP_ATTRS_W);
462 } else {
463 pmap_page_remove(pg);
464 }
465 }
466 }
467
468 /*
469 * pmap_pv_protect: change the protection of all recorded mappings
470 * of an unmanaged page
471 */
472
473 __inline static void __unused
474 pmap_pv_protect(paddr_t pa, vm_prot_t prot)
475 {
476 if ((prot & VM_PROT_WRITE) == 0) {
477 if (prot & (VM_PROT_READ|VM_PROT_EXECUTE)) {
478 (void)pmap_pv_clear_attrs(pa, PP_ATTRS_W);
479 } else {
480 pmap_pv_remove(pa);
481 }
482 }
483 }
484
485 /*
486 * pmap_protect: change the protection of pages in a pmap
487 *
488 * => this function is a frontend for pmap_remove/pmap_write_protect
489 * => we only have to worry about making the page more protected.
490 * unprotecting a page is done on-demand at fault time.
491 */
492
493 __inline static void __unused
494 pmap_protect(struct pmap *pmap, vaddr_t sva, vaddr_t eva, vm_prot_t prot)
495 {
496 if ((prot & VM_PROT_WRITE) == 0) {
497 if (prot & (VM_PROT_READ|VM_PROT_EXECUTE)) {
498 pmap_write_protect(pmap, sva, eva, prot);
499 } else {
500 pmap_remove(pmap, sva, eva);
501 }
502 }
503 }
504
505 /*
506 * various address inlines
507 *
508 * vtopte: return a pointer to the PTE mapping a VA, works only for
509 * user and PT addresses
510 *
511 * kvtopte: return a pointer to the PTE mapping a kernel VA
512 */
513
514 #include <lib/libkern/libkern.h>
515
516 static __inline pt_entry_t * __unused
517 vtopte(vaddr_t va)
518 {
519
520 KASSERT(va < VM_MIN_KERNEL_ADDRESS);
521
522 return (PTE_BASE + pl1_i(va));
523 }
524
525 static __inline pt_entry_t * __unused
526 kvtopte(vaddr_t va)
527 {
528 pd_entry_t *pde;
529
530 KASSERT(va >= VM_MIN_KERNEL_ADDRESS);
531
532 pde = L2_BASE + pl2_i(va);
533 if (*pde & PG_PS)
534 return ((pt_entry_t *)pde);
535
536 return (PTE_BASE + pl1_i(va));
537 }
538
539 paddr_t vtophys(vaddr_t);
540 vaddr_t pmap_map(vaddr_t, paddr_t, paddr_t, vm_prot_t);
541 void pmap_cpu_init_late(struct cpu_info *);
542 bool sse2_idlezero_page(void *);
543
544 #ifdef XENPV
545 #include <sys/bitops.h>
546
547 #define XPTE_MASK L1_FRAME
548 /* Selects the index of a PTE in (A)PTE_BASE */
549 #define XPTE_SHIFT (L1_SHIFT - ilog2(sizeof(pt_entry_t)))
550
551 /* PTE access inline fuctions */
552
553 /*
554 * Get the machine address of the pointed pte
555 * We use hardware MMU to get value so works only for levels 1-3
556 */
557
558 static __inline paddr_t
559 xpmap_ptetomach(pt_entry_t *pte)
560 {
561 pt_entry_t *up_pte;
562 vaddr_t va = (vaddr_t) pte;
563
564 va = ((va & XPTE_MASK) >> XPTE_SHIFT) | (vaddr_t) PTE_BASE;
565 up_pte = (pt_entry_t *) va;
566
567 return (paddr_t) (((*up_pte) & PG_FRAME) + (((vaddr_t) pte) & (~PG_FRAME & ~VA_SIGN_MASK)));
568 }
569
570 /* Xen helpers to change bits of a pte */
571 #define XPMAP_UPDATE_DIRECT 1 /* Update direct map entry flags too */
572
573 paddr_t vtomach(vaddr_t);
574 #define vtomfn(va) (vtomach(va) >> PAGE_SHIFT)
575 #endif /* XENPV */
576
577 /* pmap functions with machine addresses */
578 void pmap_kenter_ma(vaddr_t, paddr_t, vm_prot_t, u_int);
579 int pmap_enter_ma(struct pmap *, vaddr_t, paddr_t, paddr_t,
580 vm_prot_t, u_int, int);
581 bool pmap_extract_ma(pmap_t, vaddr_t, paddr_t *);
582
583 paddr_t pmap_get_physpage(void);
584
585 /*
586 * Hooks for the pool allocator.
587 */
588 #define POOL_VTOPHYS(va) vtophys((vaddr_t) (va))
589
590 #ifdef __HAVE_PCPU_AREA
591 extern struct pcpu_area *pcpuarea;
592 #define PDIR_SLOT_PCPU 510
593 #define PMAP_PCPU_BASE (VA_SIGN_NEG((PDIR_SLOT_PCPU * NBPD_L4)))
594 #endif
595
596 #ifdef __HAVE_DIRECT_MAP
597
598 extern vaddr_t pmap_direct_base;
599 extern vaddr_t pmap_direct_end;
600
601 #define PMAP_DIRECT_BASE pmap_direct_base
602 #define PMAP_DIRECT_END pmap_direct_end
603
604 #define PMAP_DIRECT_MAP(pa) ((vaddr_t)PMAP_DIRECT_BASE + (pa))
605 #define PMAP_DIRECT_UNMAP(va) ((paddr_t)(va) - PMAP_DIRECT_BASE)
606
607 /*
608 * Alternate mapping hooks for pool pages.
609 */
610 #define PMAP_MAP_POOLPAGE(pa) PMAP_DIRECT_MAP((pa))
611 #define PMAP_UNMAP_POOLPAGE(va) PMAP_DIRECT_UNMAP((va))
612
613 void pagezero(vaddr_t);
614
615 #endif /* __HAVE_DIRECT_MAP */
616
617 #endif /* _KERNEL */
618
619 #endif /* _X86_PMAP_H_ */
620