Home | History | Annotate | Line # | Download | only in include
      1  1.7  riastrad /*	$NetBSD: pte.h,v 1.7 2022/08/20 23:19:09 riastradh Exp $	*/
      2  1.1    cegger 
      3  1.1    cegger /*
      4  1.1    cegger  * Copyright (c) 2010 The NetBSD Foundation, Inc.
      5  1.1    cegger  * All rights reserved.
      6  1.1    cegger  *
      7  1.1    cegger  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1    cegger  * by Christoph Egger.
      9  1.1    cegger  *
     10  1.1    cegger  * Redistribution and use in source and binary forms, with or without
     11  1.1    cegger  * modification, are permitted provided that the following conditions
     12  1.1    cegger  * are met:
     13  1.1    cegger  * 1. Redistributions of source code must retain the above copyright
     14  1.1    cegger  *    notice, this list of conditions and the following disclaimer.
     15  1.1    cegger  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1    cegger  *    notice, this list of conditions and the following disclaimer in the
     17  1.1    cegger  *    documentation and/or other materials provided with the distribution.
     18  1.1    cegger  *
     19  1.1    cegger  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.1    cegger  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.1    cegger  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.1    cegger  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.1    cegger  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.1    cegger  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.1    cegger  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.1    cegger  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.1    cegger  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.1    cegger  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.1    cegger  * POSSIBILITY OF SUCH DAMAGE.
     30  1.1    cegger  */
     31  1.1    cegger 
     32  1.1    cegger #ifndef _X86_PTE_H
     33  1.1    cegger #define _X86_PTE_H
     34  1.1    cegger 
     35  1.7  riastrad #ifndef _MACHINE_PTE_H_X86
     36  1.7  riastrad #error Use machine/pte.h, not x86/pte.h directly.
     37  1.7  riastrad #endif
     38  1.7  riastrad 
     39  1.1    cegger /* Cacheability bits when we are using PAT */
     40  1.2      maxv #define PGC_WB		0			/* The default */
     41  1.2      maxv #define PGC_WC		PTE_PWT			/* WT and CD is WC */
     42  1.2      maxv #define PGC_UCMINUS	PTE_PCD			/* UC but mtrr can override */
     43  1.2      maxv #define PGC_UC		(PTE_PWT | PTE_PCD)	/* hard UC */
     44  1.1    cegger 
     45  1.1    cegger /*
     46  1.4      maxv  * #PF exception bits
     47  1.1    cegger  */
     48  1.3      maxv #define PGEX_P		0x0001	/* the page was present */
     49  1.3      maxv #define PGEX_W		0x0002	/* exception during a write cycle */
     50  1.3      maxv #define PGEX_U		0x0004	/* exception while in user mode */
     51  1.3      maxv #define PGEX_RSVD	0x0008	/* a reserved bit was set in the page tables */
     52  1.5      maxv #define PGEX_I		0x0010	/* exception during instruction fetch */
     53  1.3      maxv #define PGEX_PK		0x0020	/* access disallowed by protection key */
     54  1.3      maxv #define PGEX_SGX	0x8000	/* violation of sgx-specific access rights */
     55  1.1    cegger 
     56  1.6  riastrad /*
     57  1.6  riastrad  * pl*_pi: index in the ptp page for a pde mapping a VA.
     58  1.6  riastrad  * (pl*_i below is the index in the virtual array of all pdes per level)
     59  1.6  riastrad  */
     60  1.6  riastrad #define pl1_pi(VA)	(((VA_SIGN_POS(VA)) & L1_MASK) >> L1_SHIFT)
     61  1.6  riastrad #define pl2_pi(VA)	(((VA_SIGN_POS(VA)) & L2_MASK) >> L2_SHIFT)
     62  1.6  riastrad #define pl3_pi(VA)	(((VA_SIGN_POS(VA)) & L3_MASK) >> L3_SHIFT)
     63  1.6  riastrad #define pl4_pi(VA)	(((VA_SIGN_POS(VA)) & L4_MASK) >> L4_SHIFT)
     64  1.6  riastrad #define pl_pi(va, lvl) \
     65  1.6  riastrad         (((VA_SIGN_POS(va)) & ptp_masks[(lvl)-1]) >> ptp_shifts[(lvl)-1])
     66  1.6  riastrad 
     67  1.6  riastrad /*
     68  1.6  riastrad  * pl*_i: generate index into pde/pte arrays in virtual space
     69  1.6  riastrad  */
     70  1.6  riastrad #define pl1_i(VA)	(((VA_SIGN_POS(VA)) & L1_FRAME) >> L1_SHIFT)
     71  1.6  riastrad #define pl2_i(VA)	(((VA_SIGN_POS(VA)) & L2_FRAME) >> L2_SHIFT)
     72  1.6  riastrad #define pl3_i(VA)	(((VA_SIGN_POS(VA)) & L3_FRAME) >> L3_SHIFT)
     73  1.6  riastrad #define pl4_i(VA)	(((VA_SIGN_POS(VA)) & L4_FRAME) >> L4_SHIFT)
     74  1.6  riastrad 
     75  1.1    cegger #endif /* _X86_PTE_H */
     76