isa_machdep.c revision 1.21 1 1.21 cegger /* $NetBSD: isa_machdep.c,v 1.21 2008/06/27 08:59:36 cegger Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 1996, 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 fvdl * All rights reserved.
6 1.1 fvdl *
7 1.1 fvdl * This code is derived from software contributed to The NetBSD Foundation
8 1.1 fvdl * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
9 1.1 fvdl * Simulation Facility, NASA Ames Research Center.
10 1.1 fvdl *
11 1.1 fvdl * Redistribution and use in source and binary forms, with or without
12 1.1 fvdl * modification, are permitted provided that the following conditions
13 1.1 fvdl * are met:
14 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
15 1.1 fvdl * notice, this list of conditions and the following disclaimer.
16 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
18 1.1 fvdl * documentation and/or other materials provided with the distribution.
19 1.1 fvdl *
20 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 fvdl * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 fvdl * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 fvdl * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 fvdl * POSSIBILITY OF SUCH DAMAGE.
31 1.1 fvdl */
32 1.1 fvdl
33 1.1 fvdl /*-
34 1.1 fvdl * Copyright (c) 1991 The Regents of the University of California.
35 1.1 fvdl * All rights reserved.
36 1.1 fvdl *
37 1.1 fvdl * This code is derived from software contributed to Berkeley by
38 1.1 fvdl * William Jolitz.
39 1.1 fvdl *
40 1.1 fvdl * Redistribution and use in source and binary forms, with or without
41 1.1 fvdl * modification, are permitted provided that the following conditions
42 1.1 fvdl * are met:
43 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
44 1.1 fvdl * notice, this list of conditions and the following disclaimer.
45 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
46 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
47 1.1 fvdl * documentation and/or other materials provided with the distribution.
48 1.8 agc * 3. Neither the name of the University nor the names of its contributors
49 1.1 fvdl * may be used to endorse or promote products derived from this software
50 1.1 fvdl * without specific prior written permission.
51 1.1 fvdl *
52 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
53 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
54 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
55 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
56 1.1 fvdl * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
57 1.1 fvdl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
58 1.1 fvdl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
59 1.1 fvdl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
60 1.1 fvdl * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
61 1.1 fvdl * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
62 1.1 fvdl * SUCH DAMAGE.
63 1.1 fvdl *
64 1.1 fvdl * @(#)isa.c 7.2 (Berkeley) 5/13/91
65 1.1 fvdl */
66 1.1 fvdl
67 1.1 fvdl #include <sys/cdefs.h>
68 1.21 cegger __KERNEL_RCSID(0, "$NetBSD: isa_machdep.c,v 1.21 2008/06/27 08:59:36 cegger Exp $");
69 1.1 fvdl
70 1.1 fvdl #include <sys/param.h>
71 1.1 fvdl #include <sys/systm.h>
72 1.1 fvdl #include <sys/kernel.h>
73 1.1 fvdl #include <sys/syslog.h>
74 1.1 fvdl #include <sys/device.h>
75 1.1 fvdl #include <sys/malloc.h>
76 1.1 fvdl #include <sys/proc.h>
77 1.1 fvdl #include <sys/mbuf.h>
78 1.1 fvdl
79 1.1 fvdl #include <machine/bus.h>
80 1.12 yamt #include <machine/bus_private.h>
81 1.1 fvdl
82 1.1 fvdl #include <machine/pio.h>
83 1.1 fvdl #include <machine/cpufunc.h>
84 1.1 fvdl
85 1.1 fvdl #include <dev/isa/isareg.h>
86 1.1 fvdl #include <dev/isa/isavar.h>
87 1.1 fvdl
88 1.1 fvdl #include <uvm/uvm_extern.h>
89 1.1 fvdl
90 1.1 fvdl #include "ioapic.h"
91 1.1 fvdl
92 1.1 fvdl #if NIOAPIC > 0
93 1.1 fvdl #include <machine/i82093var.h>
94 1.1 fvdl #include <machine/mpbiosvar.h>
95 1.2 fvdl #endif
96 1.1 fvdl
97 1.7 fvdl static int _isa_dma_may_bounce(bus_dma_tag_t, bus_dmamap_t, int, int *);
98 1.1 fvdl
99 1.1 fvdl struct x86_bus_dma_tag isa_bus_dma_tag = {
100 1.16 mrg 0, /* _tag_needs_free */
101 1.7 fvdl ISA_DMA_BOUNCE_THRESHOLD, /* _bounce_thresh */
102 1.7 fvdl 0, /* _bounce_alloc_lo */
103 1.7 fvdl ISA_DMA_BOUNCE_THRESHOLD, /* _bounce_alloc_hi */
104 1.7 fvdl _isa_dma_may_bounce,
105 1.7 fvdl _bus_dmamap_create,
106 1.7 fvdl _bus_dmamap_destroy,
107 1.7 fvdl _bus_dmamap_load,
108 1.7 fvdl _bus_dmamap_load_mbuf,
109 1.7 fvdl _bus_dmamap_load_uio,
110 1.7 fvdl _bus_dmamap_load_raw,
111 1.7 fvdl _bus_dmamap_unload,
112 1.7 fvdl _bus_dmamap_sync,
113 1.7 fvdl _bus_dmamem_alloc,
114 1.1 fvdl _bus_dmamem_free,
115 1.1 fvdl _bus_dmamem_map,
116 1.1 fvdl _bus_dmamem_unmap,
117 1.1 fvdl _bus_dmamem_mmap,
118 1.16 mrg _bus_dmatag_subregion,
119 1.16 mrg _bus_dmatag_destroy,
120 1.1 fvdl };
121 1.1 fvdl
122 1.7 fvdl #define IDTVEC(name) __CONCAT(X,name)
123 1.7 fvdl typedef void (vector) __P((void));
124 1.7 fvdl extern vector *IDTVEC(intr)[];
125 1.7 fvdl
126 1.1 fvdl #define LEGAL_IRQ(x) ((x) >= 0 && (x) < NUM_LEGACY_IRQS && (x) != 2)
127 1.1 fvdl
128 1.1 fvdl int
129 1.15 christos isa_intr_alloc(isa_chipset_tag_t ic, int mask, int type, int *irq)
130 1.1 fvdl {
131 1.17 ad extern kmutex_t x86_intr_lock;
132 1.1 fvdl int i, tmp, bestirq, count;
133 1.1 fvdl struct intrhand **p, *q;
134 1.1 fvdl struct intrsource *isp;
135 1.1 fvdl struct cpu_info *ci;
136 1.1 fvdl
137 1.1 fvdl if (type == IST_NONE)
138 1.1 fvdl panic("intr_alloc: bogus type");
139 1.1 fvdl
140 1.1 fvdl ci = &cpu_info_primary;
141 1.1 fvdl
142 1.1 fvdl bestirq = -1;
143 1.1 fvdl count = -1;
144 1.1 fvdl
145 1.1 fvdl /* some interrupts should never be dynamically allocated */
146 1.1 fvdl mask &= 0xdef8;
147 1.1 fvdl
148 1.1 fvdl /*
149 1.1 fvdl * XXX some interrupts will be used later (6 for fdc, 12 for pms).
150 1.1 fvdl * the right answer is to do "breadth-first" searching of devices.
151 1.1 fvdl */
152 1.1 fvdl mask &= 0xefbf;
153 1.1 fvdl
154 1.17 ad mutex_enter(&x86_intr_lock);
155 1.1 fvdl
156 1.1 fvdl for (i = 0; i < NUM_LEGACY_IRQS; i++) {
157 1.1 fvdl if (LEGAL_IRQ(i) == 0 || (mask & (1<<i)) == 0)
158 1.1 fvdl continue;
159 1.1 fvdl isp = ci->ci_isources[i];
160 1.1 fvdl if (isp == NULL) {
161 1.1 fvdl /*
162 1.1 fvdl * if nothing's using the irq, just return it
163 1.1 fvdl */
164 1.1 fvdl *irq = i;
165 1.17 ad mutex_exit(&x86_intr_lock);
166 1.1 fvdl return (0);
167 1.1 fvdl }
168 1.1 fvdl
169 1.1 fvdl switch(isp->is_type) {
170 1.1 fvdl case IST_EDGE:
171 1.1 fvdl case IST_LEVEL:
172 1.1 fvdl if (type != isp->is_type)
173 1.1 fvdl continue;
174 1.1 fvdl /*
175 1.1 fvdl * if the irq is shareable, count the number of other
176 1.1 fvdl * handlers, and if it's smaller than the last irq like
177 1.1 fvdl * this, remember it
178 1.1 fvdl *
179 1.1 fvdl * XXX We should probably also consider the
180 1.1 fvdl * interrupt level and stick IPL_TTY with other
181 1.1 fvdl * IPL_TTY, etc.
182 1.1 fvdl */
183 1.1 fvdl for (p = &isp->is_handlers, tmp = 0; (q = *p) != NULL;
184 1.1 fvdl p = &q->ih_next, tmp++)
185 1.1 fvdl ;
186 1.1 fvdl if ((bestirq == -1) || (count > tmp)) {
187 1.1 fvdl bestirq = i;
188 1.1 fvdl count = tmp;
189 1.1 fvdl }
190 1.1 fvdl break;
191 1.1 fvdl
192 1.1 fvdl case IST_PULSE:
193 1.1 fvdl /* this just isn't shareable */
194 1.1 fvdl continue;
195 1.1 fvdl }
196 1.1 fvdl }
197 1.1 fvdl
198 1.17 ad mutex_exit(&x86_intr_lock);
199 1.1 fvdl
200 1.1 fvdl if (bestirq == -1)
201 1.1 fvdl return (1);
202 1.1 fvdl
203 1.1 fvdl *irq = bestirq;
204 1.1 fvdl
205 1.1 fvdl return (0);
206 1.1 fvdl }
207 1.1 fvdl
208 1.1 fvdl const struct evcnt *
209 1.15 christos isa_intr_evcnt(isa_chipset_tag_t ic, int irq)
210 1.1 fvdl {
211 1.1 fvdl
212 1.1 fvdl /* XXX for now, no evcnt parent reported */
213 1.1 fvdl return NULL;
214 1.1 fvdl }
215 1.1 fvdl
216 1.1 fvdl void *
217 1.14 christos isa_intr_establish(
218 1.15 christos isa_chipset_tag_t ic,
219 1.14 christos int irq,
220 1.14 christos int type,
221 1.14 christos int level,
222 1.14 christos int (*ih_fun)(void *),
223 1.14 christos void *ih_arg
224 1.14 christos )
225 1.1 fvdl {
226 1.1 fvdl struct pic *pic;
227 1.1 fvdl int pin;
228 1.1 fvdl #if NIOAPIC > 0
229 1.1 fvdl int mpih;
230 1.1 fvdl #endif
231 1.1 fvdl
232 1.1 fvdl pin = irq;
233 1.1 fvdl pic = &i8259_pic;
234 1.1 fvdl
235 1.1 fvdl #if NIOAPIC > 0
236 1.1 fvdl if (mp_busses != NULL) {
237 1.10 fvdl if (intr_find_mpmapping(mp_isa_bus, irq, &mpih) == 0 ||
238 1.10 fvdl intr_find_mpmapping(mp_eisa_bus, irq, &mpih) == 0) {
239 1.1 fvdl if (!APIC_IRQ_ISLEGACY(mpih)) {
240 1.1 fvdl pin = APIC_IRQ_PIN(mpih);
241 1.1 fvdl pic = (struct pic *)
242 1.1 fvdl ioapic_find(APIC_IRQ_APIC(mpih));
243 1.1 fvdl if (pic == NULL) {
244 1.1 fvdl printf("isa_intr_establish: "
245 1.1 fvdl "unknown apic %d\n",
246 1.1 fvdl APIC_IRQ_APIC(mpih));
247 1.1 fvdl return NULL;
248 1.1 fvdl }
249 1.1 fvdl }
250 1.1 fvdl } else
251 1.1 fvdl printf("isa_intr_establish: no MP mapping found\n");
252 1.1 fvdl }
253 1.1 fvdl #endif
254 1.20 ad return intr_establish(irq, pic, pin, type, level, ih_fun, ih_arg, false);
255 1.1 fvdl }
256 1.1 fvdl
257 1.1 fvdl /*
258 1.1 fvdl * Deregister an interrupt handler.
259 1.1 fvdl */
260 1.1 fvdl void
261 1.15 christos isa_intr_disestablish(isa_chipset_tag_t ic, void *arg)
262 1.1 fvdl {
263 1.1 fvdl struct intrhand *ih = arg;
264 1.1 fvdl
265 1.1 fvdl if (!LEGAL_IRQ(ih->ih_pin))
266 1.1 fvdl panic("intr_disestablish: bogus irq");
267 1.1 fvdl
268 1.1 fvdl intr_disestablish(ih);
269 1.1 fvdl }
270 1.1 fvdl
271 1.1 fvdl void
272 1.15 christos isa_attach_hook(struct device *parent, struct device *self,
273 1.14 christos struct isabus_attach_args *iba)
274 1.1 fvdl {
275 1.4 fvdl extern struct x86_isa_chipset x86_isa_chipset;
276 1.1 fvdl extern int isa_has_been_seen;
277 1.1 fvdl
278 1.1 fvdl /*
279 1.1 fvdl * Notify others that might need to know that the ISA bus
280 1.1 fvdl * has now been attached.
281 1.1 fvdl */
282 1.1 fvdl if (isa_has_been_seen)
283 1.1 fvdl panic("isaattach: ISA bus already seen!");
284 1.1 fvdl isa_has_been_seen = 1;
285 1.1 fvdl
286 1.1 fvdl /*
287 1.1 fvdl * Since we can only have one ISA bus, we just use a single
288 1.1 fvdl * statically allocated ISA chipset structure. Pass it up
289 1.1 fvdl * now.
290 1.1 fvdl */
291 1.4 fvdl iba->iba_ic = &x86_isa_chipset;
292 1.1 fvdl }
293 1.1 fvdl
294 1.1 fvdl int
295 1.21 cegger isa_mem_alloc(bus_space_tag_t t, bus_size_t size, bus_size_t align,
296 1.21 cegger bus_addr_t boundary, int flags, bus_addr_t *addrp, bus_space_handle_t *bshp)
297 1.1 fvdl {
298 1.1 fvdl
299 1.1 fvdl /*
300 1.1 fvdl * Allocate physical address space in the ISA hole.
301 1.1 fvdl */
302 1.1 fvdl return (bus_space_alloc(t, IOM_BEGIN, IOM_END - 1, size, align,
303 1.1 fvdl boundary, flags, addrp, bshp));
304 1.1 fvdl }
305 1.1 fvdl
306 1.1 fvdl void
307 1.21 cegger isa_mem_free(bus_space_tag_t t, bus_space_handle_t bsh, bus_size_t size)
308 1.1 fvdl {
309 1.1 fvdl
310 1.1 fvdl bus_space_free(t, bsh, size);
311 1.1 fvdl }
312 1.1 fvdl
313 1.1 fvdl /*
314 1.7 fvdl * ISA only has 24-bits of address space. This means
315 1.7 fvdl * we can't DMA to pages over 16M. In order to DMA to
316 1.7 fvdl * arbitrary buffers, we use "bounce buffers" - pages
317 1.7 fvdl * in memory below the 16M boundary. On DMA reads,
318 1.7 fvdl * DMA happens to the bounce buffers, and is copied into
319 1.7 fvdl * the caller's buffer. On writes, data is copied into
320 1.7 fvdl * but bounce buffer, and the DMA happens from those
321 1.7 fvdl * pages. To software using the DMA mapping interface,
322 1.7 fvdl * this looks simply like a data cache.
323 1.7 fvdl *
324 1.7 fvdl * If we have more than 16M of RAM in the system, we may
325 1.7 fvdl * need bounce buffers. We check and remember that here.
326 1.7 fvdl *
327 1.7 fvdl * There are exceptions, however. VLB devices can do
328 1.7 fvdl * 32-bit DMA, and indicate that here.
329 1.7 fvdl *
330 1.7 fvdl * ...or, there is an opposite case. The most segments
331 1.7 fvdl * a transfer will require is (maxxfer / PAGE_SIZE) + 1. If
332 1.7 fvdl * the caller can't handle that many segments (e.g. the
333 1.7 fvdl * ISA DMA controller), we may have to bounce it as well.
334 1.7 fvdl */
335 1.7 fvdl static int
336 1.15 christos _isa_dma_may_bounce(bus_dma_tag_t t, bus_dmamap_t map, int flags,
337 1.14 christos int *cookieflagsp)
338 1.1 fvdl {
339 1.7 fvdl if ((flags & ISABUS_DMA_32BIT) != 0)
340 1.1 fvdl map->_dm_bounce_thresh = 0;
341 1.1 fvdl
342 1.7 fvdl if (((map->_dm_size / PAGE_SIZE) + 1) > map->_dm_segcnt)
343 1.11 thorpej *cookieflagsp |= X86_DMA_MIGHT_NEED_BOUNCE;
344 1.7 fvdl return 0;
345 1.1 fvdl }
346