Home | History | Annotate | Line # | Download | only in pci
amdtemp.c revision 1.20.10.1
      1  1.20.10.1  christos /*      $NetBSD: amdtemp.c,v 1.20.10.1 2019/06/10 22:06:53 christos Exp $ */
      2        1.1    cegger /*      $OpenBSD: kate.c,v 1.2 2008/03/27 04:52:03 cnst Exp $   */
      3        1.1    cegger 
      4       1.10    jruoho /*
      5        1.1    cegger  * Copyright (c) 2008 The NetBSD Foundation, Inc.
      6        1.1    cegger  * All rights reserved.
      7        1.1    cegger  *
      8        1.1    cegger  * This code is derived from software contributed to The NetBSD Foundation
      9        1.1    cegger  * by Christoph Egger.
     10        1.1    cegger  *
     11        1.1    cegger  * Redistribution and use in source and binary forms, with or without
     12        1.1    cegger  * modification, are permitted provided that the following conditions
     13        1.1    cegger  * are met:
     14        1.1    cegger  * 1. Redistributions of source code must retain the above copyright
     15        1.1    cegger  *    notice, this list of conditions and the following disclaimer.
     16        1.1    cegger  * 2. Redistributions in binary form must reproduce the above copyright
     17        1.1    cegger  *    notice, this list of conditions and the following disclaimer in the
     18        1.1    cegger  *    documentation and/or other materials provided with the distribution.
     19        1.1    cegger  *
     20        1.1    cegger  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21        1.1    cegger  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22        1.1    cegger  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23        1.1    cegger  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24        1.1    cegger  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25        1.1    cegger  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26        1.1    cegger  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27        1.1    cegger  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28        1.1    cegger  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29        1.1    cegger  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30        1.1    cegger  * POSSIBILITY OF SUCH DAMAGE.
     31        1.1    cegger  */
     32        1.1    cegger 
     33        1.1    cegger /*
     34        1.1    cegger  * Copyright (c) 2008 Constantine A. Murenin <cnst+openbsd (at) bugmail.mojo.ru>
     35        1.1    cegger  *
     36        1.1    cegger  * Permission to use, copy, modify, and distribute this software for any
     37        1.1    cegger  * purpose with or without fee is hereby granted, provided that the above
     38        1.1    cegger  * copyright notice and this permission notice appear in all copies.
     39        1.1    cegger  *
     40        1.1    cegger  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     41        1.1    cegger  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     42        1.1    cegger  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     43        1.1    cegger  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     44        1.1    cegger  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     45        1.1    cegger  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     46        1.1    cegger  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     47        1.1    cegger  */
     48        1.1    cegger 
     49        1.1    cegger #include <sys/cdefs.h>
     50  1.20.10.1  christos __KERNEL_RCSID(0, "$NetBSD: amdtemp.c,v 1.20.10.1 2019/06/10 22:06:53 christos Exp $ ");
     51        1.1    cegger 
     52        1.1    cegger #include <sys/param.h>
     53       1.10    jruoho #include <sys/bus.h>
     54       1.10    jruoho #include <sys/cpu.h>
     55        1.1    cegger #include <sys/systm.h>
     56        1.1    cegger #include <sys/device.h>
     57        1.1    cegger #include <sys/kmem.h>
     58       1.10    jruoho #include <sys/module.h>
     59        1.1    cegger 
     60        1.1    cegger #include <machine/specialreg.h>
     61        1.1    cegger 
     62        1.1    cegger #include <dev/pci/pcireg.h>
     63        1.1    cegger #include <dev/pci/pcivar.h>
     64        1.1    cegger #include <dev/pci/pcidevs.h>
     65        1.1    cegger 
     66       1.10    jruoho #include <dev/sysmon/sysmonvar.h>
     67       1.10    jruoho 
     68        1.1    cegger /*
     69        1.1    cegger  * AMD K8:
     70        1.1    cegger  * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/32559.pdf
     71        1.8    cegger  * AMD K8 Errata: #141
     72        1.8    cegger  * http://support.amd.com/us/Processor_TechDocs/33610_PUB_Rev3%2042v3.pdf
     73        1.8    cegger  *
     74        1.1    cegger  * Family10h:
     75        1.1    cegger  * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/31116.PDF
     76        1.9    cegger  * Family10h Errata: #319
     77        1.9    cegger  * http://support.amd.com/de/Processor_TechDocs/41322.pdf
     78        1.8    cegger  *
     79        1.8    cegger  * Family11h:
     80        1.8    cegger  * http://www.amd.com/us-en/assets/content_type/white_papers_and_tech_docs/41256.pdf
     81        1.1    cegger  */
     82        1.1    cegger 
     83       1.12  jmcneill /* AMD Processors, Function 3 -- Miscellaneous Control
     84        1.1    cegger  */
     85        1.1    cegger 
     86        1.1    cegger /* Function 3 Registers */
     87        1.1    cegger #define THERMTRIP_STAT_R      0xe4
     88        1.1    cegger #define NORTHBRIDGE_CAP_R     0xe8
     89        1.1    cegger #define CPUID_FAMILY_MODEL_R  0xfc
     90        1.1    cegger 
     91        1.1    cegger /*
     92        1.1    cegger  * AMD NPT Family 0Fh Processors, Function 3 -- Miscellaneous Control
     93        1.1    cegger  */
     94        1.1    cegger 
     95        1.1    cegger /* Bits within Thermtrip Status Register */
     96        1.1    cegger #define K8_THERM_SENSE_SEL       (1 << 6)
     97        1.1    cegger #define K8_THERM_SENSE_CORE_SEL  (1 << 2)
     98        1.1    cegger 
     99        1.1    cegger /* Flip core and sensor selection bits */
    100        1.1    cegger #define K8_T_SEL_C0(v)           (v |= K8_THERM_SENSE_CORE_SEL)
    101        1.1    cegger #define K8_T_SEL_C1(v)           (v &= ~(K8_THERM_SENSE_CORE_SEL))
    102        1.1    cegger #define K8_T_SEL_S0(v)           (v &= ~(K8_THERM_SENSE_SEL))
    103        1.1    cegger #define K8_T_SEL_S1(v)           (v |= K8_THERM_SENSE_SEL)
    104        1.1    cegger 
    105        1.1    cegger /*
    106       1.12  jmcneill  * AMD Family 10h Processors, Function 3 -- Miscellaneous Control
    107        1.1    cegger  */
    108        1.1    cegger 
    109        1.1    cegger /* Function 3 Registers */
    110        1.1    cegger #define F10_TEMPERATURE_CTL_R	0xa4
    111  1.20.10.1  christos #define 	F10_TEMP_CURTMP		__BITS(31,21)
    112        1.1    cegger 
    113        1.1    cegger /*
    114       1.10    jruoho  * Revision Guide for AMD NPT Family 0Fh Processors,
    115        1.1    cegger  * Publication # 33610, Revision 3.30, February 2008
    116        1.1    cegger  */
    117        1.5    cegger #define K8_SOCKET_F	1	/* Server */
    118        1.5    cegger #define K8_SOCKET_AM2	2	/* Desktop */
    119        1.5    cegger #define K8_SOCKET_S1	3	/* Laptop */
    120        1.5    cegger 
    121        1.1    cegger static const struct {
    122  1.20.10.1  christos 	const char rev[5];
    123        1.5    cegger 	const struct {
    124  1.20.10.1  christos 		const pcireg_t cpuid;
    125  1.20.10.1  christos 		const uint8_t socket;
    126        1.5    cegger 	} cpu[5];
    127        1.1    cegger } amdtemp_core[] = {
    128        1.5    cegger 	{ "BH-F", { { 0x00040FB0, K8_SOCKET_AM2 },	/* F2 */
    129        1.5    cegger 		  { 0x00040F80, K8_SOCKET_S1 },		/* F2 */
    130        1.5    cegger 		  { 0, 0 }, { 0, 0 }, { 0, 0 } } },
    131        1.5    cegger 	{ "DH-F", { { 0x00040FF0, K8_SOCKET_AM2 },	/* F2 */
    132        1.5    cegger 		  { 0x00040FC0, K8_SOCKET_S1 },		/* F2 */
    133        1.5    cegger 		  { 0x00050FF0, K8_SOCKET_AM2 },	/* F2, F3 */
    134        1.5    cegger 		  { 0, 0 }, { 0, 0 } } },
    135        1.5    cegger 	{ "JH-F", { { 0x00040F10, K8_SOCKET_F },	/* F2, F3 */
    136        1.5    cegger 		  { 0x00040F30, K8_SOCKET_AM2 },	/* F2, F3 */
    137        1.5    cegger 		  { 0x000C0F10, K8_SOCKET_F },		/* F3 */
    138        1.5    cegger 		  { 0, 0 }, { 0, 0 } } },
    139        1.5    cegger 	{ "BH-G", { { 0x00060FB0, K8_SOCKET_AM2 },	/* G1, G2 */
    140        1.5    cegger 		  { 0x00060F80, K8_SOCKET_S1 },		/* G1, G2 */
    141        1.5    cegger 		  { 0, 0 }, { 0, 0 }, { 0, 0 } } },
    142        1.5    cegger 	{ "DH-G", { { 0x00060FF0, K8_SOCKET_AM2 },	/* G1, G2 */
    143        1.5    cegger 		  { 0x00060FC0, K8_SOCKET_S1 },		/* G2 */
    144        1.5    cegger 		  { 0x00070FF0, K8_SOCKET_AM2 },	/* G1, G2 */
    145        1.5    cegger 		  { 0x00070FC0, K8_SOCKET_S1 },		/* G2 */
    146        1.5    cegger 		  { 0, 0 } } }
    147        1.1    cegger };
    148        1.1    cegger 
    149        1.1    cegger struct amdtemp_softc {
    150  1.20.10.1  christos 	pci_chipset_tag_t sc_pc;
    151  1.20.10.1  christos 	pcitag_t sc_pcitag;
    152        1.1    cegger 
    153        1.1    cegger 	struct sysmon_envsys *sc_sme;
    154        1.1    cegger 	envsys_data_t *sc_sensor;
    155       1.10    jruoho 	size_t sc_sensor_len;
    156        1.1    cegger 
    157  1.20.10.1  christos 	char sc_rev;
    158  1.20.10.1  christos 	int8_t sc_numsensors;
    159        1.1    cegger 	uint32_t sc_family;
    160        1.5    cegger 	int32_t sc_adjustment;
    161        1.1    cegger };
    162        1.1    cegger 
    163       1.10    jruoho static int  amdtemp_match(device_t, cfdata_t, void *);
    164        1.1    cegger static void amdtemp_attach(device_t, device_t, void *);
    165       1.10    jruoho static int  amdtemp_detach(device_t, int);
    166        1.1    cegger 
    167        1.1    cegger static void amdtemp_k8_init(struct amdtemp_softc *, pcireg_t);
    168        1.1    cegger static void amdtemp_k8_setup_sensors(struct amdtemp_softc *, int);
    169        1.1    cegger static void amdtemp_k8_refresh(struct sysmon_envsys *, envsys_data_t *);
    170        1.1    cegger 
    171        1.1    cegger static void amdtemp_family10_init(struct amdtemp_softc *);
    172        1.1    cegger static void amdtemp_family10_setup_sensors(struct amdtemp_softc *, int);
    173        1.1    cegger static void amdtemp_family10_refresh(struct sysmon_envsys *, envsys_data_t *);
    174        1.1    cegger 
    175       1.10    jruoho CFATTACH_DECL_NEW(amdtemp, sizeof(struct amdtemp_softc),
    176  1.20.10.1  christos     amdtemp_match, amdtemp_attach, amdtemp_detach, NULL);
    177        1.1    cegger 
    178        1.1    cegger static int
    179        1.1    cegger amdtemp_match(device_t parent, cfdata_t match, void *aux)
    180        1.1    cegger {
    181        1.1    cegger 	struct pci_attach_args *pa = aux;
    182        1.1    cegger 	pcireg_t cpu_signature;
    183        1.1    cegger 	uint32_t family;
    184        1.1    cegger 
    185       1.15    cegger 	KASSERT(PCI_VENDOR(pa->pa_id) == PCI_VENDOR_AMD);
    186        1.1    cegger 
    187       1.11    jruoho 	cpu_signature = pci_conf_read(pa->pa_pc,
    188       1.11    jruoho 	    pa->pa_tag, CPUID_FAMILY_MODEL_R);
    189        1.1    cegger 
    190  1.20.10.1  christos 	/*
    191  1.20.10.1  christos 	 * This CPUID northbridge register has been introduced in
    192  1.20.10.1  christos 	 * Revision F.
    193  1.20.10.1  christos 	 */
    194        1.1    cegger 	if (cpu_signature == 0x0)
    195        1.1    cegger 		return 0;
    196        1.1    cegger 
    197       1.18   msaitoh 	family = CPUID_TO_FAMILY(cpu_signature);
    198        1.1    cegger 
    199        1.9    cegger 	/* Errata #319: This has been fixed in Revision C2. */
    200        1.9    cegger 	if (family == 0x10) {
    201       1.18   msaitoh 		if (CPUID_TO_BASEMODEL(cpu_signature) < 4)
    202        1.9    cegger 			return 0;
    203  1.20.10.1  christos 		if (CPUID_TO_BASEMODEL(cpu_signature) == 4 &&
    204  1.20.10.1  christos 		    CPUID_TO_STEPPING(cpu_signature) < 2)
    205        1.9    cegger 			return 0;
    206        1.9    cegger 	}
    207        1.9    cegger 
    208  1.20.10.1  christos 	/* Not yet supported CPUs. */
    209  1.20.10.1  christos 	if (family > 0x16)
    210        1.1    cegger 		return 0;
    211        1.1    cegger 
    212       1.15    cegger 	return 1;
    213        1.1    cegger }
    214        1.1    cegger 
    215        1.1    cegger static void
    216        1.1    cegger amdtemp_attach(device_t parent, device_t self, void *aux)
    217        1.1    cegger {
    218        1.1    cegger 	struct amdtemp_softc *sc = device_private(self);
    219        1.1    cegger 	struct pci_attach_args *pa = aux;
    220        1.1    cegger 	pcireg_t cpu_signature;
    221        1.1    cegger 	int error;
    222        1.1    cegger 	uint8_t i;
    223        1.1    cegger 
    224        1.1    cegger 	aprint_naive("\n");
    225        1.7    cegger 	aprint_normal(": AMD CPU Temperature Sensors");
    226        1.1    cegger 
    227       1.11    jruoho 	cpu_signature = pci_conf_read(pa->pa_pc,
    228       1.11    jruoho 	    pa->pa_tag, CPUID_FAMILY_MODEL_R);
    229        1.1    cegger 
    230        1.1    cegger 	/* If we hit this, then match routine is wrong. */
    231        1.1    cegger 	KASSERT(cpu_signature != 0x0);
    232        1.1    cegger 
    233       1.18   msaitoh 	sc->sc_family = CPUID_TO_FAMILY(cpu_signature);
    234       1.11    jruoho 
    235        1.1    cegger 	KASSERT(sc->sc_family >= 0xf);
    236        1.1    cegger 
    237       1.11    jruoho 	sc->sc_sme = NULL;
    238       1.11    jruoho 	sc->sc_sensor = NULL;
    239       1.11    jruoho 
    240        1.1    cegger 	sc->sc_pc = pa->pa_pc;
    241        1.1    cegger 	sc->sc_pcitag = pa->pa_tag;
    242        1.5    cegger 	sc->sc_adjustment = 0;
    243        1.1    cegger 
    244        1.1    cegger 	switch (sc->sc_family) {
    245        1.1    cegger 	case 0xf:  /* AMD K8 NPT */
    246        1.1    cegger 		amdtemp_k8_init(sc, cpu_signature);
    247        1.1    cegger 		break;
    248        1.1    cegger 
    249        1.1    cegger 	case 0x10: /* AMD Barcelona/Phenom */
    250        1.1    cegger 	case 0x11: /* AMD Griffin */
    251       1.13    nonaka 	case 0x12: /* AMD Lynx/Sabine (Llano) */
    252       1.13    nonaka 	case 0x14: /* AMD Brazos (Ontario/Zacate/Desna) */
    253  1.20.10.1  christos 	case 0x15: /* AMD Bobcat */
    254  1.20.10.1  christos 	case 0x16: /* AMD Puma/Jaguar */
    255        1.1    cegger 		amdtemp_family10_init(sc);
    256        1.1    cegger 		break;
    257        1.1    cegger 
    258        1.1    cegger 	default:
    259        1.7    cegger 		aprint_normal(", family 0x%x not supported\n",
    260  1.20.10.1  christos 		    sc->sc_family);
    261        1.1    cegger 		return;
    262        1.1    cegger 	}
    263        1.1    cegger 
    264        1.1    cegger 	aprint_normal("\n");
    265        1.1    cegger 
    266        1.5    cegger 	if (sc->sc_adjustment != 0)
    267        1.5    cegger 		aprint_debug_dev(self, "Workaround enabled\n");
    268        1.5    cegger 
    269        1.1    cegger 	sc->sc_sme = sysmon_envsys_create();
    270       1.10    jruoho 	sc->sc_sensor_len = sizeof(envsys_data_t) * sc->sc_numsensors;
    271       1.11    jruoho 	sc->sc_sensor = kmem_zalloc(sc->sc_sensor_len, KM_SLEEP);
    272       1.11    jruoho 
    273        1.1    cegger 	switch (sc->sc_family) {
    274        1.1    cegger 	case 0xf:
    275        1.1    cegger 		amdtemp_k8_setup_sensors(sc, device_unit(self));
    276        1.1    cegger 		break;
    277        1.1    cegger 	case 0x10:
    278        1.1    cegger 	case 0x11:
    279       1.13    nonaka 	case 0x12:
    280       1.12  jmcneill 	case 0x14:
    281       1.14    cegger 	case 0x15:
    282  1.20.10.1  christos 	case 0x16:
    283        1.1    cegger 		amdtemp_family10_setup_sensors(sc, device_unit(self));
    284        1.1    cegger 		break;
    285        1.1    cegger 	}
    286        1.1    cegger 
    287        1.1    cegger 	/*
    288        1.1    cegger 	 * Set properties in sensors.
    289        1.1    cegger 	 */
    290        1.1    cegger 	for (i = 0; i < sc->sc_numsensors; i++) {
    291  1.20.10.1  christos 		if (sysmon_envsys_sensor_attach(sc->sc_sme, &sc->sc_sensor[i]))
    292        1.1    cegger 			goto bad;
    293        1.1    cegger 	}
    294        1.1    cegger 
    295        1.1    cegger 	/*
    296        1.1    cegger 	 * Register the sysmon_envsys device.
    297        1.1    cegger 	 */
    298        1.1    cegger 	sc->sc_sme->sme_name = device_xname(self);
    299        1.1    cegger 	sc->sc_sme->sme_cookie = sc;
    300        1.1    cegger 
    301        1.1    cegger 	switch (sc->sc_family) {
    302        1.1    cegger 	case 0xf:
    303        1.1    cegger 		sc->sc_sme->sme_refresh = amdtemp_k8_refresh;
    304        1.1    cegger 		break;
    305        1.1    cegger 	case 0x10:
    306        1.1    cegger 	case 0x11:
    307       1.13    nonaka 	case 0x12:
    308       1.12  jmcneill 	case 0x14:
    309       1.14    cegger 	case 0x15:
    310  1.20.10.1  christos 	case 0x16:
    311        1.1    cegger 		sc->sc_sme->sme_refresh = amdtemp_family10_refresh;
    312        1.1    cegger 		break;
    313        1.1    cegger 	}
    314        1.1    cegger 
    315        1.1    cegger 	error = sysmon_envsys_register(sc->sc_sme);
    316        1.1    cegger 	if (error) {
    317        1.1    cegger 		aprint_error_dev(self, "unable to register with sysmon "
    318        1.1    cegger 			"(error=%d)\n", error);
    319        1.1    cegger 		goto bad;
    320        1.1    cegger 	}
    321        1.1    cegger 
    322       1.11    jruoho 	(void)pmf_device_register(self, NULL, NULL);
    323        1.1    cegger 
    324        1.1    cegger 	return;
    325        1.1    cegger 
    326        1.1    cegger bad:
    327       1.11    jruoho 	if (sc->sc_sme != NULL) {
    328       1.11    jruoho 		sysmon_envsys_destroy(sc->sc_sme);
    329       1.11    jruoho 		sc->sc_sme = NULL;
    330       1.11    jruoho 	}
    331       1.10    jruoho 
    332       1.11    jruoho 	if (sc->sc_sensor != NULL) {
    333       1.11    jruoho 		kmem_free(sc->sc_sensor, sc->sc_sensor_len);
    334       1.11    jruoho 		sc->sc_sensor = NULL;
    335       1.11    jruoho 	}
    336       1.10    jruoho }
    337       1.10    jruoho 
    338       1.10    jruoho static int
    339       1.10    jruoho amdtemp_detach(device_t self, int flags)
    340       1.10    jruoho {
    341       1.10    jruoho 	struct amdtemp_softc *sc = device_private(self);
    342       1.10    jruoho 
    343       1.14    cegger 	pmf_device_deregister(self);
    344       1.10    jruoho 	if (sc->sc_sme != NULL)
    345       1.10    jruoho 		sysmon_envsys_unregister(sc->sc_sme);
    346       1.10    jruoho 
    347       1.10    jruoho 	if (sc->sc_sensor != NULL)
    348       1.10    jruoho 		kmem_free(sc->sc_sensor, sc->sc_sensor_len);
    349       1.10    jruoho 
    350       1.10    jruoho 	return 0;
    351        1.1    cegger }
    352        1.1    cegger 
    353        1.1    cegger static void
    354        1.1    cegger amdtemp_k8_init(struct amdtemp_softc *sc, pcireg_t cpu_signature)
    355        1.1    cegger {
    356        1.1    cegger 	pcireg_t data;
    357        1.1    cegger 	uint32_t cmpcap;
    358        1.1    cegger 	uint8_t i, j;
    359        1.1    cegger 
    360        1.1    cegger 	aprint_normal(" (K8");
    361        1.1    cegger 
    362        1.1    cegger 	for (i = 0; i < __arraycount(amdtemp_core) && sc->sc_rev == '\0'; i++) {
    363        1.5    cegger 		for (j = 0; amdtemp_core[i].cpu[j].cpuid != 0; j++) {
    364        1.1    cegger 			if ((cpu_signature & ~0xf)
    365        1.5    cegger 			    != amdtemp_core[i].cpu[j].cpuid)
    366        1.5    cegger 				continue;
    367        1.5    cegger 
    368        1.5    cegger 			sc->sc_rev = amdtemp_core[i].rev[3];
    369        1.5    cegger 			aprint_normal(": core rev %.4s%.1x",
    370  1.20.10.1  christos 			    amdtemp_core[i].rev,
    371  1.20.10.1  christos 			    CPUID_TO_STEPPING(cpu_signature));
    372        1.5    cegger 
    373        1.5    cegger 			switch (amdtemp_core[i].cpu[j].socket) {
    374        1.5    cegger 			case K8_SOCKET_AM2:
    375        1.6    cegger 				if (sc->sc_rev == 'G')
    376        1.6    cegger 					sc->sc_adjustment = 21000000;
    377        1.5    cegger 				aprint_normal(", socket AM2");
    378        1.5    cegger 				break;
    379        1.5    cegger 			case K8_SOCKET_S1:
    380        1.5    cegger 				aprint_normal(", socket S1");
    381        1.5    cegger 				break;
    382        1.5    cegger 			case K8_SOCKET_F:
    383        1.5    cegger 				aprint_normal(", socket F");
    384        1.5    cegger 				break;
    385        1.1    cegger 			}
    386        1.1    cegger 		}
    387        1.1    cegger 	}
    388        1.1    cegger 
    389        1.1    cegger 	if (sc->sc_rev == '\0') {
    390  1.20.10.1  christos 		/*
    391  1.20.10.1  christos 		 * CPUID Family Model Register was introduced in
    392  1.20.10.1  christos 		 * Revision F
    393  1.20.10.1  christos 		 */
    394  1.20.10.1  christos 		sc->sc_rev = 'G';	/* newer than E, assume G */
    395        1.1    cegger 		aprint_normal(": cpuid 0x%x", cpu_signature);
    396        1.1    cegger 	}
    397        1.1    cegger 
    398        1.1    cegger 	aprint_normal(")");
    399        1.1    cegger 
    400        1.1    cegger 	data = pci_conf_read(sc->sc_pc, sc->sc_pcitag, NORTHBRIDGE_CAP_R);
    401        1.1    cegger 	cmpcap = (data >> 12) & 0x3;
    402        1.1    cegger 
    403        1.1    cegger 	sc->sc_numsensors = cmpcap ? 4 : 2;
    404        1.1    cegger }
    405        1.1    cegger 
    406        1.1    cegger static void
    407        1.1    cegger amdtemp_k8_setup_sensors(struct amdtemp_softc *sc, int dv_unit)
    408        1.1    cegger {
    409        1.1    cegger 	uint8_t i;
    410        1.1    cegger 
    411  1.20.10.1  christos 	/*
    412  1.20.10.1  christos 	 * There are two sensors per CPU core. So we use the device unit as
    413  1.20.10.1  christos 	 * socket counter to correctly enumerate the CPUs on multi-socket
    414  1.20.10.1  christos 	 * machines.
    415        1.1    cegger 	 */
    416        1.1    cegger 	dv_unit *= (sc->sc_numsensors / 2);
    417        1.1    cegger 	for (i = 0; i < sc->sc_numsensors; i++) {
    418        1.1    cegger 		sc->sc_sensor[i].units = ENVSYS_STEMP;
    419        1.1    cegger 		sc->sc_sensor[i].state = ENVSYS_SVALID;
    420       1.16  pgoyette 		sc->sc_sensor[i].flags = ENVSYS_FHAS_ENTROPY;
    421        1.1    cegger 
    422        1.1    cegger 		snprintf(sc->sc_sensor[i].desc, sizeof(sc->sc_sensor[i].desc),
    423  1.20.10.1  christos 		    "CPU%u Sensor%u", dv_unit + (i / 2), i % 2);
    424        1.1    cegger 	}
    425        1.1    cegger }
    426        1.1    cegger 
    427        1.1    cegger static void
    428        1.1    cegger amdtemp_k8_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
    429        1.1    cegger {
    430        1.1    cegger 	struct amdtemp_softc *sc = sme->sme_cookie;
    431        1.1    cegger 	pcireg_t status, match, tmp;
    432        1.1    cegger 	uint32_t value;
    433        1.1    cegger 
    434        1.1    cegger 	status = pci_conf_read(sc->sc_pc, sc->sc_pcitag, THERMTRIP_STAT_R);
    435        1.1    cegger 
    436  1.20.10.1  christos 	switch (edata->sensor) { /* sensor number */
    437        1.1    cegger 	case 0: /* Core 0 Sensor 0 */
    438        1.1    cegger 		K8_T_SEL_C0(status);
    439        1.1    cegger 		K8_T_SEL_S0(status);
    440        1.1    cegger 		break;
    441        1.1    cegger 	case 1: /* Core 0 Sensor 1 */
    442        1.1    cegger 		K8_T_SEL_C0(status);
    443        1.1    cegger 		K8_T_SEL_S1(status);
    444        1.1    cegger 		break;
    445        1.1    cegger 	case 2: /* Core 1 Sensor 0 */
    446        1.1    cegger 		K8_T_SEL_C1(status);
    447        1.1    cegger 		K8_T_SEL_S0(status);
    448        1.1    cegger 		break;
    449        1.1    cegger 	case 3: /* Core 1 Sensor 1 */
    450        1.1    cegger 		K8_T_SEL_C1(status);
    451        1.1    cegger 		K8_T_SEL_S1(status);
    452        1.1    cegger 		break;
    453        1.1    cegger 	}
    454        1.1    cegger 
    455        1.1    cegger 	match = status & (K8_THERM_SENSE_CORE_SEL | K8_THERM_SENSE_SEL);
    456        1.1    cegger 	pci_conf_write(sc->sc_pc, sc->sc_pcitag, THERMTRIP_STAT_R, status);
    457        1.1    cegger 	status = pci_conf_read(sc->sc_pc, sc->sc_pcitag, THERMTRIP_STAT_R);
    458        1.1    cegger 	tmp = status & (K8_THERM_SENSE_CORE_SEL | K8_THERM_SENSE_SEL);
    459        1.1    cegger 
    460        1.1    cegger 	value = 0x3ff & (status >> 14);
    461        1.1    cegger 	if (sc->sc_rev != 'G')
    462        1.1    cegger 		value &= ~0x3;
    463        1.1    cegger 
    464        1.1    cegger 	edata->state = ENVSYS_SINVALID;
    465        1.1    cegger 	if ((tmp == match) && ((value & ~0x3) != 0)) {
    466        1.1    cegger 		edata->state = ENVSYS_SVALID;
    467  1.20.10.1  christos 		edata->value_cur = (value * 250000 - 49000000) + 273150000 +
    468  1.20.10.1  christos 		    sc->sc_adjustment;
    469        1.1    cegger 	}
    470        1.1    cegger }
    471        1.1    cegger 
    472        1.1    cegger static void
    473        1.1    cegger amdtemp_family10_init(struct amdtemp_softc *sc)
    474        1.1    cegger {
    475       1.12  jmcneill 	aprint_normal(" (Family%02xh)", sc->sc_family);
    476        1.1    cegger 
    477        1.1    cegger 	sc->sc_numsensors = 1;
    478        1.1    cegger }
    479        1.1    cegger 
    480        1.1    cegger static void
    481        1.1    cegger amdtemp_family10_setup_sensors(struct amdtemp_softc *sc, int dv_unit)
    482        1.1    cegger {
    483        1.1    cegger 	/* sanity check for future enhancements */
    484        1.1    cegger 	KASSERT(sc->sc_numsensors == 1);
    485        1.1    cegger 
    486  1.20.10.1  christos 	/*
    487  1.20.10.1  christos 	 * There's one sensor per memory controller (= socket), so we use the
    488  1.20.10.1  christos 	 * device unit as socket counter to correctly enumerate the CPUs.
    489        1.1    cegger 	 */
    490        1.1    cegger 	sc->sc_sensor[0].units = ENVSYS_STEMP;
    491        1.1    cegger 	sc->sc_sensor[0].state = ENVSYS_SVALID;
    492       1.16  pgoyette 	sc->sc_sensor[0].flags = ENVSYS_FHAS_ENTROPY;
    493        1.1    cegger 
    494        1.1    cegger 	snprintf(sc->sc_sensor[0].desc, sizeof(sc->sc_sensor[0].desc),
    495  1.20.10.1  christos 	    "cpu%u temperature", dv_unit);
    496        1.1    cegger }
    497        1.1    cegger 
    498        1.1    cegger static void
    499        1.1    cegger amdtemp_family10_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
    500        1.1    cegger {
    501        1.1    cegger 	struct amdtemp_softc *sc = sme->sme_cookie;
    502        1.1    cegger 	pcireg_t status;
    503        1.1    cegger 	uint32_t value;
    504        1.1    cegger 
    505  1.20.10.1  christos 	status = pci_conf_read(sc->sc_pc, sc->sc_pcitag,
    506  1.20.10.1  christos 	    F10_TEMPERATURE_CTL_R);
    507  1.20.10.1  christos 	value = __SHIFTOUT(status, F10_TEMP_CURTMP);
    508        1.1    cegger 
    509  1.20.10.1  christos 	/* From Celsius to micro-Kelvin. */
    510  1.20.10.1  christos 	edata->value_cur = (value * 125000) + 273150000;
    511        1.1    cegger 	edata->state = ENVSYS_SVALID;
    512        1.1    cegger }
    513       1.10    jruoho 
    514       1.19  pgoyette MODULE(MODULE_CLASS_DRIVER, amdtemp, "sysmon_envsys");
    515       1.10    jruoho 
    516       1.10    jruoho #ifdef _MODULE
    517       1.10    jruoho #include "ioconf.c"
    518       1.10    jruoho #endif
    519       1.10    jruoho 
    520       1.10    jruoho static int
    521       1.10    jruoho amdtemp_modcmd(modcmd_t cmd, void *aux)
    522       1.10    jruoho {
    523       1.10    jruoho 	int error = 0;
    524       1.10    jruoho 
    525       1.10    jruoho 	switch (cmd) {
    526       1.10    jruoho 	case MODULE_CMD_INIT:
    527       1.10    jruoho #ifdef _MODULE
    528       1.10    jruoho 		error = config_init_component(cfdriver_ioconf_amdtemp,
    529       1.10    jruoho 		    cfattach_ioconf_amdtemp, cfdata_ioconf_amdtemp);
    530       1.10    jruoho #endif
    531       1.10    jruoho 		return error;
    532       1.10    jruoho 	case MODULE_CMD_FINI:
    533       1.10    jruoho #ifdef _MODULE
    534       1.10    jruoho 		error = config_fini_component(cfdriver_ioconf_amdtemp,
    535       1.10    jruoho 		    cfattach_ioconf_amdtemp, cfdata_ioconf_amdtemp);
    536       1.10    jruoho #endif
    537       1.10    jruoho 		return error;
    538       1.10    jruoho 	default:
    539       1.10    jruoho 		return ENOTTY;
    540       1.10    jruoho 	}
    541       1.10    jruoho }
    542