Home | History | Annotate | Line # | Download | only in pci
dwiic_pci.c revision 1.8
      1  1.8   msaitoh /* $NetBSD: dwiic_pci.c,v 1.8 2021/10/27 19:04:03 msaitoh Exp $ */
      2  1.1    bouyer 
      3  1.1    bouyer /*-
      4  1.1    bouyer  * Copyright (c) 2017 The NetBSD Foundation, Inc.
      5  1.1    bouyer  * All rights reserved.
      6  1.1    bouyer  *
      7  1.1    bouyer  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1    bouyer  * by Manuel Bouyer.
      9  1.1    bouyer  *
     10  1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     11  1.1    bouyer  * modification, are permitted provided that the following conditions
     12  1.1    bouyer  * are met:
     13  1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     14  1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     15  1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     17  1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     18  1.1    bouyer  *
     19  1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.1    bouyer  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.1    bouyer  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.1    bouyer  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.1    bouyer  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.1    bouyer  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.1    bouyer  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.1    bouyer  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.1    bouyer  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.1    bouyer  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.1    bouyer  * POSSIBILITY OF SUCH DAMAGE.
     30  1.1    bouyer  */
     31  1.1    bouyer /*
     32  1.1    bouyer  * Synopsys DesignWare I2C controller, PCI front-end
     33  1.1    bouyer  */
     34  1.1    bouyer 
     35  1.1    bouyer #include <sys/cdefs.h>
     36  1.8   msaitoh __KERNEL_RCSID(0, "$NetBSD: dwiic_pci.c,v 1.8 2021/10/27 19:04:03 msaitoh Exp $");
     37  1.1    bouyer 
     38  1.1    bouyer #include <sys/param.h>
     39  1.1    bouyer #include <sys/systm.h>
     40  1.1    bouyer 
     41  1.1    bouyer #include <dev/pci/pcireg.h>
     42  1.1    bouyer #include <dev/pci/pcivar.h>
     43  1.1    bouyer #include <dev/pci/pcidevs.h>
     44  1.1    bouyer 
     45  1.1    bouyer #include <dev/acpi/acpivar.h>
     46  1.1    bouyer #include <dev/acpi/acpi_pci.h>
     47  1.1    bouyer #include <dev/acpi/acpi_util.h>
     48  1.1    bouyer #include <dev/acpi/acpi_i2c.h>
     49  1.1    bouyer 
     50  1.1    bouyer #include <dev/ic/dwiic_var.h>
     51  1.1    bouyer #include <arch/x86/pci/lpssreg.h>
     52  1.1    bouyer 
     53  1.1    bouyer //#define DWIIC_DEBUG
     54  1.1    bouyer 
     55  1.1    bouyer #ifdef DWIIC_DEBUG
     56  1.1    bouyer #define DPRINTF(x) printf x
     57  1.1    bouyer #else
     58  1.1    bouyer #define DPRINTF(x)
     59  1.1    bouyer #endif
     60  1.1    bouyer 
     61  1.1    bouyer struct pci_dwiic_softc {
     62  1.1    bouyer 	struct dwiic_softc	sc_dwiic;
     63  1.1    bouyer 	pci_chipset_tag_t	sc_pc;
     64  1.1    bouyer 	pcitag_t		sc_ptag;
     65  1.1    bouyer 	struct acpi_devnode	*sc_acpinode;
     66  1.1    bouyer };
     67  1.1    bouyer 
     68  1.7   msaitoh #define VIDDID(a, b) PCI_ID_CODE(PCI_VENDOR_ ## a, PCI_PRODUCT_ ## a ## _ ## b)
     69  1.7   msaitoh 
     70  1.7   msaitoh static const struct device_compatible_entry compat_data[] = {
     71  1.7   msaitoh 	{ .id = VIDDID(INTEL, CORE4G_M_S_I2C_0) },
     72  1.7   msaitoh 	{ .id = VIDDID(INTEL, CORE4G_M_S_I2C_1) },
     73  1.7   msaitoh 	{ .id = VIDDID(INTEL, 100SERIES_I2C_0) },
     74  1.7   msaitoh 	{ .id = VIDDID(INTEL, 100SERIES_I2C_1) },
     75  1.7   msaitoh 	{ .id = VIDDID(INTEL, 100SERIES_I2C_2) },
     76  1.7   msaitoh 	{ .id = VIDDID(INTEL, 100SERIES_I2C_3) },
     77  1.7   msaitoh 	{ .id = VIDDID(INTEL, 100SERIES_LP_I2C_0) },
     78  1.7   msaitoh 	{ .id = VIDDID(INTEL, 100SERIES_LP_I2C_1) },
     79  1.7   msaitoh 	{ .id = VIDDID(INTEL, 100SERIES_LP_I2C_2) },
     80  1.7   msaitoh 	{ .id = VIDDID(INTEL, 100SERIES_LP_I2C_3) },
     81  1.7   msaitoh 	{ .id = VIDDID(INTEL, 100SERIES_LP_I2C_4) },
     82  1.7   msaitoh 	{ .id = VIDDID(INTEL, 100SERIES_LP_I2C_5) },
     83  1.7   msaitoh 	{ .id = VIDDID(INTEL, 2HS_I2C_0) },
     84  1.7   msaitoh 	{ .id = VIDDID(INTEL, 2HS_I2C_1) },
     85  1.7   msaitoh 	{ .id = VIDDID(INTEL, 2HS_I2C_2) },
     86  1.7   msaitoh 	{ .id = VIDDID(INTEL, 2HS_I2C_3) },
     87  1.7   msaitoh 	{ .id = VIDDID(INTEL, 3HS_I2C_0) },
     88  1.7   msaitoh 	{ .id = VIDDID(INTEL, 3HS_I2C_1) },
     89  1.7   msaitoh 	{ .id = VIDDID(INTEL, 3HS_I2C_2) },
     90  1.7   msaitoh 	{ .id = VIDDID(INTEL, 3HS_I2C_3) },
     91  1.7   msaitoh 	{ .id = VIDDID(INTEL, 3HS_U_I2C_0) },
     92  1.7   msaitoh 	{ .id = VIDDID(INTEL, 3HS_U_I2C_1) },
     93  1.7   msaitoh 	{ .id = VIDDID(INTEL, 3HS_U_I2C_2) },
     94  1.7   msaitoh 	{ .id = VIDDID(INTEL, 3HS_U_I2C_3) },
     95  1.7   msaitoh 	{ .id = VIDDID(INTEL, 3HS_U_I2C_4) },
     96  1.7   msaitoh 	{ .id = VIDDID(INTEL, 3HS_U_I2C_5) },
     97  1.7   msaitoh 	{ .id = VIDDID(INTEL, 4HS_H_I2C_0) },
     98  1.7   msaitoh 	{ .id = VIDDID(INTEL, 4HS_H_I2C_1) },
     99  1.7   msaitoh 	{ .id = VIDDID(INTEL, 4HS_H_I2C_2) },
    100  1.7   msaitoh 	{ .id = VIDDID(INTEL, 4HS_H_I2C_3) },
    101  1.7   msaitoh 	{ .id = VIDDID(INTEL, 4HS_V_I2C_0) },
    102  1.7   msaitoh 	{ .id = VIDDID(INTEL, 4HS_V_I2C_1) },
    103  1.7   msaitoh 	{ .id = VIDDID(INTEL, 4HS_V_I2C_2) },
    104  1.7   msaitoh 	{ .id = VIDDID(INTEL, 4HS_V_I2C_3) },
    105  1.7   msaitoh 	{ .id = VIDDID(INTEL, CMTLK_I2C_0) }, /* 4HS LP */
    106  1.7   msaitoh 	{ .id = VIDDID(INTEL, CMTLK_I2C_1) },
    107  1.7   msaitoh 	{ .id = VIDDID(INTEL, CMTLK_I2C_2) },
    108  1.7   msaitoh 	{ .id = VIDDID(INTEL, CMTLK_I2C_3) },
    109  1.7   msaitoh 	{ .id = VIDDID(INTEL, CMTLK_I2C_4) },
    110  1.7   msaitoh 	{ .id = VIDDID(INTEL, CMTLK_I2C_5) },
    111  1.7   msaitoh 	{ .id = VIDDID(INTEL, 495_YU_I2C_0) },
    112  1.7   msaitoh 	{ .id = VIDDID(INTEL, 495_YU_I2C_1) },
    113  1.7   msaitoh 	{ .id = VIDDID(INTEL, 495_YU_I2C_2) },
    114  1.7   msaitoh 	{ .id = VIDDID(INTEL, 495_YU_I2C_3) },
    115  1.7   msaitoh 	{ .id = VIDDID(INTEL, 495_YU_I2C_4) },
    116  1.7   msaitoh 	{ .id = VIDDID(INTEL, 495_YU_I2C_5) },
    117  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_H_I2C_0) },
    118  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_H_I2C_1) },
    119  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_H_I2C_2) },
    120  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_H_I2C_3) },
    121  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_H_I2C_4) },
    122  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_H_I2C_5) },
    123  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_H_I2C_6) },
    124  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_LP_I2C_0) },
    125  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_LP_I2C_1) },
    126  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_LP_I2C_2) },
    127  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_LP_I2C_3) },
    128  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_LP_I2C_4) },
    129  1.7   msaitoh 	{ .id = VIDDID(INTEL, 5HS_LP_I2C_5) },
    130  1.7   msaitoh 	{ .id = VIDDID(INTEL, BAYTRAIL_SIO_I2C1) },
    131  1.7   msaitoh 	{ .id = VIDDID(INTEL, BAYTRAIL_SIO_I2C2) },
    132  1.7   msaitoh 	{ .id = VIDDID(INTEL, BAYTRAIL_SIO_I2C3) },
    133  1.7   msaitoh 	{ .id = VIDDID(INTEL, BAYTRAIL_SIO_I2C4) },
    134  1.7   msaitoh 	{ .id = VIDDID(INTEL, BAYTRAIL_SIO_I2C5) },
    135  1.7   msaitoh 	{ .id = VIDDID(INTEL, BAYTRAIL_SIO_I2C6) },
    136  1.7   msaitoh 	{ .id = VIDDID(INTEL, BAYTRAIL_SIO_I2C7) },
    137  1.7   msaitoh 	{ .id = VIDDID(INTEL, BSW_SIO_I2C_1) },
    138  1.7   msaitoh 	{ .id = VIDDID(INTEL, BSW_SIO_I2C_2) },
    139  1.7   msaitoh 	{ .id = VIDDID(INTEL, BSW_SIO_I2C_3) },
    140  1.7   msaitoh 	{ .id = VIDDID(INTEL, BSW_SIO_I2C_4) },
    141  1.7   msaitoh 	{ .id = VIDDID(INTEL, BSW_SIO_I2C_5) },
    142  1.7   msaitoh 	{ .id = VIDDID(INTEL, BSW_SIO_I2C_6) },
    143  1.7   msaitoh 	{ .id = VIDDID(INTEL, BSW_SIO_I2C_7) },
    144  1.7   msaitoh 	{ .id = VIDDID(INTEL, APL_I2C_0) },
    145  1.7   msaitoh 	{ .id = VIDDID(INTEL, APL_I2C_1) },
    146  1.7   msaitoh 	{ .id = VIDDID(INTEL, APL_I2C_2) },
    147  1.7   msaitoh 	{ .id = VIDDID(INTEL, APL_I2C_3) },
    148  1.7   msaitoh 	{ .id = VIDDID(INTEL, APL_I2C_4) },
    149  1.7   msaitoh 	{ .id = VIDDID(INTEL, APL_I2C_5) },
    150  1.7   msaitoh 	{ .id = VIDDID(INTEL, APL_I2C_6) },
    151  1.7   msaitoh 	{ .id = VIDDID(INTEL, APL_I2C_7) },
    152  1.7   msaitoh 	{ .id = VIDDID(INTEL, GLK_I2C_0) },
    153  1.7   msaitoh 	{ .id = VIDDID(INTEL, GLK_I2C_1) },
    154  1.7   msaitoh 	{ .id = VIDDID(INTEL, GLK_I2C_2) },
    155  1.7   msaitoh 	{ .id = VIDDID(INTEL, GLK_I2C_3) },
    156  1.7   msaitoh 	{ .id = VIDDID(INTEL, GLK_I2C_4) },
    157  1.7   msaitoh 	{ .id = VIDDID(INTEL, GLK_I2C_5) },
    158  1.7   msaitoh 	{ .id = VIDDID(INTEL, GLK_I2C_6) },
    159  1.7   msaitoh 	{ .id = VIDDID(INTEL, GLK_I2C_7) },
    160  1.8   msaitoh 	{ .id = VIDDID(INTEL, EHL_SIO_I2C_0) },
    161  1.8   msaitoh 	{ .id = VIDDID(INTEL, EHL_SIO_I2C_1) },
    162  1.8   msaitoh 	{ .id = VIDDID(INTEL, EHL_SIO_I2C_2) },
    163  1.8   msaitoh 	{ .id = VIDDID(INTEL, EHL_SIO_I2C_3) },
    164  1.8   msaitoh 	{ .id = VIDDID(INTEL, EHL_SIO_I2C_4) },
    165  1.8   msaitoh 	{ .id = VIDDID(INTEL, EHL_SIO_I2C_5) },
    166  1.8   msaitoh 	{ .id = VIDDID(INTEL, EHL_SIO_I2C_6) },
    167  1.8   msaitoh 	{ .id = VIDDID(INTEL, EHL_SIO_I2C_7) },
    168  1.7   msaitoh 	{ .id = VIDDID(INTEL, JSL_LPSS_I2C_0) },
    169  1.7   msaitoh 	{ .id = VIDDID(INTEL, JSL_LPSS_I2C_1) },
    170  1.7   msaitoh 	{ .id = VIDDID(INTEL, JSL_LPSS_I2C_2) },
    171  1.7   msaitoh 	{ .id = VIDDID(INTEL, JSL_LPSS_I2C_3) },
    172  1.8   msaitoh 	{ .id = VIDDID(INTEL, JSL_LPSS_I2C_4) },
    173  1.8   msaitoh 	{ .id = VIDDID(INTEL, JSL_LPSS_I2C_5) },
    174  1.7   msaitoh 
    175  1.7   msaitoh 	PCI_COMPAT_EOL
    176  1.7   msaitoh };
    177  1.7   msaitoh 
    178  1.1    bouyer static uint32_t
    179  1.1    bouyer lpss_read(struct pci_dwiic_softc *sc, int offset)
    180  1.1    bouyer {
    181  1.5  riastrad 	return bus_space_read_4(sc->sc_dwiic.sc_iot, sc->sc_dwiic.sc_ioh,
    182  1.5  riastrad 	    offset);
    183  1.1    bouyer }
    184  1.1    bouyer 
    185  1.1    bouyer static void
    186  1.1    bouyer lpss_write(struct pci_dwiic_softc *sc, int offset, uint32_t val)
    187  1.1    bouyer {
    188  1.1    bouyer 	bus_space_write_4(sc->sc_dwiic.sc_iot, sc->sc_dwiic.sc_ioh,
    189  1.1    bouyer 	    offset, val);
    190  1.1    bouyer }
    191  1.1    bouyer 
    192  1.1    bouyer static int	pci_dwiic_match(device_t, cfdata_t, void *);
    193  1.1    bouyer static void	pci_dwiic_attach(device_t, device_t, void *);
    194  1.1    bouyer static bool	dwiic_pci_power(struct dwiic_softc *, bool);
    195  1.1    bouyer 
    196  1.1    bouyer CFATTACH_DECL_NEW(pcidwiic, sizeof(struct pci_dwiic_softc),
    197  1.1    bouyer     pci_dwiic_match, pci_dwiic_attach, dwiic_detach, NULL);
    198  1.1    bouyer 
    199  1.1    bouyer 
    200  1.1    bouyer int
    201  1.1    bouyer pci_dwiic_match(device_t parent, cfdata_t match, void *aux)
    202  1.1    bouyer {
    203  1.1    bouyer 	struct pci_attach_args *pa = aux;
    204  1.1    bouyer 
    205  1.7   msaitoh 	return pci_compatible_match(pa, compat_data);
    206  1.1    bouyer }
    207  1.1    bouyer 
    208  1.1    bouyer void
    209  1.1    bouyer pci_dwiic_attach(device_t parent, device_t self, void *aux)
    210  1.1    bouyer {
    211  1.1    bouyer 	struct pci_dwiic_softc *sc = device_private(self);
    212  1.1    bouyer 	struct pci_attach_args *pa = aux;
    213  1.1    bouyer 	const char *intrstr;
    214  1.1    bouyer 	pci_intr_handle_t intrhandle;
    215  1.1    bouyer 	char intrbuf[PCI_INTRSTR_LEN];
    216  1.1    bouyer 	pcireg_t memtype;
    217  1.1    bouyer 	pcireg_t csr;
    218  1.1    bouyer 	uint32_t caps;
    219  1.1    bouyer 
    220  1.1    bouyer 	sc->sc_dwiic.sc_dev = self;
    221  1.1    bouyer 	sc->sc_dwiic.sc_power = dwiic_pci_power;
    222  1.1    bouyer 	sc->sc_dwiic.sc_type = dwiic_type_sunrisepoint;
    223  1.1    bouyer 
    224  1.1    bouyer 	sc->sc_pc = pa->pa_pc;
    225  1.1    bouyer 	sc->sc_ptag = pa->pa_tag;
    226  1.1    bouyer 
    227  1.1    bouyer 	/* register access not enabled by BIOS */
    228  1.1    bouyer 	csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    229  1.1    bouyer 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    230  1.1    bouyer 	    csr | PCI_COMMAND_MEM_ENABLE);
    231  1.1    bouyer 
    232  1.1    bouyer 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, PCI_BAR0);
    233  1.1    bouyer 	if (pci_mapreg_map(pa, PCI_BAR0, memtype, 0, &sc->sc_dwiic.sc_iot,
    234  1.1    bouyer 	    &sc->sc_dwiic.sc_ioh, NULL, NULL) != 0) {
    235  1.1    bouyer 		aprint_error(": can't map register space\n");
    236  1.1    bouyer 		goto out;
    237  1.1    bouyer 	}
    238  1.1    bouyer 	dwiic_pci_power(&sc->sc_dwiic, 1);
    239  1.1    bouyer 
    240  1.1    bouyer 	caps = lpss_read(sc, LPSS_CAP);
    241  1.1    bouyer 
    242  1.1    bouyer 	aprint_naive(": I2C controller\n");
    243  1.1    bouyer 	aprint_normal(": I2C controller instance %d\n",
    244  1.1    bouyer 	    (int)(caps & LPSS_CAP_INSTANCE));
    245  1.1    bouyer 
    246  1.1    bouyer 	if (pci_intr_map(pa, &intrhandle)) {
    247  1.1    bouyer 		aprint_error_dev(self, "can't map interrupt\n");
    248  1.1    bouyer 		goto out;
    249  1.1    bouyer 	}
    250  1.1    bouyer 	intrstr = pci_intr_string(pa->pa_pc, intrhandle,
    251  1.1    bouyer 	    intrbuf, sizeof(intrbuf));
    252  1.1    bouyer 
    253  1.1    bouyer 	sc->sc_dwiic.sc_ih = pci_intr_establish(pa->pa_pc, intrhandle,
    254  1.1    bouyer 	    IPL_VM, dwiic_intr, sc);
    255  1.1    bouyer 	if (sc->sc_dwiic.sc_ih == NULL) {
    256  1.1    bouyer 		aprint_error_dev(self, "couldn't establish interrupt");
    257  1.1    bouyer 		if (intrstr != NULL)
    258  1.1    bouyer 			aprint_error(" at %s", intrstr);
    259  1.1    bouyer 		aprint_error("\n");
    260  1.1    bouyer 		goto out;
    261  1.1    bouyer 	}
    262  1.1    bouyer 	aprint_normal_dev(self, "interrupting at %s\n", intrstr);
    263  1.1    bouyer 
    264  1.1    bouyer 	lpss_write(sc, LPSS_RESET, LPSS_RESET_CTRL_REL);
    265  1.1    bouyer 	lpss_write(sc, LPSS_REMAP_LO,
    266  1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_ptag, PCI_BAR0));
    267  1.1    bouyer 	lpss_write(sc, LPSS_REMAP_HI,
    268  1.1    bouyer 	    pci_conf_read(sc->sc_pc, sc->sc_ptag, PCI_BAR0 + 0x4));
    269  1.1    bouyer 
    270  1.1    bouyer 	sc->sc_acpinode = acpi_pcidev_find(0 /*XXX segment*/,
    271  1.1    bouyer 	    pa->pa_bus, pa->pa_device, pa->pa_function);
    272  1.1    bouyer 
    273  1.1    bouyer 	if (sc->sc_acpinode) {
    274  1.5  riastrad 		sc->sc_dwiic.sc_iba.iba_child_devices =
    275  1.3  jmcneill 		    acpi_enter_i2c_devs(NULL, sc->sc_acpinode);
    276  1.1    bouyer 	} else {
    277  1.1    bouyer 		aprint_verbose_dev(self, "no matching ACPI node\n");
    278  1.1    bouyer 	}
    279  1.1    bouyer 
    280  1.1    bouyer 	dwiic_attach(&sc->sc_dwiic);
    281  1.1    bouyer 
    282  1.6   thorpej 	config_found(self, &sc->sc_dwiic.sc_iba, iicbus_print, CFARGS_NONE);
    283  1.2  jakllsch 
    284  1.1    bouyer 	pmf_device_register(self, dwiic_suspend, dwiic_resume);
    285  1.1    bouyer 
    286  1.1    bouyer out:
    287  1.1    bouyer 	return;
    288  1.1    bouyer }
    289  1.1    bouyer 
    290  1.1    bouyer static bool
    291  1.1    bouyer dwiic_pci_power(struct dwiic_softc *dwsc, bool power)
    292  1.1    bouyer {
    293  1.5  riastrad 	struct pci_dwiic_softc *sc = container_of(dwsc, struct pci_dwiic_softc,
    294  1.5  riastrad 	    sc_dwiic);
    295  1.5  riastrad 	pcireg_t pmreg, csr;
    296  1.5  riastrad 	uint32_t reset, rlo, rhi;
    297  1.5  riastrad 
    298  1.5  riastrad 	csr = pci_conf_read(sc->sc_pc, sc->sc_ptag, PCI_COMMAND_STATUS_REG);
    299  1.5  riastrad 	reset = lpss_read(sc, LPSS_RESET);
    300  1.5  riastrad 	rlo = lpss_read(sc, LPSS_REMAP_LO);
    301  1.5  riastrad 	rhi = lpss_read(sc, LPSS_REMAP_HI);
    302  1.5  riastrad 	aprint_debug_dev(dwsc->sc_dev,
    303  1.5  riastrad 	    "status 0x%x reset 0x%x rlo 0x%x rhi 0x%x\n",
    304  1.5  riastrad 	    csr, reset, rlo, rhi);
    305  1.1    bouyer 
    306  1.1    bouyer 	if (!power)
    307  1.1    bouyer 		lpss_write(sc, LPSS_CLKGATE, LPSS_CLKGATE_CTRL_OFF);
    308  1.1    bouyer 	if (pci_get_capability(sc->sc_pc, sc->sc_ptag, PCI_CAP_PWRMGMT,
    309  1.1    bouyer 	    &pmreg, NULL)) {
    310  1.1    bouyer 		DPRINTF(("%s: power status 0x%x", device_xname(dwsc->sc_dev),
    311  1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_ptag, pmreg + PCI_PMCSR)));
    312  1.1    bouyer 		pci_conf_write(sc->sc_pc, sc->sc_ptag, pmreg + PCI_PMCSR,
    313  1.1    bouyer 		    power ? PCI_PMCSR_STATE_D0 : PCI_PMCSR_STATE_D3);
    314  1.1    bouyer 		DELAY(10000); /* 10 milliseconds */
    315  1.5  riastrad 		DPRINTF((" -> 0x%x\n",
    316  1.1    bouyer 		    pci_conf_read(sc->sc_pc, sc->sc_ptag, pmreg + PCI_PMCSR)));
    317  1.1    bouyer 	}
    318  1.1    bouyer 	if (power) {
    319  1.1    bouyer 		lpss_write(sc, LPSS_CLKGATE, LPSS_CLKGATE_CTRL_ON);
    320  1.1    bouyer 	}
    321  1.1    bouyer 	return true;
    322  1.1    bouyer }
    323