Home | History | Annotate | Line # | Download | only in pci
ichlpcib.c revision 1.14.8.5
      1  1.14.8.5       jym /*	$NetBSD: ichlpcib.c,v 1.14.8.5 2011/08/27 15:37:30 jym Exp $	*/
      2       1.1   xtraeme 
      3       1.1   xtraeme /*-
      4       1.1   xtraeme  * Copyright (c) 2004 The NetBSD Foundation, Inc.
      5       1.1   xtraeme  * All rights reserved.
      6       1.1   xtraeme  *
      7       1.1   xtraeme  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1   xtraeme  * by Minoura Makoto and Matthew R. Green.
      9       1.1   xtraeme  *
     10       1.1   xtraeme  * Redistribution and use in source and binary forms, with or without
     11       1.1   xtraeme  * modification, are permitted provided that the following conditions
     12       1.1   xtraeme  * are met:
     13       1.1   xtraeme  * 1. Redistributions of source code must retain the above copyright
     14       1.1   xtraeme  *    notice, this list of conditions and the following disclaimer.
     15       1.1   xtraeme  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1   xtraeme  *    notice, this list of conditions and the following disclaimer in the
     17       1.1   xtraeme  *    documentation and/or other materials provided with the distribution.
     18       1.1   xtraeme  *
     19       1.1   xtraeme  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20       1.1   xtraeme  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21       1.1   xtraeme  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22       1.1   xtraeme  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23       1.1   xtraeme  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24       1.1   xtraeme  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25       1.1   xtraeme  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26       1.1   xtraeme  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27       1.1   xtraeme  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28       1.1   xtraeme  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29       1.1   xtraeme  * POSSIBILITY OF SUCH DAMAGE.
     30       1.1   xtraeme  */
     31       1.1   xtraeme 
     32       1.1   xtraeme /*
     33       1.1   xtraeme  * Intel I/O Controller Hub (ICHn) LPC Interface Bridge driver
     34       1.1   xtraeme  *
     35       1.1   xtraeme  *  LPC Interface Bridge is basically a pcib (PCI-ISA Bridge), but has
     36       1.1   xtraeme  *  some power management and monitoring functions.
     37       1.1   xtraeme  *  Currently we support the watchdog timer, SpeedStep (on some systems)
     38       1.1   xtraeme  *  and the power management timer.
     39       1.1   xtraeme  */
     40       1.1   xtraeme 
     41       1.1   xtraeme #include <sys/cdefs.h>
     42  1.14.8.5       jym __KERNEL_RCSID(0, "$NetBSD: ichlpcib.c,v 1.14.8.5 2011/08/27 15:37:30 jym Exp $");
     43       1.1   xtraeme 
     44       1.1   xtraeme #include <sys/types.h>
     45       1.1   xtraeme #include <sys/param.h>
     46       1.1   xtraeme #include <sys/systm.h>
     47       1.1   xtraeme #include <sys/device.h>
     48       1.1   xtraeme #include <sys/sysctl.h>
     49       1.6  jmcneill #include <sys/timetc.h>
     50  1.14.8.2       jym #include <sys/gpio.h>
     51  1.14.8.5       jym #include <sys/bus.h>
     52       1.1   xtraeme 
     53       1.1   xtraeme #include <dev/pci/pcivar.h>
     54       1.1   xtraeme #include <dev/pci/pcireg.h>
     55       1.1   xtraeme #include <dev/pci/pcidevs.h>
     56       1.1   xtraeme 
     57  1.14.8.2       jym #include <dev/gpio/gpiovar.h>
     58       1.1   xtraeme #include <dev/sysmon/sysmonvar.h>
     59       1.1   xtraeme 
     60       1.6  jmcneill #include <dev/ic/acpipmtimer.h>
     61       1.1   xtraeme #include <dev/ic/i82801lpcreg.h>
     62  1.14.8.5       jym #include <dev/ic/i82801lpcvar.h>
     63       1.6  jmcneill #include <dev/ic/hpetreg.h>
     64       1.6  jmcneill #include <dev/ic/hpetvar.h>
     65       1.6  jmcneill 
     66      1.12    martin #include "pcibvar.h"
     67  1.14.8.2       jym #include "gpio.h"
     68  1.14.8.3       jym #include "fwhrng.h"
     69  1.14.8.2       jym 
     70  1.14.8.2       jym #define LPCIB_GPIO_NPINS 64
     71       1.1   xtraeme 
     72       1.1   xtraeme struct lpcib_softc {
     73      1.12    martin 	/* we call pcibattach() which assumes this starts like this: */
     74      1.12    martin 	struct pcib_softc	sc_pcib;
     75       1.1   xtraeme 
     76       1.6  jmcneill 	struct pci_attach_args	sc_pa;
     77       1.6  jmcneill 	int			sc_has_rcba;
     78       1.6  jmcneill 	int			sc_has_ich5_hpet;
     79       1.6  jmcneill 
     80       1.6  jmcneill 	/* RCBA */
     81       1.6  jmcneill 	bus_space_tag_t		sc_rcbat;
     82       1.6  jmcneill 	bus_space_handle_t	sc_rcbah;
     83       1.6  jmcneill 	pcireg_t		sc_rcba_reg;
     84       1.6  jmcneill 
     85       1.1   xtraeme 	/* Watchdog variables. */
     86       1.1   xtraeme 	struct sysmon_wdog	sc_smw;
     87       1.1   xtraeme 	bus_space_tag_t		sc_iot;
     88       1.1   xtraeme 	bus_space_handle_t	sc_ioh;
     89  1.14.8.2       jym 	bus_size_t		sc_iosize;
     90       1.6  jmcneill 
     91       1.6  jmcneill 	/* HPET variables. */
     92       1.6  jmcneill 	uint32_t		sc_hpet_reg;
     93       1.6  jmcneill 
     94  1.14.8.2       jym #if NGPIO > 0
     95  1.14.8.2       jym 	device_t		sc_gpiobus;
     96  1.14.8.2       jym 	kmutex_t		sc_gpio_mtx;
     97  1.14.8.2       jym 	bus_space_tag_t		sc_gpio_iot;
     98  1.14.8.2       jym 	bus_space_handle_t	sc_gpio_ioh;
     99  1.14.8.2       jym 	bus_size_t		sc_gpio_ios;
    100  1.14.8.2       jym 	struct gpio_chipset_tag	sc_gpio_gc;
    101  1.14.8.2       jym 	gpio_pin_t		sc_gpio_pins[LPCIB_GPIO_NPINS];
    102  1.14.8.2       jym #endif
    103  1.14.8.2       jym 
    104  1.14.8.3       jym #if NFWHRNG > 0
    105  1.14.8.3       jym 	device_t		sc_fwhbus;
    106  1.14.8.3       jym #endif
    107  1.14.8.3       jym 
    108  1.14.8.1       jym 	/* Speedstep */
    109  1.14.8.1       jym 	pcireg_t		sc_pmcon_orig;
    110  1.14.8.1       jym 
    111       1.1   xtraeme 	/* Power management */
    112       1.7  drochner 	pcireg_t		sc_pirq[2];
    113       1.6  jmcneill 	pcireg_t		sc_pmcon;
    114       1.6  jmcneill 	pcireg_t		sc_fwhsel2;
    115  1.14.8.2       jym 
    116  1.14.8.2       jym 	/* Child devices */
    117  1.14.8.2       jym 	device_t		sc_hpetbus;
    118  1.14.8.2       jym 	acpipmtimer_t		sc_pmtimer;
    119  1.14.8.2       jym 	pcireg_t		sc_acpi_cntl;
    120  1.14.8.2       jym 
    121  1.14.8.2       jym 	struct sysctllog	*sc_log;
    122       1.1   xtraeme };
    123       1.1   xtraeme 
    124       1.9   xtraeme static int lpcibmatch(device_t, cfdata_t, void *);
    125       1.9   xtraeme static void lpcibattach(device_t, device_t, void *);
    126  1.14.8.2       jym static int lpcibdetach(device_t, int);
    127  1.14.8.2       jym static void lpcibchilddet(device_t, device_t);
    128  1.14.8.2       jym static int lpcibrescan(device_t, const char *, const int *);
    129  1.14.8.3       jym static bool lpcib_suspend(device_t, const pmf_qual_t *);
    130  1.14.8.3       jym static bool lpcib_resume(device_t, const pmf_qual_t *);
    131  1.14.8.1       jym static bool lpcib_shutdown(device_t, int);
    132       1.1   xtraeme 
    133       1.9   xtraeme static void pmtimer_configure(device_t);
    134  1.14.8.2       jym static int pmtimer_unconfigure(device_t, int);
    135       1.1   xtraeme 
    136       1.9   xtraeme static void tcotimer_configure(device_t);
    137  1.14.8.2       jym static int tcotimer_unconfigure(device_t, int);
    138       1.1   xtraeme static int tcotimer_setmode(struct sysmon_wdog *);
    139       1.1   xtraeme static int tcotimer_tickle(struct sysmon_wdog *);
    140       1.1   xtraeme static void tcotimer_stop(struct lpcib_softc *);
    141       1.1   xtraeme static void tcotimer_start(struct lpcib_softc *);
    142       1.1   xtraeme static void tcotimer_status_reset(struct lpcib_softc *);
    143       1.9   xtraeme static int  tcotimer_disable_noreboot(device_t);
    144       1.1   xtraeme 
    145       1.9   xtraeme static void speedstep_configure(device_t);
    146  1.14.8.2       jym static void speedstep_unconfigure(device_t);
    147       1.1   xtraeme static int speedstep_sysctl_helper(SYSCTLFN_ARGS);
    148       1.1   xtraeme 
    149       1.9   xtraeme static void lpcib_hpet_configure(device_t);
    150  1.14.8.2       jym static int lpcib_hpet_unconfigure(device_t, int);
    151  1.14.8.2       jym 
    152  1.14.8.2       jym #if NGPIO > 0
    153  1.14.8.2       jym static void lpcib_gpio_configure(device_t);
    154  1.14.8.2       jym static int lpcib_gpio_unconfigure(device_t, int);
    155  1.14.8.2       jym static int lpcib_gpio_pin_read(void *, int);
    156  1.14.8.2       jym static void lpcib_gpio_pin_write(void *, int, int);
    157  1.14.8.2       jym static void lpcib_gpio_pin_ctl(void *, int, int);
    158       1.6  jmcneill #endif
    159       1.6  jmcneill 
    160  1.14.8.3       jym #if NFWHRNG > 0
    161  1.14.8.3       jym static void lpcib_fwh_configure(device_t);
    162  1.14.8.3       jym static int lpcib_fwh_unconfigure(device_t, int);
    163  1.14.8.3       jym #endif
    164  1.14.8.3       jym 
    165       1.1   xtraeme struct lpcib_softc *speedstep_cookie;	/* XXX */
    166       1.1   xtraeme 
    167  1.14.8.2       jym CFATTACH_DECL2_NEW(ichlpcib, sizeof(struct lpcib_softc),
    168  1.14.8.2       jym     lpcibmatch, lpcibattach, lpcibdetach, NULL, lpcibrescan, lpcibchilddet);
    169       1.1   xtraeme 
    170       1.6  jmcneill static struct lpcib_device {
    171       1.6  jmcneill 	pcireg_t vendor, product;
    172       1.6  jmcneill 	int has_rcba;
    173       1.6  jmcneill 	int has_ich5_hpet;
    174       1.6  jmcneill } lpcib_devices[] = {
    175       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AA_LPC, 0, 0 },
    176  1.14.8.3       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AB_LPC, 0, 0 },
    177       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BA_LPC, 0, 0 },
    178       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BAM_LPC, 0, 0 },
    179       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CA_LPC, 0, 0 },
    180       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CAM_LPC, 0, 0 },
    181       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DB_LPC, 0, 0 },
    182  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DBM_LPC, 0, 0 },
    183       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801EB_LPC, 0, 1 },
    184       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FB_LPC, 1, 0 },
    185       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FBM_LPC, 1, 0 },
    186       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801G_LPC, 1, 0 },
    187       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GBM_LPC, 1, 0 },
    188       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GHM_LPC, 1, 0 },
    189       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LPC, 1, 0 },
    190       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HEM_LPC, 1, 0 },
    191       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HH_LPC, 1, 0 },
    192       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HO_LPC, 1, 0 },
    193       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HBM_LPC, 1, 0 },
    194       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IH_LPC, 1, 0 },
    195       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IO_LPC, 1, 0 },
    196       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IR_LPC, 1, 0 },
    197  1.14.8.1       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IEM_LPC, 1, 0 },
    198       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IB_LPC, 1, 0 },
    199      1.14     joerg 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_63XXESB_LPC, 1, 0 },
    200  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_B65_LPC, 1, 0 },
    201  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C202_LPC, 1, 0 },
    202  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C204_LPC, 1, 0 },
    203  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C206_LPC, 1, 0 },
    204  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H61_LPC, 1, 0 },
    205  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H67_LPC, 1, 0 },
    206  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM65_LPC, 1, 0 },
    207  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM67_LPC, 1, 0 },
    208  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_NM10_LPC, 1, 0 },
    209  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_P67_LPC, 1, 0 },
    210  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q65_LPC, 1, 0 },
    211  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q67_LPC, 1, 0 },
    212  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QM67_LPC, 1, 0 },
    213  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QS67_LPC, 1, 0 },
    214  1.14.8.5       jym 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_UM67_LPC, 1, 0 },
    215      1.14     joerg 
    216       1.6  jmcneill 	{ 0, 0, 0, 0 },
    217       1.6  jmcneill };
    218       1.6  jmcneill 
    219       1.1   xtraeme /*
    220       1.1   xtraeme  * Autoconf callbacks.
    221       1.1   xtraeme  */
    222       1.1   xtraeme static int
    223       1.9   xtraeme lpcibmatch(device_t parent, cfdata_t match, void *aux)
    224       1.1   xtraeme {
    225       1.1   xtraeme 	struct pci_attach_args *pa = aux;
    226       1.6  jmcneill 	struct lpcib_device *lpcib_dev;
    227       1.1   xtraeme 
    228       1.1   xtraeme 	/* We are ISA bridge, of course */
    229       1.1   xtraeme 	if (PCI_CLASS(pa->pa_class) != PCI_CLASS_BRIDGE ||
    230       1.1   xtraeme 	    PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_BRIDGE_ISA)
    231       1.1   xtraeme 		return 0;
    232       1.1   xtraeme 
    233       1.6  jmcneill 	for (lpcib_dev = lpcib_devices; lpcib_dev->vendor; ++lpcib_dev) {
    234       1.6  jmcneill 		if (PCI_VENDOR(pa->pa_id) == lpcib_dev->vendor &&
    235       1.6  jmcneill 		    PCI_PRODUCT(pa->pa_id) == lpcib_dev->product)
    236       1.1   xtraeme 			return 10;
    237       1.1   xtraeme 	}
    238       1.1   xtraeme 
    239       1.1   xtraeme 	return 0;
    240       1.1   xtraeme }
    241       1.1   xtraeme 
    242       1.1   xtraeme static void
    243       1.9   xtraeme lpcibattach(device_t parent, device_t self, void *aux)
    244       1.1   xtraeme {
    245       1.1   xtraeme 	struct pci_attach_args *pa = aux;
    246       1.6  jmcneill 	struct lpcib_softc *sc = device_private(self);
    247       1.6  jmcneill 	struct lpcib_device *lpcib_dev;
    248       1.1   xtraeme 
    249       1.6  jmcneill 	sc->sc_pa = *pa;
    250       1.6  jmcneill 
    251       1.6  jmcneill 	for (lpcib_dev = lpcib_devices; lpcib_dev->vendor; ++lpcib_dev) {
    252       1.6  jmcneill 		if (PCI_VENDOR(pa->pa_id) != lpcib_dev->vendor ||
    253       1.6  jmcneill 		    PCI_PRODUCT(pa->pa_id) != lpcib_dev->product)
    254       1.6  jmcneill 			continue;
    255       1.6  jmcneill 		sc->sc_has_rcba = lpcib_dev->has_rcba;
    256       1.6  jmcneill 		sc->sc_has_ich5_hpet = lpcib_dev->has_ich5_hpet;
    257       1.6  jmcneill 		break;
    258       1.6  jmcneill 	}
    259       1.1   xtraeme 
    260       1.1   xtraeme 	pcibattach(parent, self, aux);
    261       1.1   xtraeme 
    262       1.1   xtraeme 	/*
    263       1.1   xtraeme 	 * Part of our I/O registers are used as ACPI PM regs.
    264       1.1   xtraeme 	 * Since our ACPI subsystem accesses the I/O space directly so far,
    265       1.1   xtraeme 	 * we do not have to bother bus_space I/O map confliction.
    266       1.1   xtraeme 	 */
    267       1.1   xtraeme 	if (pci_mapreg_map(pa, LPCIB_PCI_PMBASE, PCI_MAPREG_TYPE_IO, 0,
    268  1.14.8.2       jym 			   &sc->sc_iot, &sc->sc_ioh, NULL, &sc->sc_iosize)) {
    269       1.9   xtraeme 		aprint_error_dev(self, "can't map power management i/o space");
    270       1.1   xtraeme 		return;
    271       1.1   xtraeme 	}
    272       1.1   xtraeme 
    273  1.14.8.1       jym 	sc->sc_pmcon_orig = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    274  1.14.8.1       jym 	    LPCIB_PCI_GEN_PMCON_1);
    275  1.14.8.1       jym 
    276       1.6  jmcneill 	/* For ICH6 and later, always enable RCBA */
    277       1.6  jmcneill 	if (sc->sc_has_rcba) {
    278       1.6  jmcneill 		pcireg_t rcba;
    279       1.6  jmcneill 
    280       1.6  jmcneill 		sc->sc_rcbat = sc->sc_pa.pa_memt;
    281       1.6  jmcneill 
    282      1.12    martin 		rcba = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    283      1.12    martin 		     LPCIB_RCBA);
    284       1.6  jmcneill 		if ((rcba & LPCIB_RCBA_EN) == 0) {
    285       1.9   xtraeme 			aprint_error_dev(self, "RCBA is not enabled");
    286       1.6  jmcneill 			return;
    287       1.6  jmcneill 		}
    288       1.6  jmcneill 		rcba &= ~LPCIB_RCBA_EN;
    289       1.6  jmcneill 
    290       1.6  jmcneill 		if (bus_space_map(sc->sc_rcbat, rcba, LPCIB_RCBA_SIZE, 0,
    291       1.6  jmcneill 				  &sc->sc_rcbah)) {
    292       1.9   xtraeme 			aprint_error_dev(self, "RCBA could not be mapped");
    293       1.6  jmcneill 			return;
    294       1.6  jmcneill 		}
    295       1.6  jmcneill 	}
    296       1.6  jmcneill 
    297       1.1   xtraeme 	/* Set up the power management timer. */
    298       1.9   xtraeme 	pmtimer_configure(self);
    299       1.1   xtraeme 
    300       1.1   xtraeme 	/* Set up the TCO (watchdog). */
    301       1.9   xtraeme 	tcotimer_configure(self);
    302       1.1   xtraeme 
    303       1.1   xtraeme 	/* Set up SpeedStep. */
    304       1.9   xtraeme 	speedstep_configure(self);
    305       1.1   xtraeme 
    306       1.6  jmcneill 	/* Set up HPET. */
    307       1.9   xtraeme 	lpcib_hpet_configure(self);
    308       1.6  jmcneill 
    309  1.14.8.2       jym #if NGPIO > 0
    310  1.14.8.2       jym 	/* Set up GPIO */
    311  1.14.8.2       jym 	lpcib_gpio_configure(self);
    312  1.14.8.2       jym #endif
    313  1.14.8.2       jym 
    314  1.14.8.3       jym #if NFWHRNG > 0
    315  1.14.8.3       jym 	lpcib_fwh_configure(self);
    316  1.14.8.3       jym #endif
    317  1.14.8.3       jym 
    318       1.6  jmcneill 	/* Install power handler */
    319  1.14.8.1       jym 	if (!pmf_device_register1(self, lpcib_suspend, lpcib_resume,
    320  1.14.8.1       jym 	    lpcib_shutdown))
    321       1.6  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    322       1.6  jmcneill }
    323       1.6  jmcneill 
    324  1.14.8.2       jym static void
    325  1.14.8.2       jym lpcibchilddet(device_t self, device_t child)
    326  1.14.8.2       jym {
    327  1.14.8.2       jym 	struct lpcib_softc *sc = device_private(self);
    328  1.14.8.2       jym 	uint32_t val;
    329  1.14.8.2       jym 
    330  1.14.8.3       jym #if NFWHRNG > 0
    331  1.14.8.3       jym 	if (sc->sc_fwhbus == child) {
    332  1.14.8.3       jym 		sc->sc_fwhbus = NULL;
    333  1.14.8.3       jym 		return;
    334  1.14.8.3       jym 	}
    335  1.14.8.3       jym #endif
    336  1.14.8.2       jym #if NGPIO > 0
    337  1.14.8.2       jym 	if (sc->sc_gpiobus == child) {
    338  1.14.8.2       jym 		sc->sc_gpiobus = NULL;
    339  1.14.8.2       jym 		return;
    340  1.14.8.2       jym 	}
    341  1.14.8.2       jym #endif
    342  1.14.8.2       jym 	if (sc->sc_hpetbus != child) {
    343  1.14.8.2       jym 		pcibchilddet(self, child);
    344  1.14.8.2       jym 		return;
    345  1.14.8.2       jym 	}
    346  1.14.8.2       jym 	sc->sc_hpetbus = NULL;
    347  1.14.8.2       jym 	if (sc->sc_has_ich5_hpet) {
    348  1.14.8.2       jym 		val = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    349  1.14.8.2       jym 		    LPCIB_PCI_GEN_CNTL);
    350  1.14.8.2       jym 		switch (val & LPCIB_ICH5_HPTC_WIN_MASK) {
    351  1.14.8.2       jym 		case LPCIB_ICH5_HPTC_0000:
    352  1.14.8.2       jym 		case LPCIB_ICH5_HPTC_1000:
    353  1.14.8.2       jym 		case LPCIB_ICH5_HPTC_2000:
    354  1.14.8.2       jym 		case LPCIB_ICH5_HPTC_3000:
    355  1.14.8.2       jym 			break;
    356  1.14.8.2       jym 		default:
    357  1.14.8.2       jym 			return;
    358  1.14.8.2       jym 		}
    359  1.14.8.2       jym 		val &= ~LPCIB_ICH5_HPTC_EN;
    360  1.14.8.2       jym 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    361  1.14.8.2       jym 		    LPCIB_PCI_GEN_CNTL, val);
    362  1.14.8.2       jym 	} else if (sc->sc_has_rcba) {
    363  1.14.8.2       jym 		val = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    364  1.14.8.2       jym 		    LPCIB_RCBA_HPTC);
    365  1.14.8.2       jym 		switch (val & LPCIB_RCBA_HPTC_WIN_MASK) {
    366  1.14.8.2       jym 		case LPCIB_RCBA_HPTC_0000:
    367  1.14.8.2       jym 		case LPCIB_RCBA_HPTC_1000:
    368  1.14.8.2       jym 		case LPCIB_RCBA_HPTC_2000:
    369  1.14.8.2       jym 		case LPCIB_RCBA_HPTC_3000:
    370  1.14.8.2       jym 			break;
    371  1.14.8.2       jym 		default:
    372  1.14.8.2       jym 			return;
    373  1.14.8.2       jym 		}
    374  1.14.8.2       jym 		val &= ~LPCIB_RCBA_HPTC_EN;
    375  1.14.8.2       jym 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
    376  1.14.8.2       jym 		    val);
    377  1.14.8.2       jym 	}
    378  1.14.8.2       jym }
    379  1.14.8.2       jym 
    380  1.14.8.2       jym static int
    381  1.14.8.2       jym lpcibrescan(device_t self, const char *ifattr, const int *locators)
    382  1.14.8.2       jym {
    383  1.14.8.2       jym 	struct lpcib_softc *sc = device_private(self);
    384  1.14.8.2       jym 
    385  1.14.8.3       jym #if NFWHRNG > 0
    386  1.14.8.3       jym 	if (ifattr_match(ifattr, "fwhichbus") && sc->sc_fwhbus == NULL)
    387  1.14.8.3       jym 		lpcib_fwh_configure(self);
    388  1.14.8.3       jym #endif
    389  1.14.8.3       jym 
    390  1.14.8.2       jym 	if (ifattr_match(ifattr, "hpetichbus") && sc->sc_hpetbus == NULL)
    391  1.14.8.2       jym 		lpcib_hpet_configure(self);
    392  1.14.8.2       jym 
    393  1.14.8.2       jym #if NGPIO > 0
    394  1.14.8.2       jym 	if (ifattr_match(ifattr, "gpiobus") && sc->sc_gpiobus == NULL)
    395  1.14.8.2       jym 		lpcib_gpio_configure(self);
    396  1.14.8.2       jym #endif
    397  1.14.8.2       jym 
    398  1.14.8.2       jym 	return pcibrescan(self, ifattr, locators);
    399  1.14.8.2       jym }
    400  1.14.8.2       jym 
    401  1.14.8.2       jym static int
    402  1.14.8.2       jym lpcibdetach(device_t self, int flags)
    403  1.14.8.2       jym {
    404  1.14.8.2       jym 	struct lpcib_softc *sc = device_private(self);
    405  1.14.8.2       jym 	int rc;
    406  1.14.8.2       jym 
    407  1.14.8.2       jym 	pmf_device_deregister(self);
    408  1.14.8.2       jym 
    409  1.14.8.3       jym #if NFWHRNG > 0
    410  1.14.8.3       jym 	if ((rc = lpcib_fwh_unconfigure(self, flags)) != 0)
    411  1.14.8.3       jym 		return rc;
    412  1.14.8.3       jym #endif
    413  1.14.8.3       jym 
    414  1.14.8.2       jym 	if ((rc = lpcib_hpet_unconfigure(self, flags)) != 0)
    415  1.14.8.2       jym 		return rc;
    416  1.14.8.2       jym 
    417  1.14.8.2       jym #if NGPIO > 0
    418  1.14.8.2       jym 	if ((rc = lpcib_gpio_unconfigure(self, flags)) != 0)
    419  1.14.8.2       jym 		return rc;
    420  1.14.8.2       jym #endif
    421  1.14.8.2       jym 
    422  1.14.8.2       jym 	/* Set up SpeedStep. */
    423  1.14.8.2       jym 	speedstep_unconfigure(self);
    424  1.14.8.2       jym 
    425  1.14.8.2       jym 	if ((rc = tcotimer_unconfigure(self, flags)) != 0)
    426  1.14.8.2       jym 		return rc;
    427  1.14.8.2       jym 
    428  1.14.8.2       jym 	if ((rc = pmtimer_unconfigure(self, flags)) != 0)
    429  1.14.8.2       jym 		return rc;
    430  1.14.8.2       jym 
    431  1.14.8.2       jym 	if (sc->sc_has_rcba)
    432  1.14.8.2       jym 		bus_space_unmap(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_SIZE);
    433  1.14.8.2       jym 
    434  1.14.8.2       jym 	bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_iosize);
    435  1.14.8.2       jym 
    436  1.14.8.2       jym 	return pcibdetach(self, flags);
    437  1.14.8.2       jym }
    438  1.14.8.2       jym 
    439       1.6  jmcneill static bool
    440  1.14.8.1       jym lpcib_shutdown(device_t dv, int howto)
    441  1.14.8.1       jym {
    442  1.14.8.1       jym 	struct lpcib_softc *sc = device_private(dv);
    443  1.14.8.1       jym 
    444  1.14.8.1       jym 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    445  1.14.8.1       jym 	    LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon_orig);
    446  1.14.8.1       jym 
    447  1.14.8.1       jym 	return true;
    448  1.14.8.1       jym }
    449  1.14.8.1       jym 
    450  1.14.8.1       jym static bool
    451  1.14.8.3       jym lpcib_suspend(device_t dv, const pmf_qual_t *qual)
    452       1.6  jmcneill {
    453       1.6  jmcneill 	struct lpcib_softc *sc = device_private(dv);
    454      1.12    martin 	pci_chipset_tag_t pc = sc->sc_pcib.sc_pc;
    455      1.12    martin 	pcitag_t tag = sc->sc_pcib.sc_tag;
    456       1.6  jmcneill 
    457       1.6  jmcneill 	/* capture PIRQ routing control registers */
    458       1.6  jmcneill 	sc->sc_pirq[0] = pci_conf_read(pc, tag, LPCIB_PCI_PIRQA_ROUT);
    459       1.7  drochner 	sc->sc_pirq[1] = pci_conf_read(pc, tag, LPCIB_PCI_PIRQE_ROUT);
    460       1.6  jmcneill 
    461       1.6  jmcneill 	sc->sc_pmcon = pci_conf_read(pc, tag, LPCIB_PCI_GEN_PMCON_1);
    462       1.6  jmcneill 	sc->sc_fwhsel2 = pci_conf_read(pc, tag, LPCIB_PCI_GEN_STA);
    463       1.6  jmcneill 
    464       1.6  jmcneill 	if (sc->sc_has_rcba) {
    465       1.6  jmcneill 		sc->sc_rcba_reg = pci_conf_read(pc, tag, LPCIB_RCBA);
    466       1.6  jmcneill 		sc->sc_hpet_reg = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    467       1.6  jmcneill 		    LPCIB_RCBA_HPTC);
    468       1.6  jmcneill 	} else if (sc->sc_has_ich5_hpet) {
    469       1.6  jmcneill 		sc->sc_hpet_reg = pci_conf_read(pc, tag, LPCIB_PCI_GEN_CNTL);
    470       1.6  jmcneill 	}
    471       1.6  jmcneill 
    472       1.6  jmcneill 	return true;
    473       1.6  jmcneill }
    474       1.6  jmcneill 
    475       1.6  jmcneill static bool
    476  1.14.8.3       jym lpcib_resume(device_t dv, const pmf_qual_t *qual)
    477       1.6  jmcneill {
    478       1.6  jmcneill 	struct lpcib_softc *sc = device_private(dv);
    479      1.12    martin 	pci_chipset_tag_t pc = sc->sc_pcib.sc_pc;
    480      1.12    martin 	pcitag_t tag = sc->sc_pcib.sc_tag;
    481       1.6  jmcneill 
    482       1.6  jmcneill 	/* restore PIRQ routing control registers */
    483       1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_PIRQA_ROUT, sc->sc_pirq[0]);
    484       1.7  drochner 	pci_conf_write(pc, tag, LPCIB_PCI_PIRQE_ROUT, sc->sc_pirq[1]);
    485       1.6  jmcneill 
    486       1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon);
    487       1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_GEN_STA, sc->sc_fwhsel2);
    488       1.6  jmcneill 
    489       1.6  jmcneill 	if (sc->sc_has_rcba) {
    490       1.6  jmcneill 		pci_conf_write(pc, tag, LPCIB_RCBA, sc->sc_rcba_reg);
    491       1.6  jmcneill 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
    492       1.6  jmcneill 		    sc->sc_hpet_reg);
    493       1.6  jmcneill 	} else if (sc->sc_has_ich5_hpet) {
    494       1.6  jmcneill 		pci_conf_write(pc, tag, LPCIB_PCI_GEN_CNTL, sc->sc_hpet_reg);
    495       1.6  jmcneill 	}
    496       1.1   xtraeme 
    497       1.6  jmcneill 	return true;
    498       1.1   xtraeme }
    499       1.1   xtraeme 
    500       1.1   xtraeme /*
    501       1.1   xtraeme  * Initialize the power management timer.
    502       1.1   xtraeme  */
    503       1.1   xtraeme static void
    504       1.9   xtraeme pmtimer_configure(device_t self)
    505       1.1   xtraeme {
    506       1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    507       1.1   xtraeme 	pcireg_t control;
    508       1.1   xtraeme 
    509       1.1   xtraeme 	/*
    510       1.1   xtraeme 	 * Check if power management I/O space is enabled and enable the ACPI_EN
    511       1.1   xtraeme 	 * bit if it's disabled.
    512       1.1   xtraeme 	 */
    513      1.12    martin 	control = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    514      1.12    martin 	    LPCIB_PCI_ACPI_CNTL);
    515  1.14.8.2       jym 	sc->sc_acpi_cntl = control;
    516       1.1   xtraeme 	if ((control & LPCIB_PCI_ACPI_CNTL_EN) == 0) {
    517       1.1   xtraeme 		control |= LPCIB_PCI_ACPI_CNTL_EN;
    518      1.12    martin 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    519      1.12    martin 		    LPCIB_PCI_ACPI_CNTL, control);
    520       1.1   xtraeme 	}
    521       1.1   xtraeme 
    522       1.1   xtraeme 	/* Attach our PM timer with the generic acpipmtimer function */
    523  1.14.8.2       jym 	sc->sc_pmtimer = acpipmtimer_attach(self, sc->sc_iot, sc->sc_ioh,
    524       1.1   xtraeme 	    LPCIB_PM1_TMR, 0);
    525       1.1   xtraeme }
    526       1.1   xtraeme 
    527  1.14.8.2       jym static int
    528  1.14.8.2       jym pmtimer_unconfigure(device_t self, int flags)
    529  1.14.8.2       jym {
    530  1.14.8.2       jym 	struct lpcib_softc *sc = device_private(self);
    531  1.14.8.2       jym 	int rc;
    532  1.14.8.2       jym 
    533  1.14.8.2       jym 	if (sc->sc_pmtimer != NULL &&
    534  1.14.8.2       jym 	    (rc = acpipmtimer_detach(sc->sc_pmtimer, flags)) != 0)
    535  1.14.8.2       jym 		return rc;
    536  1.14.8.2       jym 
    537  1.14.8.2       jym 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    538  1.14.8.2       jym 	    LPCIB_PCI_ACPI_CNTL, sc->sc_acpi_cntl);
    539  1.14.8.2       jym 
    540  1.14.8.2       jym 	return 0;
    541  1.14.8.2       jym }
    542  1.14.8.2       jym 
    543       1.1   xtraeme /*
    544       1.1   xtraeme  * Initialize the watchdog timer.
    545       1.1   xtraeme  */
    546       1.1   xtraeme static void
    547       1.9   xtraeme tcotimer_configure(device_t self)
    548       1.1   xtraeme {
    549       1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    550       1.1   xtraeme 	uint32_t ioreg;
    551       1.1   xtraeme 	unsigned int period;
    552       1.1   xtraeme 
    553      1.13      yamt 	/* Explicitly stop the TCO timer. */
    554      1.13      yamt 	tcotimer_stop(sc);
    555      1.13      yamt 
    556      1.13      yamt 	/*
    557      1.13      yamt 	 * Enable TCO timeout SMI only if the hardware reset does not
    558      1.13      yamt 	 * work. We don't know what the SMBIOS does.
    559      1.13      yamt 	 */
    560      1.13      yamt 	ioreg = bus_space_read_4(sc->sc_iot, sc->sc_ioh, LPCIB_SMI_EN);
    561      1.13      yamt 	ioreg &= ~LPCIB_SMI_EN_TCO_EN;
    562      1.13      yamt 
    563       1.1   xtraeme 	/*
    564       1.4   xtraeme 	 * Clear the No Reboot (NR) bit. If this fails, enabling the TCO_EN bit
    565       1.1   xtraeme 	 * in the SMI_EN register is the last chance.
    566       1.1   xtraeme 	 */
    567       1.9   xtraeme 	if (tcotimer_disable_noreboot(self)) {
    568       1.1   xtraeme 		ioreg |= LPCIB_SMI_EN_TCO_EN;
    569      1.13      yamt 	}
    570      1.13      yamt 	if ((ioreg & LPCIB_SMI_EN_GBL_SMI_EN) != 0) {
    571       1.1   xtraeme 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, LPCIB_SMI_EN, ioreg);
    572       1.1   xtraeme 	}
    573       1.1   xtraeme 
    574       1.1   xtraeme 	/* Reset the watchdog status registers. */
    575       1.1   xtraeme 	tcotimer_status_reset(sc);
    576       1.1   xtraeme 
    577       1.1   xtraeme 	/*
    578       1.1   xtraeme 	 * Register the driver with the sysmon watchdog framework.
    579       1.1   xtraeme 	 */
    580       1.9   xtraeme 	sc->sc_smw.smw_name = device_xname(self);
    581       1.1   xtraeme 	sc->sc_smw.smw_cookie = sc;
    582       1.1   xtraeme 	sc->sc_smw.smw_setmode = tcotimer_setmode;
    583       1.1   xtraeme 	sc->sc_smw.smw_tickle = tcotimer_tickle;
    584       1.6  jmcneill 	if (sc->sc_has_rcba)
    585       1.1   xtraeme 		period = LPCIB_TCOTIMER2_MAX_TICK;
    586       1.1   xtraeme 	else
    587       1.1   xtraeme 		period = LPCIB_TCOTIMER_MAX_TICK;
    588       1.1   xtraeme 	sc->sc_smw.smw_period = lpcib_tcotimer_tick_to_second(period);
    589       1.1   xtraeme 
    590       1.1   xtraeme 	if (sysmon_wdog_register(&sc->sc_smw)) {
    591       1.9   xtraeme 		aprint_error_dev(self, "unable to register TCO timer"
    592       1.9   xtraeme 		       "as a sysmon watchdog device.\n");
    593       1.1   xtraeme 		return;
    594       1.1   xtraeme 	}
    595       1.1   xtraeme 
    596       1.9   xtraeme 	aprint_verbose_dev(self, "TCO (watchdog) timer configured.\n");
    597       1.1   xtraeme }
    598       1.1   xtraeme 
    599  1.14.8.2       jym static int
    600  1.14.8.2       jym tcotimer_unconfigure(device_t self, int flags)
    601  1.14.8.2       jym {
    602  1.14.8.2       jym 	struct lpcib_softc *sc = device_private(self);
    603  1.14.8.2       jym 	int rc;
    604  1.14.8.2       jym 
    605  1.14.8.2       jym 	if ((rc = sysmon_wdog_unregister(&sc->sc_smw)) != 0) {
    606  1.14.8.2       jym 		if (rc == ERESTART)
    607  1.14.8.2       jym 			rc = EINTR;
    608  1.14.8.2       jym 		return rc;
    609  1.14.8.2       jym 	}
    610  1.14.8.2       jym 
    611  1.14.8.2       jym 	/* Explicitly stop the TCO timer. */
    612  1.14.8.2       jym 	tcotimer_stop(sc);
    613  1.14.8.2       jym 
    614  1.14.8.2       jym 	/* XXX Set No Reboot? */
    615  1.14.8.2       jym 
    616  1.14.8.2       jym 	return 0;
    617  1.14.8.2       jym }
    618  1.14.8.2       jym 
    619  1.14.8.2       jym 
    620       1.1   xtraeme /*
    621       1.1   xtraeme  * Sysmon watchdog callbacks.
    622       1.1   xtraeme  */
    623       1.1   xtraeme static int
    624       1.1   xtraeme tcotimer_setmode(struct sysmon_wdog *smw)
    625       1.1   xtraeme {
    626       1.1   xtraeme 	struct lpcib_softc *sc = smw->smw_cookie;
    627       1.1   xtraeme 	unsigned int period;
    628       1.1   xtraeme 	uint16_t ich6period = 0;
    629  1.14.8.2       jym 	uint8_t ich5period = 0;
    630       1.1   xtraeme 
    631       1.1   xtraeme 	if ((smw->smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED) {
    632       1.1   xtraeme 		/* Stop the TCO timer. */
    633       1.1   xtraeme 		tcotimer_stop(sc);
    634       1.1   xtraeme 	} else {
    635       1.1   xtraeme 		/*
    636       1.6  jmcneill 		 * ICH6 or newer are limited to 2s min and 613s max.
    637       1.1   xtraeme 		 * ICH5 or older are limited to 4s min and 39s max.
    638       1.1   xtraeme 		 */
    639  1.14.8.2       jym 		period = lpcib_tcotimer_second_to_tick(smw->smw_period);
    640       1.6  jmcneill 		if (sc->sc_has_rcba) {
    641  1.14.8.2       jym 			if (period < LPCIB_TCOTIMER2_MIN_TICK ||
    642  1.14.8.2       jym 			    period > LPCIB_TCOTIMER2_MAX_TICK)
    643       1.6  jmcneill 				return EINVAL;
    644       1.6  jmcneill 		} else {
    645  1.14.8.2       jym 			if (period < LPCIB_TCOTIMER_MIN_TICK ||
    646  1.14.8.2       jym 			    period > LPCIB_TCOTIMER_MAX_TICK)
    647       1.1   xtraeme 				return EINVAL;
    648       1.1   xtraeme 		}
    649       1.5   xtraeme 
    650       1.1   xtraeme 		/* Stop the TCO timer, */
    651       1.1   xtraeme 		tcotimer_stop(sc);
    652       1.1   xtraeme 
    653       1.1   xtraeme 		/* set the timeout, */
    654       1.6  jmcneill 		if (sc->sc_has_rcba) {
    655       1.1   xtraeme 			/* ICH6 or newer */
    656       1.1   xtraeme 			ich6period = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    657       1.1   xtraeme 						      LPCIB_TCO_TMR2);
    658       1.1   xtraeme 			ich6period &= 0xfc00;
    659       1.1   xtraeme 			bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    660       1.1   xtraeme 					  LPCIB_TCO_TMR2, ich6period | period);
    661       1.1   xtraeme 		} else {
    662       1.1   xtraeme 			/* ICH5 or older */
    663  1.14.8.2       jym 			ich5period = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    664       1.1   xtraeme 						   LPCIB_TCO_TMR);
    665  1.14.8.2       jym 			ich5period &= 0xc0;
    666       1.1   xtraeme 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    667  1.14.8.2       jym 					  LPCIB_TCO_TMR, ich5period | period);
    668       1.1   xtraeme 		}
    669       1.1   xtraeme 
    670       1.1   xtraeme 		/* and start/reload the timer. */
    671       1.1   xtraeme 		tcotimer_start(sc);
    672       1.1   xtraeme 		tcotimer_tickle(smw);
    673       1.1   xtraeme 	}
    674       1.1   xtraeme 
    675       1.1   xtraeme 	return 0;
    676       1.1   xtraeme }
    677       1.1   xtraeme 
    678       1.1   xtraeme static int
    679       1.1   xtraeme tcotimer_tickle(struct sysmon_wdog *smw)
    680       1.1   xtraeme {
    681       1.1   xtraeme 	struct lpcib_softc *sc = smw->smw_cookie;
    682       1.1   xtraeme 
    683       1.1   xtraeme 	/* any value is allowed */
    684       1.6  jmcneill 	if (sc->sc_has_rcba)
    685       1.6  jmcneill 		bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO_RLD, 1);
    686       1.6  jmcneill 	else
    687       1.1   xtraeme 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_TCO_RLD, 1);
    688       1.1   xtraeme 
    689       1.1   xtraeme 	return 0;
    690       1.1   xtraeme }
    691       1.1   xtraeme 
    692       1.1   xtraeme static void
    693       1.1   xtraeme tcotimer_stop(struct lpcib_softc *sc)
    694       1.1   xtraeme {
    695       1.1   xtraeme 	uint16_t ioreg;
    696       1.1   xtraeme 
    697       1.1   xtraeme 	ioreg = bus_space_read_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT);
    698       1.1   xtraeme 	ioreg |= LPCIB_TCO1_CNT_TCO_TMR_HLT;
    699       1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT, ioreg);
    700       1.1   xtraeme }
    701       1.1   xtraeme 
    702       1.1   xtraeme static void
    703       1.1   xtraeme tcotimer_start(struct lpcib_softc *sc)
    704       1.1   xtraeme {
    705       1.1   xtraeme 	uint16_t ioreg;
    706       1.1   xtraeme 
    707       1.1   xtraeme 	ioreg = bus_space_read_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT);
    708       1.1   xtraeme 	ioreg &= ~LPCIB_TCO1_CNT_TCO_TMR_HLT;
    709       1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT, ioreg);
    710       1.1   xtraeme }
    711       1.1   xtraeme 
    712       1.1   xtraeme static void
    713       1.1   xtraeme tcotimer_status_reset(struct lpcib_softc *sc)
    714       1.1   xtraeme {
    715       1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_STS,
    716       1.1   xtraeme 			  LPCIB_TCO1_STS_TIMEOUT);
    717       1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO2_STS,
    718       1.1   xtraeme 			  LPCIB_TCO2_STS_BOOT_STS);
    719       1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO2_STS,
    720       1.1   xtraeme 			  LPCIB_TCO2_STS_SECONDS_TO_STS);
    721       1.1   xtraeme }
    722       1.1   xtraeme 
    723       1.1   xtraeme /*
    724       1.4   xtraeme  * Clear the No Reboot (NR) bit, this enables reboots when the timer
    725       1.4   xtraeme  * reaches the timeout for the second time.
    726       1.1   xtraeme  */
    727       1.1   xtraeme static int
    728       1.9   xtraeme tcotimer_disable_noreboot(device_t self)
    729       1.1   xtraeme {
    730       1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    731       1.1   xtraeme 
    732       1.6  jmcneill 	if (sc->sc_has_rcba) {
    733       1.6  jmcneill 		uint32_t status;
    734       1.6  jmcneill 
    735       1.9   xtraeme 		status = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    736       1.9   xtraeme 		    LPCIB_GCS_OFFSET);
    737       1.6  jmcneill 		status &= ~LPCIB_GCS_NO_REBOOT;
    738       1.9   xtraeme 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah,
    739       1.9   xtraeme 		    LPCIB_GCS_OFFSET, status);
    740       1.9   xtraeme 		status = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    741       1.9   xtraeme 		    LPCIB_GCS_OFFSET);
    742       1.6  jmcneill 		if (status & LPCIB_GCS_NO_REBOOT)
    743       1.6  jmcneill 			goto error;
    744       1.6  jmcneill 	} else {
    745       1.6  jmcneill 		pcireg_t pcireg;
    746       1.6  jmcneill 
    747      1.12    martin 		pcireg = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    748       1.1   xtraeme 				       LPCIB_PCI_GEN_STA);
    749       1.1   xtraeme 		if (pcireg & LPCIB_PCI_GEN_STA_NO_REBOOT) {
    750       1.1   xtraeme 			/* TCO timeout reset is disabled; try to enable it */
    751       1.1   xtraeme 			pcireg &= ~LPCIB_PCI_GEN_STA_NO_REBOOT;
    752      1.12    martin 			pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    753       1.1   xtraeme 				       LPCIB_PCI_GEN_STA, pcireg);
    754       1.1   xtraeme 			if (pcireg & LPCIB_PCI_GEN_STA_NO_REBOOT)
    755       1.1   xtraeme 				goto error;
    756       1.1   xtraeme 		}
    757       1.1   xtraeme 	}
    758       1.1   xtraeme 
    759       1.1   xtraeme 	return 0;
    760       1.1   xtraeme error:
    761       1.9   xtraeme 	aprint_error_dev(self, "TCO timer reboot disabled by hardware; "
    762       1.9   xtraeme 	    "hope SMBIOS properly handles it.\n");
    763       1.1   xtraeme 	return EINVAL;
    764       1.1   xtraeme }
    765       1.1   xtraeme 
    766       1.1   xtraeme 
    767       1.1   xtraeme /*
    768       1.1   xtraeme  * Intel ICH SpeedStep support.
    769       1.1   xtraeme  */
    770       1.1   xtraeme #define SS_READ(sc, reg) \
    771       1.1   xtraeme 	bus_space_read_1((sc)->sc_iot, (sc)->sc_ioh, (reg))
    772       1.1   xtraeme #define SS_WRITE(sc, reg, val) \
    773       1.1   xtraeme 	bus_space_write_1((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
    774       1.1   xtraeme 
    775       1.1   xtraeme /*
    776       1.1   xtraeme  * Linux driver says that SpeedStep on older chipsets cause
    777       1.1   xtraeme  * lockups on Dell Inspiron 8000 and 8100.
    778  1.14.8.1       jym  * It should also not be enabled on systems with the 82855GM
    779  1.14.8.1       jym  * Hub, which typically have an EST-enabled CPU.
    780       1.1   xtraeme  */
    781       1.1   xtraeme static int
    782  1.14.8.4       jym speedstep_bad_hb_check(const struct pci_attach_args *pa)
    783       1.1   xtraeme {
    784       1.1   xtraeme 
    785       1.1   xtraeme 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82815_FULL_HUB &&
    786       1.1   xtraeme 	    PCI_REVISION(pa->pa_class) < 5)
    787       1.1   xtraeme 		return 1;
    788       1.1   xtraeme 
    789  1.14.8.1       jym 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82855GM_MCH)
    790  1.14.8.1       jym 		return 1;
    791  1.14.8.1       jym 
    792       1.1   xtraeme 	return 0;
    793       1.1   xtraeme }
    794       1.1   xtraeme 
    795       1.1   xtraeme static void
    796       1.9   xtraeme speedstep_configure(device_t self)
    797       1.1   xtraeme {
    798       1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    799       1.1   xtraeme 	const struct sysctlnode	*node, *ssnode;
    800       1.1   xtraeme 	int rv;
    801       1.1   xtraeme 
    802       1.1   xtraeme 	/* Supported on ICH2-M, ICH3-M and ICH4-M.  */
    803  1.14.8.5       jym 	if (PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801DBM_LPC ||
    804       1.6  jmcneill 	    PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801CAM_LPC ||
    805       1.6  jmcneill 	    (PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801BAM_LPC &&
    806       1.6  jmcneill 	     pci_find_device(&sc->sc_pa, speedstep_bad_hb_check) == 0)) {
    807  1.14.8.2       jym 		pcireg_t pmcon;
    808       1.1   xtraeme 
    809       1.1   xtraeme 		/* Enable SpeedStep if it isn't already enabled. */
    810      1.12    martin 		pmcon = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    811       1.1   xtraeme 				      LPCIB_PCI_GEN_PMCON_1);
    812       1.1   xtraeme 		if ((pmcon & LPCIB_PCI_GEN_PMCON_1_SS_EN) == 0)
    813      1.12    martin 			pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    814       1.1   xtraeme 				       LPCIB_PCI_GEN_PMCON_1,
    815       1.1   xtraeme 				       pmcon | LPCIB_PCI_GEN_PMCON_1_SS_EN);
    816       1.1   xtraeme 
    817       1.1   xtraeme 		/* Put in machdep.speedstep_state (0 for low, 1 for high). */
    818  1.14.8.2       jym 		if ((rv = sysctl_createv(&sc->sc_log, 0, NULL, &node,
    819       1.1   xtraeme 		    CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
    820       1.1   xtraeme 		    NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL)) != 0)
    821       1.1   xtraeme 			goto err;
    822       1.1   xtraeme 
    823       1.1   xtraeme 		/* CTLFLAG_ANYWRITE? kernel option like EST? */
    824  1.14.8.2       jym 		if ((rv = sysctl_createv(&sc->sc_log, 0, &node, &ssnode,
    825       1.1   xtraeme 		    CTLFLAG_READWRITE, CTLTYPE_INT, "speedstep_state", NULL,
    826       1.1   xtraeme 		    speedstep_sysctl_helper, 0, NULL, 0, CTL_CREATE,
    827       1.1   xtraeme 		    CTL_EOL)) != 0)
    828       1.1   xtraeme 			goto err;
    829       1.1   xtraeme 
    830       1.1   xtraeme 		/* XXX save the sc for IO tag/handle */
    831       1.1   xtraeme 		speedstep_cookie = sc;
    832       1.9   xtraeme 		aprint_verbose_dev(self, "SpeedStep enabled\n");
    833       1.1   xtraeme 	}
    834       1.1   xtraeme 
    835       1.1   xtraeme 	return;
    836       1.1   xtraeme 
    837       1.1   xtraeme err:
    838       1.1   xtraeme 	aprint_normal("%s: sysctl_createv failed (rv = %d)\n", __func__, rv);
    839       1.1   xtraeme }
    840       1.1   xtraeme 
    841  1.14.8.2       jym static void
    842  1.14.8.2       jym speedstep_unconfigure(device_t self)
    843  1.14.8.2       jym {
    844  1.14.8.2       jym 	struct lpcib_softc *sc = device_private(self);
    845  1.14.8.2       jym 
    846  1.14.8.2       jym 	sysctl_teardown(&sc->sc_log);
    847  1.14.8.2       jym 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    848  1.14.8.2       jym 	    LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon_orig);
    849  1.14.8.2       jym 
    850  1.14.8.2       jym 	speedstep_cookie = NULL;
    851  1.14.8.2       jym }
    852  1.14.8.2       jym 
    853       1.1   xtraeme /*
    854       1.1   xtraeme  * get/set the SpeedStep state: 0 == low power, 1 == high power.
    855       1.1   xtraeme  */
    856       1.1   xtraeme static int
    857       1.1   xtraeme speedstep_sysctl_helper(SYSCTLFN_ARGS)
    858       1.1   xtraeme {
    859       1.1   xtraeme 	struct sysctlnode	node;
    860       1.1   xtraeme 	struct lpcib_softc 	*sc = speedstep_cookie;
    861       1.1   xtraeme 	uint8_t			state, state2;
    862       1.1   xtraeme 	int			ostate, nstate, s, error = 0;
    863       1.1   xtraeme 
    864       1.1   xtraeme 	/*
    865       1.1   xtraeme 	 * We do the dance with spl's to avoid being at high ipl during
    866       1.1   xtraeme 	 * sysctl_lookup() which can both copyin and copyout.
    867       1.1   xtraeme 	 */
    868       1.1   xtraeme 	s = splserial();
    869       1.1   xtraeme 	state = SS_READ(sc, LPCIB_PM_SS_CNTL);
    870       1.1   xtraeme 	splx(s);
    871       1.1   xtraeme 	if ((state & LPCIB_PM_SS_STATE_LOW) == 0)
    872       1.1   xtraeme 		ostate = 1;
    873       1.1   xtraeme 	else
    874       1.1   xtraeme 		ostate = 0;
    875       1.1   xtraeme 	nstate = ostate;
    876       1.1   xtraeme 
    877       1.1   xtraeme 	node = *rnode;
    878       1.1   xtraeme 	node.sysctl_data = &nstate;
    879       1.1   xtraeme 
    880       1.1   xtraeme 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
    881       1.1   xtraeme 	if (error || newp == NULL)
    882       1.1   xtraeme 		goto out;
    883       1.1   xtraeme 
    884       1.1   xtraeme 	/* Only two states are available */
    885       1.1   xtraeme 	if (nstate != 0 && nstate != 1) {
    886       1.1   xtraeme 		error = EINVAL;
    887       1.1   xtraeme 		goto out;
    888       1.1   xtraeme 	}
    889       1.1   xtraeme 
    890       1.1   xtraeme 	s = splserial();
    891       1.1   xtraeme 	state2 = SS_READ(sc, LPCIB_PM_SS_CNTL);
    892       1.1   xtraeme 	if ((state2 & LPCIB_PM_SS_STATE_LOW) == 0)
    893       1.1   xtraeme 		ostate = 1;
    894       1.1   xtraeme 	else
    895       1.1   xtraeme 		ostate = 0;
    896       1.1   xtraeme 
    897       1.1   xtraeme 	if (ostate != nstate) {
    898       1.1   xtraeme 		uint8_t cntl;
    899       1.1   xtraeme 
    900       1.1   xtraeme 		if (nstate == 0)
    901       1.1   xtraeme 			state2 |= LPCIB_PM_SS_STATE_LOW;
    902       1.1   xtraeme 		else
    903       1.1   xtraeme 			state2 &= ~LPCIB_PM_SS_STATE_LOW;
    904       1.1   xtraeme 
    905       1.1   xtraeme 		/*
    906       1.1   xtraeme 		 * Must disable bus master arbitration during the change.
    907       1.1   xtraeme 		 */
    908       1.1   xtraeme 		cntl = SS_READ(sc, LPCIB_PM_CTRL);
    909       1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_CTRL, cntl | LPCIB_PM_SS_CNTL_ARB_DIS);
    910       1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_SS_CNTL, state2);
    911       1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_CTRL, cntl);
    912       1.1   xtraeme 	}
    913       1.1   xtraeme 	splx(s);
    914       1.1   xtraeme out:
    915       1.1   xtraeme 	return error;
    916       1.1   xtraeme }
    917       1.6  jmcneill 
    918       1.6  jmcneill static void
    919       1.9   xtraeme lpcib_hpet_configure(device_t self)
    920       1.6  jmcneill {
    921       1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    922  1.14.8.5       jym 	struct lpcib_hpet_attach_args arg;
    923       1.6  jmcneill 	uint32_t hpet_reg, val;
    924       1.6  jmcneill 
    925       1.6  jmcneill 	if (sc->sc_has_ich5_hpet) {
    926      1.12    martin 		val = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    927       1.9   xtraeme 		    LPCIB_PCI_GEN_CNTL);
    928       1.6  jmcneill 		switch (val & LPCIB_ICH5_HPTC_WIN_MASK) {
    929       1.6  jmcneill 		case LPCIB_ICH5_HPTC_0000:
    930       1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_0000_BASE;
    931       1.6  jmcneill 			break;
    932       1.6  jmcneill 		case LPCIB_ICH5_HPTC_1000:
    933       1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_1000_BASE;
    934       1.6  jmcneill 			break;
    935       1.6  jmcneill 		case LPCIB_ICH5_HPTC_2000:
    936       1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_2000_BASE;
    937       1.6  jmcneill 			break;
    938       1.6  jmcneill 		case LPCIB_ICH5_HPTC_3000:
    939       1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_3000_BASE;
    940       1.6  jmcneill 			break;
    941       1.6  jmcneill 		default:
    942       1.6  jmcneill 			return;
    943       1.6  jmcneill 		}
    944       1.6  jmcneill 		val |= sc->sc_hpet_reg | LPCIB_ICH5_HPTC_EN;
    945      1.12    martin 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    946       1.9   xtraeme 		    LPCIB_PCI_GEN_CNTL, val);
    947       1.6  jmcneill 	} else if (sc->sc_has_rcba) {
    948       1.6  jmcneill 		val = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    949       1.6  jmcneill 		    LPCIB_RCBA_HPTC);
    950       1.6  jmcneill 		switch (val & LPCIB_RCBA_HPTC_WIN_MASK) {
    951       1.6  jmcneill 		case LPCIB_RCBA_HPTC_0000:
    952       1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_0000_BASE;
    953       1.6  jmcneill 			break;
    954       1.6  jmcneill 		case LPCIB_RCBA_HPTC_1000:
    955       1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_1000_BASE;
    956       1.6  jmcneill 			break;
    957       1.6  jmcneill 		case LPCIB_RCBA_HPTC_2000:
    958       1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_2000_BASE;
    959       1.6  jmcneill 			break;
    960       1.6  jmcneill 		case LPCIB_RCBA_HPTC_3000:
    961       1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_3000_BASE;
    962       1.6  jmcneill 			break;
    963       1.6  jmcneill 		default:
    964       1.6  jmcneill 			return;
    965       1.6  jmcneill 		}
    966       1.6  jmcneill 		val |= LPCIB_RCBA_HPTC_EN;
    967       1.6  jmcneill 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
    968       1.6  jmcneill 		    val);
    969       1.6  jmcneill 	} else {
    970       1.6  jmcneill 		/* No HPET here */
    971       1.6  jmcneill 		return;
    972       1.6  jmcneill 	}
    973       1.6  jmcneill 
    974       1.6  jmcneill 	arg.hpet_mem_t = sc->sc_pa.pa_memt;
    975       1.6  jmcneill 	arg.hpet_reg = hpet_reg;
    976       1.6  jmcneill 
    977  1.14.8.2       jym 	sc->sc_hpetbus = config_found_ia(self, "hpetichbus", &arg, NULL);
    978  1.14.8.2       jym }
    979  1.14.8.2       jym 
    980  1.14.8.2       jym static int
    981  1.14.8.2       jym lpcib_hpet_unconfigure(device_t self, int flags)
    982  1.14.8.2       jym {
    983  1.14.8.2       jym 	struct lpcib_softc *sc = device_private(self);
    984  1.14.8.2       jym 	int rc;
    985  1.14.8.2       jym 
    986  1.14.8.2       jym 	if (sc->sc_hpetbus != NULL &&
    987  1.14.8.2       jym 	    (rc = config_detach(sc->sc_hpetbus, flags)) != 0)
    988  1.14.8.2       jym 		return rc;
    989  1.14.8.2       jym 
    990  1.14.8.2       jym 	return 0;
    991  1.14.8.2       jym }
    992  1.14.8.2       jym 
    993  1.14.8.2       jym #if NGPIO > 0
    994  1.14.8.2       jym static void
    995  1.14.8.2       jym lpcib_gpio_configure(device_t self)
    996  1.14.8.2       jym {
    997  1.14.8.2       jym 	struct lpcib_softc *sc = device_private(self);
    998  1.14.8.2       jym 	struct gpiobus_attach_args gba;
    999  1.14.8.2       jym 	pcireg_t gpio_cntl;
   1000  1.14.8.2       jym 	uint32_t use, io, bit;
   1001  1.14.8.2       jym 	int pin, shift, base_reg, cntl_reg, reg;
   1002  1.14.8.2       jym 
   1003  1.14.8.2       jym 	/* this implies ICH >= 6, and thus different mapreg */
   1004  1.14.8.2       jym 	if (sc->sc_has_rcba) {
   1005  1.14.8.2       jym 		base_reg = LPCIB_PCI_GPIO_BASE_ICH6;
   1006  1.14.8.2       jym 		cntl_reg = LPCIB_PCI_GPIO_CNTL_ICH6;
   1007  1.14.8.2       jym 	} else {
   1008  1.14.8.2       jym 		base_reg = LPCIB_PCI_GPIO_BASE;
   1009  1.14.8.2       jym 		cntl_reg = LPCIB_PCI_GPIO_CNTL;
   1010  1.14.8.2       jym 	}
   1011  1.14.8.2       jym 
   1012  1.14.8.2       jym 	gpio_cntl = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1013  1.14.8.2       jym 				  cntl_reg);
   1014  1.14.8.2       jym 
   1015  1.14.8.2       jym 	/* Is GPIO enabled? */
   1016  1.14.8.2       jym 	if ((gpio_cntl & LPCIB_PCI_GPIO_CNTL_EN) == 0)
   1017  1.14.8.2       jym 		return;
   1018  1.14.8.2       jym 
   1019  1.14.8.2       jym 	if (pci_mapreg_map(&sc->sc_pa, base_reg, PCI_MAPREG_TYPE_IO, 0,
   1020  1.14.8.2       jym 			   &sc->sc_gpio_iot, &sc->sc_gpio_ioh,
   1021  1.14.8.2       jym 			   NULL, &sc->sc_gpio_ios)) {
   1022  1.14.8.2       jym 		aprint_error_dev(self, "can't map general purpose i/o space\n");
   1023  1.14.8.2       jym 		return;
   1024  1.14.8.2       jym 	}
   1025  1.14.8.2       jym 
   1026  1.14.8.2       jym 	mutex_init(&sc->sc_gpio_mtx, MUTEX_DEFAULT, IPL_NONE);
   1027  1.14.8.2       jym 
   1028  1.14.8.2       jym 	for (pin = 0; pin < LPCIB_GPIO_NPINS; pin++) {
   1029  1.14.8.2       jym 		sc->sc_gpio_pins[pin].pin_num = pin;
   1030  1.14.8.2       jym 
   1031  1.14.8.2       jym 		/* Read initial state */
   1032  1.14.8.2       jym 		reg = (pin < 32) ? LPCIB_GPIO_GPIO_USE_SEL : LPCIB_GPIO_GPIO_USE_SEL2;
   1033  1.14.8.2       jym 		use = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1034  1.14.8.2       jym 		reg = (pin < 32) ? LPCIB_GPIO_GP_IO_SEL : LPCIB_GPIO_GP_IO_SEL;
   1035  1.14.8.2       jym 		io = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, 4);
   1036  1.14.8.2       jym 		shift = pin % 32;
   1037  1.14.8.2       jym 		bit = __BIT(shift);
   1038  1.14.8.2       jym 
   1039  1.14.8.2       jym 		if ((use & bit) != 0) {
   1040  1.14.8.2       jym 			sc->sc_gpio_pins[pin].pin_caps =
   1041  1.14.8.2       jym 			    GPIO_PIN_INPUT | GPIO_PIN_OUTPUT;
   1042  1.14.8.2       jym 			if (pin < 32)
   1043  1.14.8.2       jym 				sc->sc_gpio_pins[pin].pin_caps |=
   1044  1.14.8.2       jym 				    GPIO_PIN_PULSATE;
   1045  1.14.8.2       jym 			if ((io & bit) != 0)
   1046  1.14.8.2       jym 				sc->sc_gpio_pins[pin].pin_flags =
   1047  1.14.8.2       jym 				    GPIO_PIN_INPUT;
   1048  1.14.8.2       jym 			else
   1049  1.14.8.2       jym 				sc->sc_gpio_pins[pin].pin_flags =
   1050  1.14.8.2       jym 				    GPIO_PIN_OUTPUT;
   1051  1.14.8.2       jym 		} else
   1052  1.14.8.2       jym 			sc->sc_gpio_pins[pin].pin_caps = 0;
   1053  1.14.8.2       jym 
   1054  1.14.8.2       jym 		if (lpcib_gpio_pin_read(sc, pin) == 0)
   1055  1.14.8.2       jym 			sc->sc_gpio_pins[pin].pin_state = GPIO_PIN_LOW;
   1056  1.14.8.2       jym 		else
   1057  1.14.8.2       jym 			sc->sc_gpio_pins[pin].pin_state = GPIO_PIN_HIGH;
   1058  1.14.8.2       jym 
   1059  1.14.8.2       jym 	}
   1060  1.14.8.2       jym 
   1061  1.14.8.2       jym 	/* Create controller tag */
   1062  1.14.8.2       jym 	sc->sc_gpio_gc.gp_cookie = sc;
   1063  1.14.8.2       jym 	sc->sc_gpio_gc.gp_pin_read = lpcib_gpio_pin_read;
   1064  1.14.8.2       jym 	sc->sc_gpio_gc.gp_pin_write = lpcib_gpio_pin_write;
   1065  1.14.8.2       jym 	sc->sc_gpio_gc.gp_pin_ctl = lpcib_gpio_pin_ctl;
   1066  1.14.8.2       jym 
   1067  1.14.8.2       jym 	memset(&gba, 0, sizeof(gba));
   1068  1.14.8.2       jym 
   1069  1.14.8.2       jym 	gba.gba_gc = &sc->sc_gpio_gc;
   1070  1.14.8.2       jym 	gba.gba_pins = sc->sc_gpio_pins;
   1071  1.14.8.2       jym 	gba.gba_npins = LPCIB_GPIO_NPINS;
   1072  1.14.8.2       jym 
   1073  1.14.8.2       jym 	sc->sc_gpiobus = config_found_ia(self, "gpiobus", &gba, gpiobus_print);
   1074  1.14.8.2       jym }
   1075  1.14.8.2       jym 
   1076  1.14.8.2       jym static int
   1077  1.14.8.2       jym lpcib_gpio_unconfigure(device_t self, int flags)
   1078  1.14.8.2       jym {
   1079  1.14.8.2       jym 	struct lpcib_softc *sc = device_private(self);
   1080  1.14.8.2       jym 	int rc;
   1081  1.14.8.2       jym 
   1082  1.14.8.2       jym 	if (sc->sc_gpiobus != NULL &&
   1083  1.14.8.2       jym 	    (rc = config_detach(sc->sc_gpiobus, flags)) != 0)
   1084  1.14.8.2       jym 		return rc;
   1085  1.14.8.2       jym 
   1086  1.14.8.2       jym 	mutex_destroy(&sc->sc_gpio_mtx);
   1087  1.14.8.2       jym 
   1088  1.14.8.2       jym 	bus_space_unmap(sc->sc_gpio_iot, sc->sc_gpio_ioh, sc->sc_gpio_ios);
   1089  1.14.8.2       jym 
   1090  1.14.8.2       jym 	return 0;
   1091  1.14.8.2       jym }
   1092  1.14.8.2       jym 
   1093  1.14.8.2       jym static int
   1094  1.14.8.2       jym lpcib_gpio_pin_read(void *arg, int pin)
   1095  1.14.8.2       jym {
   1096  1.14.8.2       jym 	struct lpcib_softc *sc = arg;
   1097  1.14.8.2       jym 	uint32_t data;
   1098  1.14.8.2       jym 	int reg, shift;
   1099  1.14.8.2       jym 
   1100  1.14.8.2       jym 	reg = (pin < 32) ? LPCIB_GPIO_GP_LVL : LPCIB_GPIO_GP_LVL2;
   1101  1.14.8.2       jym 	shift = pin % 32;
   1102  1.14.8.2       jym 
   1103  1.14.8.2       jym 	mutex_enter(&sc->sc_gpio_mtx);
   1104  1.14.8.2       jym 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1105  1.14.8.2       jym 	mutex_exit(&sc->sc_gpio_mtx);
   1106  1.14.8.2       jym 
   1107  1.14.8.2       jym 	return (__SHIFTOUT(data, __BIT(shift)) ? GPIO_PIN_HIGH : GPIO_PIN_LOW);
   1108  1.14.8.2       jym }
   1109  1.14.8.2       jym 
   1110  1.14.8.2       jym static void
   1111  1.14.8.2       jym lpcib_gpio_pin_write(void *arg, int pin, int value)
   1112  1.14.8.2       jym {
   1113  1.14.8.2       jym 	struct lpcib_softc *sc = arg;
   1114  1.14.8.2       jym 	uint32_t data;
   1115  1.14.8.2       jym 	int reg, shift;
   1116  1.14.8.2       jym 
   1117  1.14.8.2       jym 	reg = (pin < 32) ? LPCIB_GPIO_GP_LVL : LPCIB_GPIO_GP_LVL2;
   1118  1.14.8.2       jym 	shift = pin % 32;
   1119  1.14.8.2       jym 
   1120  1.14.8.2       jym 	mutex_enter(&sc->sc_gpio_mtx);
   1121  1.14.8.2       jym 
   1122  1.14.8.2       jym 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1123  1.14.8.2       jym 
   1124  1.14.8.2       jym 	if(value)
   1125  1.14.8.2       jym 		data |= __BIT(shift);
   1126  1.14.8.2       jym 	else
   1127  1.14.8.2       jym 		data &= ~__BIT(shift);
   1128  1.14.8.2       jym 
   1129  1.14.8.2       jym 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1130  1.14.8.2       jym 
   1131  1.14.8.2       jym 	mutex_exit(&sc->sc_gpio_mtx);
   1132  1.14.8.2       jym }
   1133  1.14.8.2       jym 
   1134  1.14.8.2       jym static void
   1135  1.14.8.2       jym lpcib_gpio_pin_ctl(void *arg, int pin, int flags)
   1136  1.14.8.2       jym {
   1137  1.14.8.2       jym 	struct lpcib_softc *sc = arg;
   1138  1.14.8.2       jym 	uint32_t data;
   1139  1.14.8.2       jym 	int reg, shift;
   1140  1.14.8.2       jym 
   1141  1.14.8.2       jym 	shift = pin % 32;
   1142  1.14.8.2       jym 	reg = (pin < 32) ? LPCIB_GPIO_GP_IO_SEL : LPCIB_GPIO_GP_IO_SEL2;
   1143  1.14.8.2       jym 
   1144  1.14.8.2       jym 	mutex_enter(&sc->sc_gpio_mtx);
   1145  1.14.8.2       jym 
   1146  1.14.8.2       jym 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1147  1.14.8.2       jym 
   1148  1.14.8.2       jym 	if (flags & GPIO_PIN_OUTPUT)
   1149  1.14.8.2       jym 		data &= ~__BIT(shift);
   1150  1.14.8.2       jym 
   1151  1.14.8.2       jym 	if (flags & GPIO_PIN_INPUT)
   1152  1.14.8.2       jym 		data |= __BIT(shift);
   1153  1.14.8.2       jym 
   1154  1.14.8.2       jym 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1155  1.14.8.2       jym 
   1156  1.14.8.2       jym 
   1157  1.14.8.2       jym 	if (pin < 32) {
   1158  1.14.8.2       jym 		reg = LPCIB_GPIO_GPO_BLINK;
   1159  1.14.8.2       jym 		data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1160  1.14.8.2       jym 
   1161  1.14.8.2       jym 		if (flags & GPIO_PIN_PULSATE)
   1162  1.14.8.2       jym 			data |= __BIT(shift);
   1163  1.14.8.2       jym 		else
   1164  1.14.8.2       jym 			data &= ~__BIT(shift);
   1165  1.14.8.2       jym 
   1166  1.14.8.2       jym 		bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1167  1.14.8.2       jym 	}
   1168  1.14.8.2       jym 
   1169  1.14.8.2       jym 	mutex_exit(&sc->sc_gpio_mtx);
   1170       1.6  jmcneill }
   1171       1.6  jmcneill #endif
   1172  1.14.8.3       jym 
   1173  1.14.8.3       jym #if NFWHRNG > 0
   1174  1.14.8.3       jym static void
   1175  1.14.8.3       jym lpcib_fwh_configure(device_t self)
   1176  1.14.8.3       jym {
   1177  1.14.8.3       jym 	struct lpcib_softc *sc;
   1178  1.14.8.3       jym 	pcireg_t pr;
   1179  1.14.8.3       jym 
   1180  1.14.8.3       jym 	sc = device_private(self);
   1181  1.14.8.3       jym 
   1182  1.14.8.3       jym 	if (sc->sc_has_rcba) {
   1183  1.14.8.3       jym 		/*
   1184  1.14.8.3       jym 		 * Very unlikely to find a 82802 on a ICH6 or newer.
   1185  1.14.8.3       jym 		 * Also the write enable register moved at that point.
   1186  1.14.8.3       jym 		 */
   1187  1.14.8.3       jym 		return;
   1188  1.14.8.3       jym 	} else {
   1189  1.14.8.3       jym 		/* Enable FWH write to identify FWH. */
   1190  1.14.8.3       jym 		pr = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1191  1.14.8.3       jym 		    LPCIB_PCI_BIOS_CNTL);
   1192  1.14.8.3       jym 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1193  1.14.8.3       jym 		    LPCIB_PCI_BIOS_CNTL, pr|LPCIB_PCI_BIOS_CNTL_BWE);
   1194  1.14.8.3       jym 	}
   1195  1.14.8.3       jym 
   1196  1.14.8.3       jym 	sc->sc_fwhbus = config_found_ia(self, "fwhichbus", NULL, NULL);
   1197  1.14.8.3       jym 
   1198  1.14.8.3       jym 	/* restore previous write enable setting */
   1199  1.14.8.3       jym 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1200  1.14.8.3       jym 	    LPCIB_PCI_BIOS_CNTL, pr);
   1201  1.14.8.3       jym }
   1202  1.14.8.3       jym 
   1203  1.14.8.3       jym static int
   1204  1.14.8.3       jym lpcib_fwh_unconfigure(device_t self, int flags)
   1205  1.14.8.3       jym {
   1206  1.14.8.3       jym 	struct lpcib_softc *sc = device_private(self);
   1207  1.14.8.3       jym 	int rc;
   1208  1.14.8.3       jym 
   1209  1.14.8.3       jym 	if (sc->sc_fwhbus != NULL &&
   1210  1.14.8.3       jym 	    (rc = config_detach(sc->sc_fwhbus, flags)) != 0)
   1211  1.14.8.3       jym 		return rc;
   1212  1.14.8.3       jym 
   1213  1.14.8.3       jym 	return 0;
   1214  1.14.8.3       jym }
   1215  1.14.8.3       jym #endif
   1216