Home | History | Annotate | Line # | Download | only in pci
ichlpcib.c revision 1.36
      1  1.36   msaitoh /*	$NetBSD: ichlpcib.c,v 1.36 2012/12/06 12:50:09 msaitoh Exp $	*/
      2   1.1   xtraeme 
      3   1.1   xtraeme /*-
      4   1.1   xtraeme  * Copyright (c) 2004 The NetBSD Foundation, Inc.
      5   1.1   xtraeme  * All rights reserved.
      6   1.1   xtraeme  *
      7   1.1   xtraeme  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1   xtraeme  * by Minoura Makoto and Matthew R. Green.
      9   1.1   xtraeme  *
     10   1.1   xtraeme  * Redistribution and use in source and binary forms, with or without
     11   1.1   xtraeme  * modification, are permitted provided that the following conditions
     12   1.1   xtraeme  * are met:
     13   1.1   xtraeme  * 1. Redistributions of source code must retain the above copyright
     14   1.1   xtraeme  *    notice, this list of conditions and the following disclaimer.
     15   1.1   xtraeme  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1   xtraeme  *    notice, this list of conditions and the following disclaimer in the
     17   1.1   xtraeme  *    documentation and/or other materials provided with the distribution.
     18   1.1   xtraeme  *
     19   1.1   xtraeme  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1   xtraeme  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1   xtraeme  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1   xtraeme  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1   xtraeme  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1   xtraeme  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1   xtraeme  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1   xtraeme  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1   xtraeme  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1   xtraeme  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1   xtraeme  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1   xtraeme  */
     31   1.1   xtraeme 
     32   1.1   xtraeme /*
     33   1.1   xtraeme  * Intel I/O Controller Hub (ICHn) LPC Interface Bridge driver
     34   1.1   xtraeme  *
     35   1.1   xtraeme  *  LPC Interface Bridge is basically a pcib (PCI-ISA Bridge), but has
     36   1.1   xtraeme  *  some power management and monitoring functions.
     37   1.1   xtraeme  *  Currently we support the watchdog timer, SpeedStep (on some systems)
     38   1.1   xtraeme  *  and the power management timer.
     39   1.1   xtraeme  */
     40   1.1   xtraeme 
     41   1.1   xtraeme #include <sys/cdefs.h>
     42  1.36   msaitoh __KERNEL_RCSID(0, "$NetBSD: ichlpcib.c,v 1.36 2012/12/06 12:50:09 msaitoh Exp $");
     43   1.1   xtraeme 
     44   1.1   xtraeme #include <sys/types.h>
     45   1.1   xtraeme #include <sys/param.h>
     46   1.1   xtraeme #include <sys/systm.h>
     47   1.1   xtraeme #include <sys/device.h>
     48   1.1   xtraeme #include <sys/sysctl.h>
     49   1.6  jmcneill #include <sys/timetc.h>
     50  1.20  jakllsch #include <sys/gpio.h>
     51  1.32    dyoung #include <sys/bus.h>
     52   1.1   xtraeme 
     53   1.1   xtraeme #include <dev/pci/pcivar.h>
     54   1.1   xtraeme #include <dev/pci/pcireg.h>
     55   1.1   xtraeme #include <dev/pci/pcidevs.h>
     56   1.1   xtraeme 
     57  1.20  jakllsch #include <dev/gpio/gpiovar.h>
     58   1.1   xtraeme #include <dev/sysmon/sysmonvar.h>
     59   1.1   xtraeme 
     60   1.6  jmcneill #include <dev/ic/acpipmtimer.h>
     61   1.1   xtraeme #include <dev/ic/i82801lpcreg.h>
     62  1.31    jruoho #include <dev/ic/i82801lpcvar.h>
     63   1.6  jmcneill #include <dev/ic/hpetreg.h>
     64   1.6  jmcneill #include <dev/ic/hpetvar.h>
     65   1.6  jmcneill 
     66  1.12    martin #include "pcibvar.h"
     67  1.20  jakllsch #include "gpio.h"
     68  1.25  jakllsch #include "fwhrng.h"
     69  1.20  jakllsch 
     70  1.20  jakllsch #define LPCIB_GPIO_NPINS 64
     71   1.1   xtraeme 
     72   1.1   xtraeme struct lpcib_softc {
     73  1.12    martin 	/* we call pcibattach() which assumes this starts like this: */
     74  1.12    martin 	struct pcib_softc	sc_pcib;
     75   1.1   xtraeme 
     76   1.6  jmcneill 	struct pci_attach_args	sc_pa;
     77   1.6  jmcneill 	int			sc_has_rcba;
     78   1.6  jmcneill 	int			sc_has_ich5_hpet;
     79   1.6  jmcneill 
     80   1.6  jmcneill 	/* RCBA */
     81   1.6  jmcneill 	bus_space_tag_t		sc_rcbat;
     82   1.6  jmcneill 	bus_space_handle_t	sc_rcbah;
     83   1.6  jmcneill 	pcireg_t		sc_rcba_reg;
     84   1.6  jmcneill 
     85   1.1   xtraeme 	/* Watchdog variables. */
     86   1.1   xtraeme 	struct sysmon_wdog	sc_smw;
     87   1.1   xtraeme 	bus_space_tag_t		sc_iot;
     88   1.1   xtraeme 	bus_space_handle_t	sc_ioh;
     89  1.19    dyoung 	bus_size_t		sc_iosize;
     90   1.6  jmcneill 
     91   1.6  jmcneill 	/* HPET variables. */
     92   1.6  jmcneill 	uint32_t		sc_hpet_reg;
     93   1.6  jmcneill 
     94  1.20  jakllsch #if NGPIO > 0
     95  1.20  jakllsch 	device_t		sc_gpiobus;
     96  1.20  jakllsch 	kmutex_t		sc_gpio_mtx;
     97  1.20  jakllsch 	bus_space_tag_t		sc_gpio_iot;
     98  1.20  jakllsch 	bus_space_handle_t	sc_gpio_ioh;
     99  1.20  jakllsch 	bus_size_t		sc_gpio_ios;
    100  1.20  jakllsch 	struct gpio_chipset_tag	sc_gpio_gc;
    101  1.20  jakllsch 	gpio_pin_t		sc_gpio_pins[LPCIB_GPIO_NPINS];
    102  1.20  jakllsch #endif
    103  1.20  jakllsch 
    104  1.25  jakllsch #if NFWHRNG > 0
    105  1.25  jakllsch 	device_t		sc_fwhbus;
    106  1.25  jakllsch #endif
    107  1.25  jakllsch 
    108  1.16     joerg 	/* Speedstep */
    109  1.16     joerg 	pcireg_t		sc_pmcon_orig;
    110  1.16     joerg 
    111   1.1   xtraeme 	/* Power management */
    112   1.7  drochner 	pcireg_t		sc_pirq[2];
    113   1.6  jmcneill 	pcireg_t		sc_pmcon;
    114   1.6  jmcneill 	pcireg_t		sc_fwhsel2;
    115  1.19    dyoung 
    116  1.19    dyoung 	/* Child devices */
    117  1.19    dyoung 	device_t		sc_hpetbus;
    118  1.19    dyoung 	acpipmtimer_t		sc_pmtimer;
    119  1.19    dyoung 	pcireg_t		sc_acpi_cntl;
    120  1.19    dyoung 
    121  1.19    dyoung 	struct sysctllog	*sc_log;
    122   1.1   xtraeme };
    123   1.1   xtraeme 
    124   1.9   xtraeme static int lpcibmatch(device_t, cfdata_t, void *);
    125   1.9   xtraeme static void lpcibattach(device_t, device_t, void *);
    126  1.19    dyoung static int lpcibdetach(device_t, int);
    127  1.19    dyoung static void lpcibchilddet(device_t, device_t);
    128  1.19    dyoung static int lpcibrescan(device_t, const char *, const int *);
    129  1.24    dyoung static bool lpcib_suspend(device_t, const pmf_qual_t *);
    130  1.24    dyoung static bool lpcib_resume(device_t, const pmf_qual_t *);
    131  1.16     joerg static bool lpcib_shutdown(device_t, int);
    132   1.1   xtraeme 
    133   1.9   xtraeme static void pmtimer_configure(device_t);
    134  1.19    dyoung static int pmtimer_unconfigure(device_t, int);
    135   1.1   xtraeme 
    136   1.9   xtraeme static void tcotimer_configure(device_t);
    137  1.19    dyoung static int tcotimer_unconfigure(device_t, int);
    138   1.1   xtraeme static int tcotimer_setmode(struct sysmon_wdog *);
    139   1.1   xtraeme static int tcotimer_tickle(struct sysmon_wdog *);
    140   1.1   xtraeme static void tcotimer_stop(struct lpcib_softc *);
    141   1.1   xtraeme static void tcotimer_start(struct lpcib_softc *);
    142   1.1   xtraeme static void tcotimer_status_reset(struct lpcib_softc *);
    143   1.9   xtraeme static int  tcotimer_disable_noreboot(device_t);
    144   1.1   xtraeme 
    145   1.9   xtraeme static void speedstep_configure(device_t);
    146  1.19    dyoung static void speedstep_unconfigure(device_t);
    147   1.1   xtraeme static int speedstep_sysctl_helper(SYSCTLFN_ARGS);
    148   1.1   xtraeme 
    149   1.9   xtraeme static void lpcib_hpet_configure(device_t);
    150  1.19    dyoung static int lpcib_hpet_unconfigure(device_t, int);
    151   1.6  jmcneill 
    152  1.20  jakllsch #if NGPIO > 0
    153  1.20  jakllsch static void lpcib_gpio_configure(device_t);
    154  1.20  jakllsch static int lpcib_gpio_unconfigure(device_t, int);
    155  1.20  jakllsch static int lpcib_gpio_pin_read(void *, int);
    156  1.20  jakllsch static void lpcib_gpio_pin_write(void *, int, int);
    157  1.20  jakllsch static void lpcib_gpio_pin_ctl(void *, int, int);
    158  1.20  jakllsch #endif
    159  1.20  jakllsch 
    160  1.25  jakllsch #if NFWHRNG > 0
    161  1.25  jakllsch static void lpcib_fwh_configure(device_t);
    162  1.25  jakllsch static int lpcib_fwh_unconfigure(device_t, int);
    163  1.25  jakllsch #endif
    164  1.25  jakllsch 
    165   1.1   xtraeme struct lpcib_softc *speedstep_cookie;	/* XXX */
    166   1.1   xtraeme 
    167  1.19    dyoung CFATTACH_DECL2_NEW(ichlpcib, sizeof(struct lpcib_softc),
    168  1.19    dyoung     lpcibmatch, lpcibattach, lpcibdetach, NULL, lpcibrescan, lpcibchilddet);
    169   1.1   xtraeme 
    170   1.6  jmcneill static struct lpcib_device {
    171   1.6  jmcneill 	pcireg_t vendor, product;
    172   1.6  jmcneill 	int has_rcba;
    173   1.6  jmcneill 	int has_ich5_hpet;
    174   1.6  jmcneill } lpcib_devices[] = {
    175  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_3400_LPC, 1, 0 },
    176  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_3420_LPC, 1, 0 },
    177  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_3450_LPC, 1, 0 },
    178  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_6300ESB_LPC, 1, 0 },
    179  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_63XXESB_LPC, 1, 0 },
    180   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AA_LPC, 0, 0 },
    181  1.27  jakllsch 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AB_LPC, 0, 0 },
    182   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BA_LPC, 0, 0 },
    183   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BAM_LPC, 0, 0 },
    184   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CA_LPC, 0, 0 },
    185   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CAM_LPC, 0, 0 },
    186   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DB_LPC, 0, 0 },
    187  1.30   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DBM_LPC, 0, 0 },
    188  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801E_LPC, 0, 1 },
    189   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801EB_LPC, 0, 1 },
    190   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FB_LPC, 1, 0 },
    191   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FBM_LPC, 1, 0 },
    192   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801G_LPC, 1, 0 },
    193   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GBM_LPC, 1, 0 },
    194  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GH_LPC, 1, 0 },
    195   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GHM_LPC, 1, 0 },
    196   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LPC, 1, 0 },
    197   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HEM_LPC, 1, 0 },
    198   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HH_LPC, 1, 0 },
    199   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HO_LPC, 1, 0 },
    200   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HBM_LPC, 1, 0 },
    201  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IB_LPC, 1, 0 },
    202   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IH_LPC, 1, 0 },
    203  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IM_LPC, 1, 0 },
    204   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IO_LPC, 1, 0 },
    205   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IR_LPC, 1, 0 },
    206  1.17     njoly 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IEM_LPC, 1, 0 },
    207  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JD_LPC, 1, 0 },
    208  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JDO_LPC, 1, 0 },
    209  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JIB_LPC, 1, 0 },
    210  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JIR_LPC, 1, 0 },
    211  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C202_LPC, 1, 0 },
    212  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C204_LPC, 1, 0 },
    213  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C206_LPC, 1, 0 },
    214  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C216_LPC, 1, 0 },
    215  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_NM10_LPC, 1, 0 },
    216  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H55_LPC, 1, 0 },
    217  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H57_LPC, 1, 0 },
    218  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM55_LPC, 1, 0 },
    219  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM57_LPC, 1, 0 },
    220  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_P55_LPC, 1, 0 },
    221  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PM55_LPC, 1, 0 },
    222  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q57_LPC, 1, 0 },
    223  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QM57_LPC, 1, 0 },
    224  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QS57_LPC, 1, 0 },
    225  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_B65_LPC, 1, 0 },
    226  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H61_LPC, 1, 0 },
    227  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H67_LPC, 1, 0 },
    228  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM65_LPC, 1, 0 },
    229  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM67_LPC, 1, 0 },
    230  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_P67_LPC, 1, 0 },
    231  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q65_LPC, 1, 0 },
    232  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q67_LPC, 1, 0 },
    233  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QM67_LPC, 1, 0 },
    234  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QS67_LPC, 1, 0 },
    235  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_UM67_LPC, 1, 0 },
    236  1.14     joerg 
    237   1.6  jmcneill 	{ 0, 0, 0, 0 },
    238   1.6  jmcneill };
    239   1.6  jmcneill 
    240   1.1   xtraeme /*
    241   1.1   xtraeme  * Autoconf callbacks.
    242   1.1   xtraeme  */
    243   1.1   xtraeme static int
    244   1.9   xtraeme lpcibmatch(device_t parent, cfdata_t match, void *aux)
    245   1.1   xtraeme {
    246   1.1   xtraeme 	struct pci_attach_args *pa = aux;
    247   1.6  jmcneill 	struct lpcib_device *lpcib_dev;
    248   1.1   xtraeme 
    249   1.1   xtraeme 	/* We are ISA bridge, of course */
    250   1.1   xtraeme 	if (PCI_CLASS(pa->pa_class) != PCI_CLASS_BRIDGE ||
    251   1.1   xtraeme 	    PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_BRIDGE_ISA)
    252   1.1   xtraeme 		return 0;
    253   1.1   xtraeme 
    254   1.6  jmcneill 	for (lpcib_dev = lpcib_devices; lpcib_dev->vendor; ++lpcib_dev) {
    255   1.6  jmcneill 		if (PCI_VENDOR(pa->pa_id) == lpcib_dev->vendor &&
    256   1.6  jmcneill 		    PCI_PRODUCT(pa->pa_id) == lpcib_dev->product)
    257   1.1   xtraeme 			return 10;
    258   1.1   xtraeme 	}
    259   1.1   xtraeme 
    260   1.1   xtraeme 	return 0;
    261   1.1   xtraeme }
    262   1.1   xtraeme 
    263   1.1   xtraeme static void
    264   1.9   xtraeme lpcibattach(device_t parent, device_t self, void *aux)
    265   1.1   xtraeme {
    266   1.1   xtraeme 	struct pci_attach_args *pa = aux;
    267   1.6  jmcneill 	struct lpcib_softc *sc = device_private(self);
    268   1.6  jmcneill 	struct lpcib_device *lpcib_dev;
    269   1.1   xtraeme 
    270   1.6  jmcneill 	sc->sc_pa = *pa;
    271   1.6  jmcneill 
    272   1.6  jmcneill 	for (lpcib_dev = lpcib_devices; lpcib_dev->vendor; ++lpcib_dev) {
    273   1.6  jmcneill 		if (PCI_VENDOR(pa->pa_id) != lpcib_dev->vendor ||
    274   1.6  jmcneill 		    PCI_PRODUCT(pa->pa_id) != lpcib_dev->product)
    275   1.6  jmcneill 			continue;
    276   1.6  jmcneill 		sc->sc_has_rcba = lpcib_dev->has_rcba;
    277   1.6  jmcneill 		sc->sc_has_ich5_hpet = lpcib_dev->has_ich5_hpet;
    278   1.6  jmcneill 		break;
    279   1.6  jmcneill 	}
    280   1.1   xtraeme 
    281   1.1   xtraeme 	pcibattach(parent, self, aux);
    282   1.1   xtraeme 
    283   1.1   xtraeme 	/*
    284   1.1   xtraeme 	 * Part of our I/O registers are used as ACPI PM regs.
    285   1.1   xtraeme 	 * Since our ACPI subsystem accesses the I/O space directly so far,
    286   1.1   xtraeme 	 * we do not have to bother bus_space I/O map confliction.
    287   1.1   xtraeme 	 */
    288   1.1   xtraeme 	if (pci_mapreg_map(pa, LPCIB_PCI_PMBASE, PCI_MAPREG_TYPE_IO, 0,
    289  1.19    dyoung 			   &sc->sc_iot, &sc->sc_ioh, NULL, &sc->sc_iosize)) {
    290   1.9   xtraeme 		aprint_error_dev(self, "can't map power management i/o space");
    291   1.1   xtraeme 		return;
    292   1.1   xtraeme 	}
    293   1.1   xtraeme 
    294  1.16     joerg 	sc->sc_pmcon_orig = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    295  1.16     joerg 	    LPCIB_PCI_GEN_PMCON_1);
    296  1.16     joerg 
    297   1.6  jmcneill 	/* For ICH6 and later, always enable RCBA */
    298   1.6  jmcneill 	if (sc->sc_has_rcba) {
    299   1.6  jmcneill 		pcireg_t rcba;
    300   1.6  jmcneill 
    301   1.6  jmcneill 		sc->sc_rcbat = sc->sc_pa.pa_memt;
    302   1.6  jmcneill 
    303  1.12    martin 		rcba = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    304  1.12    martin 		     LPCIB_RCBA);
    305   1.6  jmcneill 		if ((rcba & LPCIB_RCBA_EN) == 0) {
    306   1.9   xtraeme 			aprint_error_dev(self, "RCBA is not enabled");
    307   1.6  jmcneill 			return;
    308   1.6  jmcneill 		}
    309   1.6  jmcneill 		rcba &= ~LPCIB_RCBA_EN;
    310   1.6  jmcneill 
    311   1.6  jmcneill 		if (bus_space_map(sc->sc_rcbat, rcba, LPCIB_RCBA_SIZE, 0,
    312   1.6  jmcneill 				  &sc->sc_rcbah)) {
    313   1.9   xtraeme 			aprint_error_dev(self, "RCBA could not be mapped");
    314   1.6  jmcneill 			return;
    315   1.6  jmcneill 		}
    316   1.6  jmcneill 	}
    317   1.6  jmcneill 
    318   1.1   xtraeme 	/* Set up the power management timer. */
    319   1.9   xtraeme 	pmtimer_configure(self);
    320   1.1   xtraeme 
    321   1.1   xtraeme 	/* Set up the TCO (watchdog). */
    322   1.9   xtraeme 	tcotimer_configure(self);
    323   1.1   xtraeme 
    324   1.1   xtraeme 	/* Set up SpeedStep. */
    325   1.9   xtraeme 	speedstep_configure(self);
    326   1.1   xtraeme 
    327   1.6  jmcneill 	/* Set up HPET. */
    328   1.9   xtraeme 	lpcib_hpet_configure(self);
    329   1.6  jmcneill 
    330  1.20  jakllsch #if NGPIO > 0
    331  1.20  jakllsch 	/* Set up GPIO */
    332  1.20  jakllsch 	lpcib_gpio_configure(self);
    333  1.20  jakllsch #endif
    334  1.20  jakllsch 
    335  1.25  jakllsch #if NFWHRNG > 0
    336  1.25  jakllsch 	lpcib_fwh_configure(self);
    337  1.25  jakllsch #endif
    338  1.25  jakllsch 
    339   1.6  jmcneill 	/* Install power handler */
    340  1.16     joerg 	if (!pmf_device_register1(self, lpcib_suspend, lpcib_resume,
    341  1.16     joerg 	    lpcib_shutdown))
    342   1.6  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    343   1.6  jmcneill }
    344   1.6  jmcneill 
    345  1.19    dyoung static void
    346  1.19    dyoung lpcibchilddet(device_t self, device_t child)
    347  1.19    dyoung {
    348  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    349  1.19    dyoung 	uint32_t val;
    350  1.19    dyoung 
    351  1.25  jakllsch #if NFWHRNG > 0
    352  1.25  jakllsch 	if (sc->sc_fwhbus == child) {
    353  1.25  jakllsch 		sc->sc_fwhbus = NULL;
    354  1.25  jakllsch 		return;
    355  1.25  jakllsch 	}
    356  1.25  jakllsch #endif
    357  1.21  jakllsch #if NGPIO > 0
    358  1.20  jakllsch 	if (sc->sc_gpiobus == child) {
    359  1.20  jakllsch 		sc->sc_gpiobus = NULL;
    360  1.20  jakllsch 		return;
    361  1.20  jakllsch 	}
    362  1.21  jakllsch #endif
    363  1.19    dyoung 	if (sc->sc_hpetbus != child) {
    364  1.19    dyoung 		pcibchilddet(self, child);
    365  1.19    dyoung 		return;
    366  1.19    dyoung 	}
    367  1.19    dyoung 	sc->sc_hpetbus = NULL;
    368  1.19    dyoung 	if (sc->sc_has_ich5_hpet) {
    369  1.19    dyoung 		val = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    370  1.19    dyoung 		    LPCIB_PCI_GEN_CNTL);
    371  1.19    dyoung 		switch (val & LPCIB_ICH5_HPTC_WIN_MASK) {
    372  1.19    dyoung 		case LPCIB_ICH5_HPTC_0000:
    373  1.19    dyoung 		case LPCIB_ICH5_HPTC_1000:
    374  1.19    dyoung 		case LPCIB_ICH5_HPTC_2000:
    375  1.19    dyoung 		case LPCIB_ICH5_HPTC_3000:
    376  1.19    dyoung 			break;
    377  1.19    dyoung 		default:
    378  1.19    dyoung 			return;
    379  1.19    dyoung 		}
    380  1.19    dyoung 		val &= ~LPCIB_ICH5_HPTC_EN;
    381  1.19    dyoung 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    382  1.19    dyoung 		    LPCIB_PCI_GEN_CNTL, val);
    383  1.19    dyoung 	} else if (sc->sc_has_rcba) {
    384  1.19    dyoung 		val = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    385  1.19    dyoung 		    LPCIB_RCBA_HPTC);
    386  1.19    dyoung 		switch (val & LPCIB_RCBA_HPTC_WIN_MASK) {
    387  1.19    dyoung 		case LPCIB_RCBA_HPTC_0000:
    388  1.19    dyoung 		case LPCIB_RCBA_HPTC_1000:
    389  1.19    dyoung 		case LPCIB_RCBA_HPTC_2000:
    390  1.19    dyoung 		case LPCIB_RCBA_HPTC_3000:
    391  1.19    dyoung 			break;
    392  1.19    dyoung 		default:
    393  1.19    dyoung 			return;
    394  1.19    dyoung 		}
    395  1.19    dyoung 		val &= ~LPCIB_RCBA_HPTC_EN;
    396  1.19    dyoung 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
    397  1.19    dyoung 		    val);
    398  1.19    dyoung 	}
    399  1.19    dyoung }
    400  1.19    dyoung 
    401  1.19    dyoung static int
    402  1.19    dyoung lpcibrescan(device_t self, const char *ifattr, const int *locators)
    403  1.19    dyoung {
    404  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    405  1.19    dyoung 
    406  1.25  jakllsch #if NFWHRNG > 0
    407  1.25  jakllsch 	if (ifattr_match(ifattr, "fwhichbus") && sc->sc_fwhbus == NULL)
    408  1.25  jakllsch 		lpcib_fwh_configure(self);
    409  1.25  jakllsch #endif
    410  1.25  jakllsch 
    411  1.19    dyoung 	if (ifattr_match(ifattr, "hpetichbus") && sc->sc_hpetbus == NULL)
    412  1.19    dyoung 		lpcib_hpet_configure(self);
    413  1.19    dyoung 
    414  1.20  jakllsch #if NGPIO > 0
    415  1.20  jakllsch 	if (ifattr_match(ifattr, "gpiobus") && sc->sc_gpiobus == NULL)
    416  1.20  jakllsch 		lpcib_gpio_configure(self);
    417  1.20  jakllsch #endif
    418  1.20  jakllsch 
    419  1.19    dyoung 	return pcibrescan(self, ifattr, locators);
    420  1.19    dyoung }
    421  1.19    dyoung 
    422  1.19    dyoung static int
    423  1.19    dyoung lpcibdetach(device_t self, int flags)
    424  1.19    dyoung {
    425  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    426  1.19    dyoung 	int rc;
    427  1.19    dyoung 
    428  1.19    dyoung 	pmf_device_deregister(self);
    429  1.19    dyoung 
    430  1.25  jakllsch #if NFWHRNG > 0
    431  1.25  jakllsch 	if ((rc = lpcib_fwh_unconfigure(self, flags)) != 0)
    432  1.25  jakllsch 		return rc;
    433  1.25  jakllsch #endif
    434  1.25  jakllsch 
    435  1.19    dyoung 	if ((rc = lpcib_hpet_unconfigure(self, flags)) != 0)
    436  1.19    dyoung 		return rc;
    437  1.19    dyoung 
    438  1.20  jakllsch #if NGPIO > 0
    439  1.20  jakllsch 	if ((rc = lpcib_gpio_unconfigure(self, flags)) != 0)
    440  1.20  jakllsch 		return rc;
    441  1.20  jakllsch #endif
    442  1.20  jakllsch 
    443  1.19    dyoung 	/* Set up SpeedStep. */
    444  1.19    dyoung 	speedstep_unconfigure(self);
    445  1.19    dyoung 
    446  1.19    dyoung 	if ((rc = tcotimer_unconfigure(self, flags)) != 0)
    447  1.19    dyoung 		return rc;
    448  1.19    dyoung 
    449  1.19    dyoung 	if ((rc = pmtimer_unconfigure(self, flags)) != 0)
    450  1.19    dyoung 		return rc;
    451  1.19    dyoung 
    452  1.19    dyoung 	if (sc->sc_has_rcba)
    453  1.19    dyoung 		bus_space_unmap(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_SIZE);
    454  1.19    dyoung 
    455  1.19    dyoung 	bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_iosize);
    456  1.19    dyoung 
    457  1.19    dyoung 	return pcibdetach(self, flags);
    458  1.19    dyoung }
    459  1.19    dyoung 
    460   1.6  jmcneill static bool
    461  1.16     joerg lpcib_shutdown(device_t dv, int howto)
    462  1.16     joerg {
    463  1.16     joerg 	struct lpcib_softc *sc = device_private(dv);
    464  1.16     joerg 
    465  1.16     joerg 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    466  1.16     joerg 	    LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon_orig);
    467  1.16     joerg 
    468  1.16     joerg 	return true;
    469  1.16     joerg }
    470  1.16     joerg 
    471  1.16     joerg static bool
    472  1.24    dyoung lpcib_suspend(device_t dv, const pmf_qual_t *qual)
    473   1.6  jmcneill {
    474   1.6  jmcneill 	struct lpcib_softc *sc = device_private(dv);
    475  1.12    martin 	pci_chipset_tag_t pc = sc->sc_pcib.sc_pc;
    476  1.12    martin 	pcitag_t tag = sc->sc_pcib.sc_tag;
    477   1.6  jmcneill 
    478   1.6  jmcneill 	/* capture PIRQ routing control registers */
    479   1.6  jmcneill 	sc->sc_pirq[0] = pci_conf_read(pc, tag, LPCIB_PCI_PIRQA_ROUT);
    480   1.7  drochner 	sc->sc_pirq[1] = pci_conf_read(pc, tag, LPCIB_PCI_PIRQE_ROUT);
    481   1.6  jmcneill 
    482   1.6  jmcneill 	sc->sc_pmcon = pci_conf_read(pc, tag, LPCIB_PCI_GEN_PMCON_1);
    483   1.6  jmcneill 	sc->sc_fwhsel2 = pci_conf_read(pc, tag, LPCIB_PCI_GEN_STA);
    484   1.6  jmcneill 
    485   1.6  jmcneill 	if (sc->sc_has_rcba) {
    486   1.6  jmcneill 		sc->sc_rcba_reg = pci_conf_read(pc, tag, LPCIB_RCBA);
    487   1.6  jmcneill 		sc->sc_hpet_reg = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    488   1.6  jmcneill 		    LPCIB_RCBA_HPTC);
    489   1.6  jmcneill 	} else if (sc->sc_has_ich5_hpet) {
    490   1.6  jmcneill 		sc->sc_hpet_reg = pci_conf_read(pc, tag, LPCIB_PCI_GEN_CNTL);
    491   1.6  jmcneill 	}
    492   1.6  jmcneill 
    493   1.6  jmcneill 	return true;
    494   1.6  jmcneill }
    495   1.6  jmcneill 
    496   1.6  jmcneill static bool
    497  1.24    dyoung lpcib_resume(device_t dv, const pmf_qual_t *qual)
    498   1.6  jmcneill {
    499   1.6  jmcneill 	struct lpcib_softc *sc = device_private(dv);
    500  1.12    martin 	pci_chipset_tag_t pc = sc->sc_pcib.sc_pc;
    501  1.12    martin 	pcitag_t tag = sc->sc_pcib.sc_tag;
    502   1.6  jmcneill 
    503   1.6  jmcneill 	/* restore PIRQ routing control registers */
    504   1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_PIRQA_ROUT, sc->sc_pirq[0]);
    505   1.7  drochner 	pci_conf_write(pc, tag, LPCIB_PCI_PIRQE_ROUT, sc->sc_pirq[1]);
    506   1.6  jmcneill 
    507   1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon);
    508   1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_GEN_STA, sc->sc_fwhsel2);
    509   1.6  jmcneill 
    510   1.6  jmcneill 	if (sc->sc_has_rcba) {
    511   1.6  jmcneill 		pci_conf_write(pc, tag, LPCIB_RCBA, sc->sc_rcba_reg);
    512   1.6  jmcneill 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
    513   1.6  jmcneill 		    sc->sc_hpet_reg);
    514   1.6  jmcneill 	} else if (sc->sc_has_ich5_hpet) {
    515   1.6  jmcneill 		pci_conf_write(pc, tag, LPCIB_PCI_GEN_CNTL, sc->sc_hpet_reg);
    516   1.6  jmcneill 	}
    517   1.1   xtraeme 
    518   1.6  jmcneill 	return true;
    519   1.1   xtraeme }
    520   1.1   xtraeme 
    521   1.1   xtraeme /*
    522   1.1   xtraeme  * Initialize the power management timer.
    523   1.1   xtraeme  */
    524   1.1   xtraeme static void
    525   1.9   xtraeme pmtimer_configure(device_t self)
    526   1.1   xtraeme {
    527   1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    528   1.1   xtraeme 	pcireg_t control;
    529   1.1   xtraeme 
    530   1.1   xtraeme 	/*
    531   1.1   xtraeme 	 * Check if power management I/O space is enabled and enable the ACPI_EN
    532   1.1   xtraeme 	 * bit if it's disabled.
    533   1.1   xtraeme 	 */
    534  1.12    martin 	control = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    535  1.12    martin 	    LPCIB_PCI_ACPI_CNTL);
    536  1.19    dyoung 	sc->sc_acpi_cntl = control;
    537   1.1   xtraeme 	if ((control & LPCIB_PCI_ACPI_CNTL_EN) == 0) {
    538   1.1   xtraeme 		control |= LPCIB_PCI_ACPI_CNTL_EN;
    539  1.12    martin 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    540  1.12    martin 		    LPCIB_PCI_ACPI_CNTL, control);
    541   1.1   xtraeme 	}
    542   1.1   xtraeme 
    543   1.1   xtraeme 	/* Attach our PM timer with the generic acpipmtimer function */
    544  1.19    dyoung 	sc->sc_pmtimer = acpipmtimer_attach(self, sc->sc_iot, sc->sc_ioh,
    545   1.1   xtraeme 	    LPCIB_PM1_TMR, 0);
    546   1.1   xtraeme }
    547   1.1   xtraeme 
    548  1.19    dyoung static int
    549  1.19    dyoung pmtimer_unconfigure(device_t self, int flags)
    550  1.19    dyoung {
    551  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    552  1.19    dyoung 	int rc;
    553  1.19    dyoung 
    554  1.19    dyoung 	if (sc->sc_pmtimer != NULL &&
    555  1.19    dyoung 	    (rc = acpipmtimer_detach(sc->sc_pmtimer, flags)) != 0)
    556  1.19    dyoung 		return rc;
    557  1.19    dyoung 
    558  1.19    dyoung 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    559  1.19    dyoung 	    LPCIB_PCI_ACPI_CNTL, sc->sc_acpi_cntl);
    560  1.19    dyoung 
    561  1.19    dyoung 	return 0;
    562  1.19    dyoung }
    563  1.19    dyoung 
    564   1.1   xtraeme /*
    565   1.1   xtraeme  * Initialize the watchdog timer.
    566   1.1   xtraeme  */
    567   1.1   xtraeme static void
    568   1.9   xtraeme tcotimer_configure(device_t self)
    569   1.1   xtraeme {
    570   1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    571   1.1   xtraeme 	uint32_t ioreg;
    572   1.1   xtraeme 	unsigned int period;
    573   1.1   xtraeme 
    574  1.13      yamt 	/* Explicitly stop the TCO timer. */
    575  1.13      yamt 	tcotimer_stop(sc);
    576  1.13      yamt 
    577  1.13      yamt 	/*
    578  1.13      yamt 	 * Enable TCO timeout SMI only if the hardware reset does not
    579  1.13      yamt 	 * work. We don't know what the SMBIOS does.
    580  1.13      yamt 	 */
    581  1.13      yamt 	ioreg = bus_space_read_4(sc->sc_iot, sc->sc_ioh, LPCIB_SMI_EN);
    582  1.13      yamt 	ioreg &= ~LPCIB_SMI_EN_TCO_EN;
    583  1.13      yamt 
    584   1.1   xtraeme 	/*
    585   1.4   xtraeme 	 * Clear the No Reboot (NR) bit. If this fails, enabling the TCO_EN bit
    586   1.1   xtraeme 	 * in the SMI_EN register is the last chance.
    587   1.1   xtraeme 	 */
    588   1.9   xtraeme 	if (tcotimer_disable_noreboot(self)) {
    589   1.1   xtraeme 		ioreg |= LPCIB_SMI_EN_TCO_EN;
    590  1.13      yamt 	}
    591  1.13      yamt 	if ((ioreg & LPCIB_SMI_EN_GBL_SMI_EN) != 0) {
    592   1.1   xtraeme 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, LPCIB_SMI_EN, ioreg);
    593   1.1   xtraeme 	}
    594   1.1   xtraeme 
    595   1.1   xtraeme 	/* Reset the watchdog status registers. */
    596   1.1   xtraeme 	tcotimer_status_reset(sc);
    597   1.1   xtraeme 
    598   1.1   xtraeme 	/*
    599   1.1   xtraeme 	 * Register the driver with the sysmon watchdog framework.
    600   1.1   xtraeme 	 */
    601   1.9   xtraeme 	sc->sc_smw.smw_name = device_xname(self);
    602   1.1   xtraeme 	sc->sc_smw.smw_cookie = sc;
    603   1.1   xtraeme 	sc->sc_smw.smw_setmode = tcotimer_setmode;
    604   1.1   xtraeme 	sc->sc_smw.smw_tickle = tcotimer_tickle;
    605   1.6  jmcneill 	if (sc->sc_has_rcba)
    606   1.1   xtraeme 		period = LPCIB_TCOTIMER2_MAX_TICK;
    607   1.1   xtraeme 	else
    608   1.1   xtraeme 		period = LPCIB_TCOTIMER_MAX_TICK;
    609   1.1   xtraeme 	sc->sc_smw.smw_period = lpcib_tcotimer_tick_to_second(period);
    610   1.1   xtraeme 
    611   1.1   xtraeme 	if (sysmon_wdog_register(&sc->sc_smw)) {
    612   1.9   xtraeme 		aprint_error_dev(self, "unable to register TCO timer"
    613   1.9   xtraeme 		       "as a sysmon watchdog device.\n");
    614   1.1   xtraeme 		return;
    615   1.1   xtraeme 	}
    616   1.1   xtraeme 
    617   1.9   xtraeme 	aprint_verbose_dev(self, "TCO (watchdog) timer configured.\n");
    618   1.1   xtraeme }
    619   1.1   xtraeme 
    620  1.19    dyoung static int
    621  1.19    dyoung tcotimer_unconfigure(device_t self, int flags)
    622  1.19    dyoung {
    623  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    624  1.19    dyoung 	int rc;
    625  1.19    dyoung 
    626  1.19    dyoung 	if ((rc = sysmon_wdog_unregister(&sc->sc_smw)) != 0) {
    627  1.19    dyoung 		if (rc == ERESTART)
    628  1.19    dyoung 			rc = EINTR;
    629  1.19    dyoung 		return rc;
    630  1.19    dyoung 	}
    631  1.19    dyoung 
    632  1.19    dyoung 	/* Explicitly stop the TCO timer. */
    633  1.19    dyoung 	tcotimer_stop(sc);
    634  1.19    dyoung 
    635  1.19    dyoung 	/* XXX Set No Reboot? */
    636  1.19    dyoung 
    637  1.19    dyoung 	return 0;
    638  1.19    dyoung }
    639  1.19    dyoung 
    640  1.19    dyoung 
    641   1.1   xtraeme /*
    642   1.1   xtraeme  * Sysmon watchdog callbacks.
    643   1.1   xtraeme  */
    644   1.1   xtraeme static int
    645   1.1   xtraeme tcotimer_setmode(struct sysmon_wdog *smw)
    646   1.1   xtraeme {
    647   1.1   xtraeme 	struct lpcib_softc *sc = smw->smw_cookie;
    648   1.1   xtraeme 	unsigned int period;
    649   1.1   xtraeme 	uint16_t ich6period = 0;
    650  1.18    bouyer 	uint8_t ich5period = 0;
    651   1.1   xtraeme 
    652   1.1   xtraeme 	if ((smw->smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED) {
    653   1.1   xtraeme 		/* Stop the TCO timer. */
    654   1.1   xtraeme 		tcotimer_stop(sc);
    655   1.1   xtraeme 	} else {
    656   1.1   xtraeme 		/*
    657   1.6  jmcneill 		 * ICH6 or newer are limited to 2s min and 613s max.
    658   1.1   xtraeme 		 * ICH5 or older are limited to 4s min and 39s max.
    659   1.1   xtraeme 		 */
    660  1.18    bouyer 		period = lpcib_tcotimer_second_to_tick(smw->smw_period);
    661   1.6  jmcneill 		if (sc->sc_has_rcba) {
    662  1.18    bouyer 			if (period < LPCIB_TCOTIMER2_MIN_TICK ||
    663  1.18    bouyer 			    period > LPCIB_TCOTIMER2_MAX_TICK)
    664   1.6  jmcneill 				return EINVAL;
    665   1.6  jmcneill 		} else {
    666  1.18    bouyer 			if (period < LPCIB_TCOTIMER_MIN_TICK ||
    667  1.18    bouyer 			    period > LPCIB_TCOTIMER_MAX_TICK)
    668   1.1   xtraeme 				return EINVAL;
    669   1.1   xtraeme 		}
    670   1.5   xtraeme 
    671   1.1   xtraeme 		/* Stop the TCO timer, */
    672   1.1   xtraeme 		tcotimer_stop(sc);
    673   1.1   xtraeme 
    674   1.1   xtraeme 		/* set the timeout, */
    675   1.6  jmcneill 		if (sc->sc_has_rcba) {
    676   1.1   xtraeme 			/* ICH6 or newer */
    677   1.1   xtraeme 			ich6period = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    678   1.1   xtraeme 						      LPCIB_TCO_TMR2);
    679   1.1   xtraeme 			ich6period &= 0xfc00;
    680   1.1   xtraeme 			bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    681   1.1   xtraeme 					  LPCIB_TCO_TMR2, ich6period | period);
    682   1.1   xtraeme 		} else {
    683   1.1   xtraeme 			/* ICH5 or older */
    684  1.18    bouyer 			ich5period = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    685   1.1   xtraeme 						   LPCIB_TCO_TMR);
    686  1.18    bouyer 			ich5period &= 0xc0;
    687   1.1   xtraeme 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    688  1.18    bouyer 					  LPCIB_TCO_TMR, ich5period | period);
    689   1.1   xtraeme 		}
    690   1.1   xtraeme 
    691   1.1   xtraeme 		/* and start/reload the timer. */
    692   1.1   xtraeme 		tcotimer_start(sc);
    693   1.1   xtraeme 		tcotimer_tickle(smw);
    694   1.1   xtraeme 	}
    695   1.1   xtraeme 
    696   1.1   xtraeme 	return 0;
    697   1.1   xtraeme }
    698   1.1   xtraeme 
    699   1.1   xtraeme static int
    700   1.1   xtraeme tcotimer_tickle(struct sysmon_wdog *smw)
    701   1.1   xtraeme {
    702   1.1   xtraeme 	struct lpcib_softc *sc = smw->smw_cookie;
    703   1.1   xtraeme 
    704   1.1   xtraeme 	/* any value is allowed */
    705   1.6  jmcneill 	if (sc->sc_has_rcba)
    706   1.6  jmcneill 		bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO_RLD, 1);
    707   1.6  jmcneill 	else
    708   1.1   xtraeme 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_TCO_RLD, 1);
    709   1.1   xtraeme 
    710   1.1   xtraeme 	return 0;
    711   1.1   xtraeme }
    712   1.1   xtraeme 
    713   1.1   xtraeme static void
    714   1.1   xtraeme tcotimer_stop(struct lpcib_softc *sc)
    715   1.1   xtraeme {
    716   1.1   xtraeme 	uint16_t ioreg;
    717   1.1   xtraeme 
    718   1.1   xtraeme 	ioreg = bus_space_read_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT);
    719   1.1   xtraeme 	ioreg |= LPCIB_TCO1_CNT_TCO_TMR_HLT;
    720   1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT, ioreg);
    721   1.1   xtraeme }
    722   1.1   xtraeme 
    723   1.1   xtraeme static void
    724   1.1   xtraeme tcotimer_start(struct lpcib_softc *sc)
    725   1.1   xtraeme {
    726   1.1   xtraeme 	uint16_t ioreg;
    727   1.1   xtraeme 
    728   1.1   xtraeme 	ioreg = bus_space_read_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT);
    729   1.1   xtraeme 	ioreg &= ~LPCIB_TCO1_CNT_TCO_TMR_HLT;
    730   1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT, ioreg);
    731   1.1   xtraeme }
    732   1.1   xtraeme 
    733   1.1   xtraeme static void
    734   1.1   xtraeme tcotimer_status_reset(struct lpcib_softc *sc)
    735   1.1   xtraeme {
    736   1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_STS,
    737   1.1   xtraeme 			  LPCIB_TCO1_STS_TIMEOUT);
    738   1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO2_STS,
    739   1.1   xtraeme 			  LPCIB_TCO2_STS_BOOT_STS);
    740   1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO2_STS,
    741   1.1   xtraeme 			  LPCIB_TCO2_STS_SECONDS_TO_STS);
    742   1.1   xtraeme }
    743   1.1   xtraeme 
    744   1.1   xtraeme /*
    745   1.4   xtraeme  * Clear the No Reboot (NR) bit, this enables reboots when the timer
    746   1.4   xtraeme  * reaches the timeout for the second time.
    747   1.1   xtraeme  */
    748   1.1   xtraeme static int
    749   1.9   xtraeme tcotimer_disable_noreboot(device_t self)
    750   1.1   xtraeme {
    751   1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    752   1.1   xtraeme 
    753   1.6  jmcneill 	if (sc->sc_has_rcba) {
    754   1.6  jmcneill 		uint32_t status;
    755   1.6  jmcneill 
    756   1.9   xtraeme 		status = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    757   1.9   xtraeme 		    LPCIB_GCS_OFFSET);
    758   1.6  jmcneill 		status &= ~LPCIB_GCS_NO_REBOOT;
    759   1.9   xtraeme 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah,
    760   1.9   xtraeme 		    LPCIB_GCS_OFFSET, status);
    761   1.9   xtraeme 		status = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    762   1.9   xtraeme 		    LPCIB_GCS_OFFSET);
    763   1.6  jmcneill 		if (status & LPCIB_GCS_NO_REBOOT)
    764   1.6  jmcneill 			goto error;
    765   1.6  jmcneill 	} else {
    766   1.6  jmcneill 		pcireg_t pcireg;
    767   1.6  jmcneill 
    768  1.35   msaitoh 		pcireg = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    769   1.1   xtraeme 				       LPCIB_PCI_GEN_STA);
    770   1.1   xtraeme 		if (pcireg & LPCIB_PCI_GEN_STA_NO_REBOOT) {
    771   1.1   xtraeme 			/* TCO timeout reset is disabled; try to enable it */
    772   1.1   xtraeme 			pcireg &= ~LPCIB_PCI_GEN_STA_NO_REBOOT;
    773  1.12    martin 			pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    774   1.1   xtraeme 				       LPCIB_PCI_GEN_STA, pcireg);
    775   1.1   xtraeme 			if (pcireg & LPCIB_PCI_GEN_STA_NO_REBOOT)
    776   1.1   xtraeme 				goto error;
    777   1.1   xtraeme 		}
    778   1.1   xtraeme 	}
    779   1.1   xtraeme 
    780   1.1   xtraeme 	return 0;
    781   1.1   xtraeme error:
    782   1.9   xtraeme 	aprint_error_dev(self, "TCO timer reboot disabled by hardware; "
    783   1.9   xtraeme 	    "hope SMBIOS properly handles it.\n");
    784   1.1   xtraeme 	return EINVAL;
    785   1.1   xtraeme }
    786   1.1   xtraeme 
    787   1.1   xtraeme 
    788   1.1   xtraeme /*
    789   1.1   xtraeme  * Intel ICH SpeedStep support.
    790   1.1   xtraeme  */
    791   1.1   xtraeme #define SS_READ(sc, reg) \
    792   1.1   xtraeme 	bus_space_read_1((sc)->sc_iot, (sc)->sc_ioh, (reg))
    793   1.1   xtraeme #define SS_WRITE(sc, reg, val) \
    794   1.1   xtraeme 	bus_space_write_1((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
    795   1.1   xtraeme 
    796   1.1   xtraeme /*
    797   1.1   xtraeme  * Linux driver says that SpeedStep on older chipsets cause
    798   1.1   xtraeme  * lockups on Dell Inspiron 8000 and 8100.
    799  1.15       mrg  * It should also not be enabled on systems with the 82855GM
    800  1.15       mrg  * Hub, which typically have an EST-enabled CPU.
    801   1.1   xtraeme  */
    802   1.1   xtraeme static int
    803  1.29    dyoung speedstep_bad_hb_check(const struct pci_attach_args *pa)
    804   1.1   xtraeme {
    805   1.1   xtraeme 
    806   1.1   xtraeme 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82815_FULL_HUB &&
    807   1.1   xtraeme 	    PCI_REVISION(pa->pa_class) < 5)
    808   1.1   xtraeme 		return 1;
    809   1.1   xtraeme 
    810  1.15       mrg 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82855GM_MCH)
    811  1.15       mrg 		return 1;
    812  1.15       mrg 
    813   1.1   xtraeme 	return 0;
    814   1.1   xtraeme }
    815   1.1   xtraeme 
    816   1.1   xtraeme static void
    817   1.9   xtraeme speedstep_configure(device_t self)
    818   1.1   xtraeme {
    819   1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    820   1.1   xtraeme 	const struct sysctlnode	*node, *ssnode;
    821   1.1   xtraeme 	int rv;
    822   1.1   xtraeme 
    823   1.1   xtraeme 	/* Supported on ICH2-M, ICH3-M and ICH4-M.  */
    824  1.30   msaitoh 	if (PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801DBM_LPC ||
    825   1.6  jmcneill 	    PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801CAM_LPC ||
    826   1.6  jmcneill 	    (PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801BAM_LPC &&
    827   1.6  jmcneill 	     pci_find_device(&sc->sc_pa, speedstep_bad_hb_check) == 0)) {
    828  1.19    dyoung 		pcireg_t pmcon;
    829   1.1   xtraeme 
    830   1.1   xtraeme 		/* Enable SpeedStep if it isn't already enabled. */
    831  1.12    martin 		pmcon = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    832   1.1   xtraeme 				      LPCIB_PCI_GEN_PMCON_1);
    833   1.1   xtraeme 		if ((pmcon & LPCIB_PCI_GEN_PMCON_1_SS_EN) == 0)
    834  1.12    martin 			pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    835   1.1   xtraeme 				       LPCIB_PCI_GEN_PMCON_1,
    836   1.1   xtraeme 				       pmcon | LPCIB_PCI_GEN_PMCON_1_SS_EN);
    837   1.1   xtraeme 
    838   1.1   xtraeme 		/* Put in machdep.speedstep_state (0 for low, 1 for high). */
    839  1.19    dyoung 		if ((rv = sysctl_createv(&sc->sc_log, 0, NULL, &node,
    840   1.1   xtraeme 		    CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
    841   1.1   xtraeme 		    NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL)) != 0)
    842   1.1   xtraeme 			goto err;
    843   1.1   xtraeme 
    844   1.1   xtraeme 		/* CTLFLAG_ANYWRITE? kernel option like EST? */
    845  1.19    dyoung 		if ((rv = sysctl_createv(&sc->sc_log, 0, &node, &ssnode,
    846   1.1   xtraeme 		    CTLFLAG_READWRITE, CTLTYPE_INT, "speedstep_state", NULL,
    847   1.1   xtraeme 		    speedstep_sysctl_helper, 0, NULL, 0, CTL_CREATE,
    848   1.1   xtraeme 		    CTL_EOL)) != 0)
    849   1.1   xtraeme 			goto err;
    850   1.1   xtraeme 
    851   1.1   xtraeme 		/* XXX save the sc for IO tag/handle */
    852   1.1   xtraeme 		speedstep_cookie = sc;
    853   1.9   xtraeme 		aprint_verbose_dev(self, "SpeedStep enabled\n");
    854   1.1   xtraeme 	}
    855   1.1   xtraeme 
    856   1.1   xtraeme 	return;
    857   1.1   xtraeme 
    858   1.1   xtraeme err:
    859   1.1   xtraeme 	aprint_normal("%s: sysctl_createv failed (rv = %d)\n", __func__, rv);
    860   1.1   xtraeme }
    861   1.1   xtraeme 
    862  1.19    dyoung static void
    863  1.19    dyoung speedstep_unconfigure(device_t self)
    864  1.19    dyoung {
    865  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    866  1.19    dyoung 
    867  1.19    dyoung 	sysctl_teardown(&sc->sc_log);
    868  1.19    dyoung 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    869  1.19    dyoung 	    LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon_orig);
    870  1.19    dyoung 
    871  1.19    dyoung 	speedstep_cookie = NULL;
    872  1.19    dyoung }
    873  1.19    dyoung 
    874   1.1   xtraeme /*
    875   1.1   xtraeme  * get/set the SpeedStep state: 0 == low power, 1 == high power.
    876   1.1   xtraeme  */
    877   1.1   xtraeme static int
    878   1.1   xtraeme speedstep_sysctl_helper(SYSCTLFN_ARGS)
    879   1.1   xtraeme {
    880   1.1   xtraeme 	struct sysctlnode	node;
    881   1.1   xtraeme 	struct lpcib_softc 	*sc = speedstep_cookie;
    882   1.1   xtraeme 	uint8_t			state, state2;
    883   1.1   xtraeme 	int			ostate, nstate, s, error = 0;
    884   1.1   xtraeme 
    885   1.1   xtraeme 	/*
    886   1.1   xtraeme 	 * We do the dance with spl's to avoid being at high ipl during
    887   1.1   xtraeme 	 * sysctl_lookup() which can both copyin and copyout.
    888   1.1   xtraeme 	 */
    889   1.1   xtraeme 	s = splserial();
    890   1.1   xtraeme 	state = SS_READ(sc, LPCIB_PM_SS_CNTL);
    891   1.1   xtraeme 	splx(s);
    892   1.1   xtraeme 	if ((state & LPCIB_PM_SS_STATE_LOW) == 0)
    893   1.1   xtraeme 		ostate = 1;
    894   1.1   xtraeme 	else
    895   1.1   xtraeme 		ostate = 0;
    896   1.1   xtraeme 	nstate = ostate;
    897   1.1   xtraeme 
    898   1.1   xtraeme 	node = *rnode;
    899   1.1   xtraeme 	node.sysctl_data = &nstate;
    900   1.1   xtraeme 
    901   1.1   xtraeme 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
    902   1.1   xtraeme 	if (error || newp == NULL)
    903   1.1   xtraeme 		goto out;
    904   1.1   xtraeme 
    905   1.1   xtraeme 	/* Only two states are available */
    906   1.1   xtraeme 	if (nstate != 0 && nstate != 1) {
    907   1.1   xtraeme 		error = EINVAL;
    908   1.1   xtraeme 		goto out;
    909   1.1   xtraeme 	}
    910   1.1   xtraeme 
    911   1.1   xtraeme 	s = splserial();
    912   1.1   xtraeme 	state2 = SS_READ(sc, LPCIB_PM_SS_CNTL);
    913   1.1   xtraeme 	if ((state2 & LPCIB_PM_SS_STATE_LOW) == 0)
    914   1.1   xtraeme 		ostate = 1;
    915   1.1   xtraeme 	else
    916   1.1   xtraeme 		ostate = 0;
    917   1.1   xtraeme 
    918   1.1   xtraeme 	if (ostate != nstate) {
    919   1.1   xtraeme 		uint8_t cntl;
    920   1.1   xtraeme 
    921   1.1   xtraeme 		if (nstate == 0)
    922   1.1   xtraeme 			state2 |= LPCIB_PM_SS_STATE_LOW;
    923   1.1   xtraeme 		else
    924   1.1   xtraeme 			state2 &= ~LPCIB_PM_SS_STATE_LOW;
    925   1.1   xtraeme 
    926   1.1   xtraeme 		/*
    927   1.1   xtraeme 		 * Must disable bus master arbitration during the change.
    928   1.1   xtraeme 		 */
    929   1.1   xtraeme 		cntl = SS_READ(sc, LPCIB_PM_CTRL);
    930   1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_CTRL, cntl | LPCIB_PM_SS_CNTL_ARB_DIS);
    931   1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_SS_CNTL, state2);
    932   1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_CTRL, cntl);
    933   1.1   xtraeme 	}
    934   1.1   xtraeme 	splx(s);
    935   1.1   xtraeme out:
    936   1.1   xtraeme 	return error;
    937   1.1   xtraeme }
    938   1.6  jmcneill 
    939   1.6  jmcneill static void
    940   1.9   xtraeme lpcib_hpet_configure(device_t self)
    941   1.6  jmcneill {
    942   1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    943  1.31    jruoho 	struct lpcib_hpet_attach_args arg;
    944   1.6  jmcneill 	uint32_t hpet_reg, val;
    945   1.6  jmcneill 
    946   1.6  jmcneill 	if (sc->sc_has_ich5_hpet) {
    947  1.12    martin 		val = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    948   1.9   xtraeme 		    LPCIB_PCI_GEN_CNTL);
    949   1.6  jmcneill 		switch (val & LPCIB_ICH5_HPTC_WIN_MASK) {
    950   1.6  jmcneill 		case LPCIB_ICH5_HPTC_0000:
    951   1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_0000_BASE;
    952   1.6  jmcneill 			break;
    953   1.6  jmcneill 		case LPCIB_ICH5_HPTC_1000:
    954   1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_1000_BASE;
    955   1.6  jmcneill 			break;
    956   1.6  jmcneill 		case LPCIB_ICH5_HPTC_2000:
    957   1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_2000_BASE;
    958   1.6  jmcneill 			break;
    959   1.6  jmcneill 		case LPCIB_ICH5_HPTC_3000:
    960   1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_3000_BASE;
    961   1.6  jmcneill 			break;
    962   1.6  jmcneill 		default:
    963   1.6  jmcneill 			return;
    964   1.6  jmcneill 		}
    965   1.6  jmcneill 		val |= sc->sc_hpet_reg | LPCIB_ICH5_HPTC_EN;
    966  1.12    martin 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    967   1.9   xtraeme 		    LPCIB_PCI_GEN_CNTL, val);
    968   1.6  jmcneill 	} else if (sc->sc_has_rcba) {
    969   1.6  jmcneill 		val = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    970   1.6  jmcneill 		    LPCIB_RCBA_HPTC);
    971   1.6  jmcneill 		switch (val & LPCIB_RCBA_HPTC_WIN_MASK) {
    972   1.6  jmcneill 		case LPCIB_RCBA_HPTC_0000:
    973   1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_0000_BASE;
    974   1.6  jmcneill 			break;
    975   1.6  jmcneill 		case LPCIB_RCBA_HPTC_1000:
    976   1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_1000_BASE;
    977   1.6  jmcneill 			break;
    978   1.6  jmcneill 		case LPCIB_RCBA_HPTC_2000:
    979   1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_2000_BASE;
    980   1.6  jmcneill 			break;
    981   1.6  jmcneill 		case LPCIB_RCBA_HPTC_3000:
    982   1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_3000_BASE;
    983   1.6  jmcneill 			break;
    984   1.6  jmcneill 		default:
    985   1.6  jmcneill 			return;
    986   1.6  jmcneill 		}
    987   1.6  jmcneill 		val |= LPCIB_RCBA_HPTC_EN;
    988   1.6  jmcneill 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
    989   1.6  jmcneill 		    val);
    990   1.6  jmcneill 	} else {
    991   1.6  jmcneill 		/* No HPET here */
    992   1.6  jmcneill 		return;
    993   1.6  jmcneill 	}
    994   1.6  jmcneill 
    995   1.6  jmcneill 	arg.hpet_mem_t = sc->sc_pa.pa_memt;
    996   1.6  jmcneill 	arg.hpet_reg = hpet_reg;
    997   1.6  jmcneill 
    998  1.19    dyoung 	sc->sc_hpetbus = config_found_ia(self, "hpetichbus", &arg, NULL);
    999  1.19    dyoung }
   1000  1.19    dyoung 
   1001  1.19    dyoung static int
   1002  1.19    dyoung lpcib_hpet_unconfigure(device_t self, int flags)
   1003  1.19    dyoung {
   1004  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
   1005  1.19    dyoung 	int rc;
   1006  1.19    dyoung 
   1007  1.19    dyoung 	if (sc->sc_hpetbus != NULL &&
   1008  1.19    dyoung 	    (rc = config_detach(sc->sc_hpetbus, flags)) != 0)
   1009  1.19    dyoung 		return rc;
   1010  1.19    dyoung 
   1011  1.19    dyoung 	return 0;
   1012   1.6  jmcneill }
   1013  1.20  jakllsch 
   1014  1.20  jakllsch #if NGPIO > 0
   1015  1.20  jakllsch static void
   1016  1.20  jakllsch lpcib_gpio_configure(device_t self)
   1017  1.20  jakllsch {
   1018  1.20  jakllsch 	struct lpcib_softc *sc = device_private(self);
   1019  1.20  jakllsch 	struct gpiobus_attach_args gba;
   1020  1.20  jakllsch 	pcireg_t gpio_cntl;
   1021  1.20  jakllsch 	uint32_t use, io, bit;
   1022  1.20  jakllsch 	int pin, shift, base_reg, cntl_reg, reg;
   1023  1.20  jakllsch 
   1024  1.20  jakllsch 	/* this implies ICH >= 6, and thus different mapreg */
   1025  1.20  jakllsch 	if (sc->sc_has_rcba) {
   1026  1.20  jakllsch 		base_reg = LPCIB_PCI_GPIO_BASE_ICH6;
   1027  1.20  jakllsch 		cntl_reg = LPCIB_PCI_GPIO_CNTL_ICH6;
   1028  1.20  jakllsch 	} else {
   1029  1.20  jakllsch 		base_reg = LPCIB_PCI_GPIO_BASE;
   1030  1.20  jakllsch 		cntl_reg = LPCIB_PCI_GPIO_CNTL;
   1031  1.20  jakllsch 	}
   1032  1.20  jakllsch 
   1033  1.20  jakllsch 	gpio_cntl = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1034  1.20  jakllsch 				  cntl_reg);
   1035  1.20  jakllsch 
   1036  1.20  jakllsch 	/* Is GPIO enabled? */
   1037  1.20  jakllsch 	if ((gpio_cntl & LPCIB_PCI_GPIO_CNTL_EN) == 0)
   1038  1.20  jakllsch 		return;
   1039  1.20  jakllsch 
   1040  1.20  jakllsch 	if (pci_mapreg_map(&sc->sc_pa, base_reg, PCI_MAPREG_TYPE_IO, 0,
   1041  1.20  jakllsch 			   &sc->sc_gpio_iot, &sc->sc_gpio_ioh,
   1042  1.20  jakllsch 			   NULL, &sc->sc_gpio_ios)) {
   1043  1.20  jakllsch 		aprint_error_dev(self, "can't map general purpose i/o space\n");
   1044  1.20  jakllsch 		return;
   1045  1.20  jakllsch 	}
   1046  1.20  jakllsch 
   1047  1.20  jakllsch 	mutex_init(&sc->sc_gpio_mtx, MUTEX_DEFAULT, IPL_NONE);
   1048  1.20  jakllsch 
   1049  1.20  jakllsch 	for (pin = 0; pin < LPCIB_GPIO_NPINS; pin++) {
   1050  1.20  jakllsch 		sc->sc_gpio_pins[pin].pin_num = pin;
   1051  1.20  jakllsch 
   1052  1.20  jakllsch 		/* Read initial state */
   1053  1.20  jakllsch 		reg = (pin < 32) ? LPCIB_GPIO_GPIO_USE_SEL : LPCIB_GPIO_GPIO_USE_SEL2;
   1054  1.20  jakllsch 		use = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1055  1.20  jakllsch 		reg = (pin < 32) ? LPCIB_GPIO_GP_IO_SEL : LPCIB_GPIO_GP_IO_SEL;
   1056  1.20  jakllsch 		io = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, 4);
   1057  1.20  jakllsch 		shift = pin % 32;
   1058  1.20  jakllsch 		bit = __BIT(shift);
   1059  1.20  jakllsch 
   1060  1.20  jakllsch 		if ((use & bit) != 0) {
   1061  1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_caps =
   1062  1.20  jakllsch 			    GPIO_PIN_INPUT | GPIO_PIN_OUTPUT;
   1063  1.20  jakllsch 			if (pin < 32)
   1064  1.20  jakllsch 				sc->sc_gpio_pins[pin].pin_caps |=
   1065  1.20  jakllsch 				    GPIO_PIN_PULSATE;
   1066  1.20  jakllsch 			if ((io & bit) != 0)
   1067  1.20  jakllsch 				sc->sc_gpio_pins[pin].pin_flags =
   1068  1.20  jakllsch 				    GPIO_PIN_INPUT;
   1069  1.20  jakllsch 			else
   1070  1.20  jakllsch 				sc->sc_gpio_pins[pin].pin_flags =
   1071  1.20  jakllsch 				    GPIO_PIN_OUTPUT;
   1072  1.20  jakllsch 		} else
   1073  1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_caps = 0;
   1074  1.20  jakllsch 
   1075  1.20  jakllsch 		if (lpcib_gpio_pin_read(sc, pin) == 0)
   1076  1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_state = GPIO_PIN_LOW;
   1077  1.20  jakllsch 		else
   1078  1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_state = GPIO_PIN_HIGH;
   1079  1.20  jakllsch 
   1080  1.20  jakllsch 	}
   1081  1.20  jakllsch 
   1082  1.20  jakllsch 	/* Create controller tag */
   1083  1.20  jakllsch 	sc->sc_gpio_gc.gp_cookie = sc;
   1084  1.20  jakllsch 	sc->sc_gpio_gc.gp_pin_read = lpcib_gpio_pin_read;
   1085  1.20  jakllsch 	sc->sc_gpio_gc.gp_pin_write = lpcib_gpio_pin_write;
   1086  1.20  jakllsch 	sc->sc_gpio_gc.gp_pin_ctl = lpcib_gpio_pin_ctl;
   1087  1.20  jakllsch 
   1088  1.20  jakllsch 	memset(&gba, 0, sizeof(gba));
   1089  1.20  jakllsch 
   1090  1.20  jakllsch 	gba.gba_gc = &sc->sc_gpio_gc;
   1091  1.20  jakllsch 	gba.gba_pins = sc->sc_gpio_pins;
   1092  1.20  jakllsch 	gba.gba_npins = LPCIB_GPIO_NPINS;
   1093  1.20  jakllsch 
   1094  1.20  jakllsch 	sc->sc_gpiobus = config_found_ia(self, "gpiobus", &gba, gpiobus_print);
   1095  1.20  jakllsch }
   1096  1.20  jakllsch 
   1097  1.20  jakllsch static int
   1098  1.20  jakllsch lpcib_gpio_unconfigure(device_t self, int flags)
   1099  1.20  jakllsch {
   1100  1.20  jakllsch 	struct lpcib_softc *sc = device_private(self);
   1101  1.20  jakllsch 	int rc;
   1102  1.20  jakllsch 
   1103  1.20  jakllsch 	if (sc->sc_gpiobus != NULL &&
   1104  1.20  jakllsch 	    (rc = config_detach(sc->sc_gpiobus, flags)) != 0)
   1105  1.20  jakllsch 		return rc;
   1106  1.20  jakllsch 
   1107  1.20  jakllsch 	mutex_destroy(&sc->sc_gpio_mtx);
   1108  1.20  jakllsch 
   1109  1.20  jakllsch 	bus_space_unmap(sc->sc_gpio_iot, sc->sc_gpio_ioh, sc->sc_gpio_ios);
   1110  1.20  jakllsch 
   1111  1.20  jakllsch 	return 0;
   1112  1.20  jakllsch }
   1113  1.20  jakllsch 
   1114  1.20  jakllsch static int
   1115  1.20  jakllsch lpcib_gpio_pin_read(void *arg, int pin)
   1116  1.20  jakllsch {
   1117  1.20  jakllsch 	struct lpcib_softc *sc = arg;
   1118  1.20  jakllsch 	uint32_t data;
   1119  1.20  jakllsch 	int reg, shift;
   1120  1.20  jakllsch 
   1121  1.20  jakllsch 	reg = (pin < 32) ? LPCIB_GPIO_GP_LVL : LPCIB_GPIO_GP_LVL2;
   1122  1.20  jakllsch 	shift = pin % 32;
   1123  1.20  jakllsch 
   1124  1.20  jakllsch 	mutex_enter(&sc->sc_gpio_mtx);
   1125  1.20  jakllsch 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1126  1.20  jakllsch 	mutex_exit(&sc->sc_gpio_mtx);
   1127  1.20  jakllsch 
   1128  1.20  jakllsch 	return (__SHIFTOUT(data, __BIT(shift)) ? GPIO_PIN_HIGH : GPIO_PIN_LOW);
   1129  1.20  jakllsch }
   1130  1.20  jakllsch 
   1131  1.20  jakllsch static void
   1132  1.20  jakllsch lpcib_gpio_pin_write(void *arg, int pin, int value)
   1133  1.20  jakllsch {
   1134  1.20  jakllsch 	struct lpcib_softc *sc = arg;
   1135  1.20  jakllsch 	uint32_t data;
   1136  1.20  jakllsch 	int reg, shift;
   1137  1.20  jakllsch 
   1138  1.20  jakllsch 	reg = (pin < 32) ? LPCIB_GPIO_GP_LVL : LPCIB_GPIO_GP_LVL2;
   1139  1.20  jakllsch 	shift = pin % 32;
   1140  1.20  jakllsch 
   1141  1.20  jakllsch 	mutex_enter(&sc->sc_gpio_mtx);
   1142  1.20  jakllsch 
   1143  1.20  jakllsch 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1144  1.20  jakllsch 
   1145  1.20  jakllsch 	if(value)
   1146  1.20  jakllsch 		data |= __BIT(shift);
   1147  1.20  jakllsch 	else
   1148  1.20  jakllsch 		data &= ~__BIT(shift);
   1149  1.20  jakllsch 
   1150  1.20  jakllsch 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1151  1.20  jakllsch 
   1152  1.20  jakllsch 	mutex_exit(&sc->sc_gpio_mtx);
   1153  1.20  jakllsch }
   1154  1.20  jakllsch 
   1155  1.20  jakllsch static void
   1156  1.20  jakllsch lpcib_gpio_pin_ctl(void *arg, int pin, int flags)
   1157  1.20  jakllsch {
   1158  1.20  jakllsch 	struct lpcib_softc *sc = arg;
   1159  1.20  jakllsch 	uint32_t data;
   1160  1.20  jakllsch 	int reg, shift;
   1161  1.20  jakllsch 
   1162  1.20  jakllsch 	shift = pin % 32;
   1163  1.20  jakllsch 	reg = (pin < 32) ? LPCIB_GPIO_GP_IO_SEL : LPCIB_GPIO_GP_IO_SEL2;
   1164  1.20  jakllsch 
   1165  1.20  jakllsch 	mutex_enter(&sc->sc_gpio_mtx);
   1166  1.20  jakllsch 
   1167  1.20  jakllsch 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1168  1.20  jakllsch 
   1169  1.20  jakllsch 	if (flags & GPIO_PIN_OUTPUT)
   1170  1.20  jakllsch 		data &= ~__BIT(shift);
   1171  1.20  jakllsch 
   1172  1.20  jakllsch 	if (flags & GPIO_PIN_INPUT)
   1173  1.20  jakllsch 		data |= __BIT(shift);
   1174  1.20  jakllsch 
   1175  1.20  jakllsch 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1176  1.20  jakllsch 
   1177  1.20  jakllsch 
   1178  1.20  jakllsch 	if (pin < 32) {
   1179  1.20  jakllsch 		reg = LPCIB_GPIO_GPO_BLINK;
   1180  1.20  jakllsch 		data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1181  1.20  jakllsch 
   1182  1.20  jakllsch 		if (flags & GPIO_PIN_PULSATE)
   1183  1.20  jakllsch 			data |= __BIT(shift);
   1184  1.20  jakllsch 		else
   1185  1.20  jakllsch 			data &= ~__BIT(shift);
   1186  1.20  jakllsch 
   1187  1.20  jakllsch 		bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1188  1.20  jakllsch 	}
   1189  1.20  jakllsch 
   1190  1.20  jakllsch 	mutex_exit(&sc->sc_gpio_mtx);
   1191  1.20  jakllsch }
   1192  1.20  jakllsch #endif
   1193  1.25  jakllsch 
   1194  1.25  jakllsch #if NFWHRNG > 0
   1195  1.25  jakllsch static void
   1196  1.25  jakllsch lpcib_fwh_configure(device_t self)
   1197  1.25  jakllsch {
   1198  1.26  jakllsch 	struct lpcib_softc *sc;
   1199  1.26  jakllsch 	pcireg_t pr;
   1200  1.25  jakllsch 
   1201  1.26  jakllsch 	sc = device_private(self);
   1202  1.25  jakllsch 
   1203  1.25  jakllsch 	if (sc->sc_has_rcba) {
   1204  1.25  jakllsch 		/*
   1205  1.25  jakllsch 		 * Very unlikely to find a 82802 on a ICH6 or newer.
   1206  1.25  jakllsch 		 * Also the write enable register moved at that point.
   1207  1.25  jakllsch 		 */
   1208  1.25  jakllsch 		return;
   1209  1.25  jakllsch 	} else {
   1210  1.25  jakllsch 		/* Enable FWH write to identify FWH. */
   1211  1.25  jakllsch 		pr = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1212  1.26  jakllsch 		    LPCIB_PCI_BIOS_CNTL);
   1213  1.25  jakllsch 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1214  1.26  jakllsch 		    LPCIB_PCI_BIOS_CNTL, pr|LPCIB_PCI_BIOS_CNTL_BWE);
   1215  1.25  jakllsch 	}
   1216  1.25  jakllsch 
   1217  1.25  jakllsch 	sc->sc_fwhbus = config_found_ia(self, "fwhichbus", NULL, NULL);
   1218  1.25  jakllsch 
   1219  1.26  jakllsch 	/* restore previous write enable setting */
   1220  1.26  jakllsch 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1221  1.26  jakllsch 	    LPCIB_PCI_BIOS_CNTL, pr);
   1222  1.25  jakllsch }
   1223  1.25  jakllsch 
   1224  1.25  jakllsch static int
   1225  1.25  jakllsch lpcib_fwh_unconfigure(device_t self, int flags)
   1226  1.25  jakllsch {
   1227  1.25  jakllsch 	struct lpcib_softc *sc = device_private(self);
   1228  1.25  jakllsch 	int rc;
   1229  1.25  jakllsch 
   1230  1.25  jakllsch 	if (sc->sc_fwhbus != NULL &&
   1231  1.25  jakllsch 	    (rc = config_detach(sc->sc_fwhbus, flags)) != 0)
   1232  1.25  jakllsch 		return rc;
   1233  1.25  jakllsch 
   1234  1.25  jakllsch 	return 0;
   1235  1.25  jakllsch }
   1236  1.25  jakllsch #endif
   1237