Home | History | Annotate | Line # | Download | only in pci
ichlpcib.c revision 1.43.6.2
      1  1.43.6.2     skrll /*	$NetBSD: ichlpcib.c,v 1.43.6.2 2015/06/06 14:40:04 skrll Exp $	*/
      2       1.1   xtraeme 
      3       1.1   xtraeme /*-
      4       1.1   xtraeme  * Copyright (c) 2004 The NetBSD Foundation, Inc.
      5       1.1   xtraeme  * All rights reserved.
      6       1.1   xtraeme  *
      7       1.1   xtraeme  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1   xtraeme  * by Minoura Makoto and Matthew R. Green.
      9       1.1   xtraeme  *
     10       1.1   xtraeme  * Redistribution and use in source and binary forms, with or without
     11       1.1   xtraeme  * modification, are permitted provided that the following conditions
     12       1.1   xtraeme  * are met:
     13       1.1   xtraeme  * 1. Redistributions of source code must retain the above copyright
     14       1.1   xtraeme  *    notice, this list of conditions and the following disclaimer.
     15       1.1   xtraeme  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1   xtraeme  *    notice, this list of conditions and the following disclaimer in the
     17       1.1   xtraeme  *    documentation and/or other materials provided with the distribution.
     18       1.1   xtraeme  *
     19       1.1   xtraeme  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20       1.1   xtraeme  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21       1.1   xtraeme  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22       1.1   xtraeme  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23       1.1   xtraeme  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24       1.1   xtraeme  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25       1.1   xtraeme  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26       1.1   xtraeme  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27       1.1   xtraeme  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28       1.1   xtraeme  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29       1.1   xtraeme  * POSSIBILITY OF SUCH DAMAGE.
     30       1.1   xtraeme  */
     31       1.1   xtraeme 
     32       1.1   xtraeme /*
     33       1.1   xtraeme  * Intel I/O Controller Hub (ICHn) LPC Interface Bridge driver
     34       1.1   xtraeme  *
     35       1.1   xtraeme  *  LPC Interface Bridge is basically a pcib (PCI-ISA Bridge), but has
     36       1.1   xtraeme  *  some power management and monitoring functions.
     37  1.43.6.2     skrll  *  Currently we support the watchdog timer, SpeedStep (on some systems),
     38  1.43.6.2     skrll  *  the gpio interface, hpet timer, hardware random number generator,
     39       1.1   xtraeme  *  and the power management timer.
     40       1.1   xtraeme  */
     41       1.1   xtraeme 
     42       1.1   xtraeme #include <sys/cdefs.h>
     43  1.43.6.2     skrll __KERNEL_RCSID(0, "$NetBSD: ichlpcib.c,v 1.43.6.2 2015/06/06 14:40:04 skrll Exp $");
     44       1.1   xtraeme 
     45       1.1   xtraeme #include <sys/types.h>
     46       1.1   xtraeme #include <sys/param.h>
     47       1.1   xtraeme #include <sys/systm.h>
     48       1.1   xtraeme #include <sys/device.h>
     49       1.1   xtraeme #include <sys/sysctl.h>
     50       1.6  jmcneill #include <sys/timetc.h>
     51      1.20  jakllsch #include <sys/gpio.h>
     52      1.32    dyoung #include <sys/bus.h>
     53       1.1   xtraeme 
     54       1.1   xtraeme #include <dev/pci/pcivar.h>
     55       1.1   xtraeme #include <dev/pci/pcireg.h>
     56       1.1   xtraeme #include <dev/pci/pcidevs.h>
     57       1.1   xtraeme 
     58      1.20  jakllsch #include <dev/gpio/gpiovar.h>
     59       1.1   xtraeme 
     60       1.6  jmcneill #include <dev/ic/acpipmtimer.h>
     61       1.1   xtraeme #include <dev/ic/i82801lpcreg.h>
     62      1.31    jruoho #include <dev/ic/i82801lpcvar.h>
     63       1.6  jmcneill #include <dev/ic/hpetreg.h>
     64       1.6  jmcneill #include <dev/ic/hpetvar.h>
     65       1.6  jmcneill 
     66  1.43.6.2     skrll #include <arch/x86/pci/tco.h>
     67  1.43.6.2     skrll 
     68      1.12    martin #include "pcibvar.h"
     69      1.20  jakllsch #include "gpio.h"
     70      1.25  jakllsch #include "fwhrng.h"
     71      1.20  jakllsch 
     72      1.20  jakllsch #define LPCIB_GPIO_NPINS 64
     73       1.1   xtraeme 
     74       1.1   xtraeme struct lpcib_softc {
     75      1.12    martin 	/* we call pcibattach() which assumes this starts like this: */
     76      1.12    martin 	struct pcib_softc	sc_pcib;
     77       1.1   xtraeme 
     78       1.6  jmcneill 	struct pci_attach_args	sc_pa;
     79       1.6  jmcneill 	int			sc_has_rcba;
     80       1.6  jmcneill 	int			sc_has_ich5_hpet;
     81       1.6  jmcneill 
     82       1.6  jmcneill 	/* RCBA */
     83       1.6  jmcneill 	bus_space_tag_t		sc_rcbat;
     84       1.6  jmcneill 	bus_space_handle_t	sc_rcbah;
     85       1.6  jmcneill 	pcireg_t		sc_rcba_reg;
     86       1.6  jmcneill 
     87  1.43.6.2     skrll 	/* Power management variables. */
     88       1.1   xtraeme 	bus_space_tag_t		sc_iot;
     89       1.1   xtraeme 	bus_space_handle_t	sc_ioh;
     90      1.19    dyoung 	bus_size_t		sc_iosize;
     91       1.6  jmcneill 
     92       1.6  jmcneill 	/* HPET variables. */
     93       1.6  jmcneill 	uint32_t		sc_hpet_reg;
     94       1.6  jmcneill 
     95      1.20  jakllsch #if NGPIO > 0
     96      1.20  jakllsch 	device_t		sc_gpiobus;
     97      1.20  jakllsch 	kmutex_t		sc_gpio_mtx;
     98      1.20  jakllsch 	bus_space_tag_t		sc_gpio_iot;
     99      1.20  jakllsch 	bus_space_handle_t	sc_gpio_ioh;
    100      1.20  jakllsch 	bus_size_t		sc_gpio_ios;
    101      1.20  jakllsch 	struct gpio_chipset_tag	sc_gpio_gc;
    102      1.20  jakllsch 	gpio_pin_t		sc_gpio_pins[LPCIB_GPIO_NPINS];
    103      1.20  jakllsch #endif
    104      1.20  jakllsch 
    105      1.25  jakllsch #if NFWHRNG > 0
    106      1.25  jakllsch 	device_t		sc_fwhbus;
    107      1.25  jakllsch #endif
    108      1.25  jakllsch 
    109      1.16     joerg 	/* Speedstep */
    110      1.16     joerg 	pcireg_t		sc_pmcon_orig;
    111      1.16     joerg 
    112       1.1   xtraeme 	/* Power management */
    113       1.7  drochner 	pcireg_t		sc_pirq[2];
    114       1.6  jmcneill 	pcireg_t		sc_pmcon;
    115       1.6  jmcneill 	pcireg_t		sc_fwhsel2;
    116      1.19    dyoung 
    117      1.19    dyoung 	/* Child devices */
    118  1.43.6.2     skrll 	device_t		sc_tco;
    119      1.19    dyoung 	device_t		sc_hpetbus;
    120      1.19    dyoung 	acpipmtimer_t		sc_pmtimer;
    121      1.19    dyoung 	pcireg_t		sc_acpi_cntl;
    122      1.19    dyoung 
    123      1.19    dyoung 	struct sysctllog	*sc_log;
    124       1.1   xtraeme };
    125       1.1   xtraeme 
    126       1.9   xtraeme static int lpcibmatch(device_t, cfdata_t, void *);
    127       1.9   xtraeme static void lpcibattach(device_t, device_t, void *);
    128      1.19    dyoung static int lpcibdetach(device_t, int);
    129      1.19    dyoung static void lpcibchilddet(device_t, device_t);
    130      1.19    dyoung static int lpcibrescan(device_t, const char *, const int *);
    131      1.24    dyoung static bool lpcib_suspend(device_t, const pmf_qual_t *);
    132      1.24    dyoung static bool lpcib_resume(device_t, const pmf_qual_t *);
    133      1.16     joerg static bool lpcib_shutdown(device_t, int);
    134       1.1   xtraeme 
    135       1.9   xtraeme static void pmtimer_configure(device_t);
    136      1.19    dyoung static int pmtimer_unconfigure(device_t, int);
    137       1.1   xtraeme 
    138       1.9   xtraeme static void tcotimer_configure(device_t);
    139      1.19    dyoung static int tcotimer_unconfigure(device_t, int);
    140       1.1   xtraeme 
    141       1.9   xtraeme static void speedstep_configure(device_t);
    142      1.19    dyoung static void speedstep_unconfigure(device_t);
    143       1.1   xtraeme static int speedstep_sysctl_helper(SYSCTLFN_ARGS);
    144       1.1   xtraeme 
    145       1.9   xtraeme static void lpcib_hpet_configure(device_t);
    146      1.19    dyoung static int lpcib_hpet_unconfigure(device_t, int);
    147       1.6  jmcneill 
    148      1.20  jakllsch #if NGPIO > 0
    149      1.20  jakllsch static void lpcib_gpio_configure(device_t);
    150      1.20  jakllsch static int lpcib_gpio_unconfigure(device_t, int);
    151      1.20  jakllsch static int lpcib_gpio_pin_read(void *, int);
    152      1.20  jakllsch static void lpcib_gpio_pin_write(void *, int, int);
    153      1.20  jakllsch static void lpcib_gpio_pin_ctl(void *, int, int);
    154      1.20  jakllsch #endif
    155      1.20  jakllsch 
    156      1.25  jakllsch #if NFWHRNG > 0
    157      1.25  jakllsch static void lpcib_fwh_configure(device_t);
    158      1.25  jakllsch static int lpcib_fwh_unconfigure(device_t, int);
    159      1.25  jakllsch #endif
    160      1.25  jakllsch 
    161       1.1   xtraeme struct lpcib_softc *speedstep_cookie;	/* XXX */
    162       1.1   xtraeme 
    163      1.19    dyoung CFATTACH_DECL2_NEW(ichlpcib, sizeof(struct lpcib_softc),
    164      1.19    dyoung     lpcibmatch, lpcibattach, lpcibdetach, NULL, lpcibrescan, lpcibchilddet);
    165       1.1   xtraeme 
    166       1.6  jmcneill static struct lpcib_device {
    167       1.6  jmcneill 	pcireg_t vendor, product;
    168       1.6  jmcneill 	int has_rcba;
    169       1.6  jmcneill 	int has_ich5_hpet;
    170       1.6  jmcneill } lpcib_devices[] = {
    171      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_3400_LPC, 1, 0 },
    172      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_3420_LPC, 1, 0 },
    173      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_3450_LPC, 1, 0 },
    174      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_6300ESB_LPC, 1, 0 },
    175      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_63XXESB_LPC, 1, 0 },
    176       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AA_LPC, 0, 0 },
    177      1.27  jakllsch 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AB_LPC, 0, 0 },
    178       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BA_LPC, 0, 0 },
    179       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BAM_LPC, 0, 0 },
    180       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CA_LPC, 0, 0 },
    181       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CAM_LPC, 0, 0 },
    182       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DB_LPC, 0, 0 },
    183      1.30   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DBM_LPC, 0, 0 },
    184      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801E_LPC, 0, 1 },
    185       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801EB_LPC, 0, 1 },
    186       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FB_LPC, 1, 0 },
    187       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FBM_LPC, 1, 0 },
    188       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801G_LPC, 1, 0 },
    189       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GBM_LPC, 1, 0 },
    190      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GH_LPC, 1, 0 },
    191       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GHM_LPC, 1, 0 },
    192       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LPC, 1, 0 },
    193       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HEM_LPC, 1, 0 },
    194       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HH_LPC, 1, 0 },
    195       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HO_LPC, 1, 0 },
    196       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HBM_LPC, 1, 0 },
    197      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IB_LPC, 1, 0 },
    198       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IH_LPC, 1, 0 },
    199      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IM_LPC, 1, 0 },
    200       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IO_LPC, 1, 0 },
    201       1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IR_LPC, 1, 0 },
    202      1.17     njoly 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IEM_LPC, 1, 0 },
    203      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JD_LPC, 1, 0 },
    204      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JDO_LPC, 1, 0 },
    205      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JIB_LPC, 1, 0 },
    206      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JIR_LPC, 1, 0 },
    207      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C202_LPC, 1, 0 },
    208      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C204_LPC, 1, 0 },
    209      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C206_LPC, 1, 0 },
    210      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C216_LPC, 1, 0 },
    211      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_NM10_LPC, 1, 0 },
    212      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H55_LPC, 1, 0 },
    213      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H57_LPC, 1, 0 },
    214      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM55_LPC, 1, 0 },
    215      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM57_LPC, 1, 0 },
    216      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_P55_LPC, 1, 0 },
    217      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PM55_LPC, 1, 0 },
    218      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q57_LPC, 1, 0 },
    219      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QM57_LPC, 1, 0 },
    220      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QS57_LPC, 1, 0 },
    221      1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_B65_LPC, 1, 0 },
    222      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H61_LPC, 1, 0 },
    223      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H67_LPC, 1, 0 },
    224      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM65_LPC, 1, 0 },
    225      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM67_LPC, 1, 0 },
    226      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_P67_LPC, 1, 0 },
    227      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q65_LPC, 1, 0 },
    228      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q67_LPC, 1, 0 },
    229      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QM67_LPC, 1, 0 },
    230      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QS67_LPC, 1, 0 },
    231      1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_UM67_LPC, 1, 0 },
    232      1.43   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z68_LPC, 1, 0 },
    233      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_B75_LPC, 1, 0 },
    234      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H77_LPC, 1, 0 },
    235      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_HM70_LPC, 1, 0 },
    236      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_HM75_LPC, 1, 0 },
    237      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_HM76_LPC, 1, 0 },
    238      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_HM77_LPC, 1, 0 },
    239      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_QM77_LPC, 1, 0 },
    240      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_QS77_LPC, 1, 0 },
    241      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_UM77_LPC, 1, 0 },
    242      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_NM70_LPC, 1, 0 },
    243      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q75_LPC, 1, 0 },
    244      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q77_LPC, 1, 0 },
    245      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z75_LPC, 1, 0 },
    246      1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z77_LPC, 1, 0 },
    247      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z87_LPC, 1, 0 },
    248      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z85_LPC, 1, 0 },
    249      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM86_LPC, 1, 0 },
    250      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H87_LPC, 1, 0 },
    251      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM87_LPC, 1, 0 },
    252      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q85_LPC, 1, 0 },
    253      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q87_LPC, 1, 0 },
    254      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QM87_LPC, 1, 0 },
    255      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_B85_LPC, 1, 0 },
    256  1.43.6.1     skrll 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H97_LPC, 1, 0 },
    257  1.43.6.1     skrll 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z97_LPC, 1, 0 },
    258  1.43.6.1     skrll 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_X99_LPC, 1, 0 },
    259  1.43.6.1     skrll 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_X99_LPC_2, 1, 0 },
    260  1.43.6.2     skrll 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_CORE5G_M_LPC_4, 1, 0 },
    261  1.43.6.2     skrll 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_CORE5G_M_LPC_7, 1, 0 },
    262      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C222_LPC, 1, 0 },
    263      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C224_LPC, 1, 0 },
    264      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C226_LPC, 1, 0 },
    265      1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H81_LPC, 1, 0 },
    266      1.38  riastrad 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C600_LPC, 1, 0 },
    267  1.43.6.1     skrll 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_LPC, 1, 0 },
    268  1.43.6.1     skrll 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCL_LPC, 1, 0 },
    269      1.42   msaitoh #if 0
    270      1.41   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_PCU_1, 1, 0 },
    271      1.41   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_PCU_2, 1, 0 },
    272      1.41   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_PCU_3, 1, 0 },
    273      1.41   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_PCU_4, 1, 0 },
    274      1.42   msaitoh #endif
    275      1.14     joerg 
    276       1.6  jmcneill 	{ 0, 0, 0, 0 },
    277       1.6  jmcneill };
    278       1.6  jmcneill 
    279       1.1   xtraeme /*
    280       1.1   xtraeme  * Autoconf callbacks.
    281       1.1   xtraeme  */
    282       1.1   xtraeme static int
    283       1.9   xtraeme lpcibmatch(device_t parent, cfdata_t match, void *aux)
    284       1.1   xtraeme {
    285       1.1   xtraeme 	struct pci_attach_args *pa = aux;
    286       1.6  jmcneill 	struct lpcib_device *lpcib_dev;
    287       1.1   xtraeme 
    288       1.1   xtraeme 	/* We are ISA bridge, of course */
    289       1.1   xtraeme 	if (PCI_CLASS(pa->pa_class) != PCI_CLASS_BRIDGE ||
    290       1.1   xtraeme 	    PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_BRIDGE_ISA)
    291       1.1   xtraeme 		return 0;
    292       1.1   xtraeme 
    293       1.6  jmcneill 	for (lpcib_dev = lpcib_devices; lpcib_dev->vendor; ++lpcib_dev) {
    294       1.6  jmcneill 		if (PCI_VENDOR(pa->pa_id) == lpcib_dev->vendor &&
    295       1.6  jmcneill 		    PCI_PRODUCT(pa->pa_id) == lpcib_dev->product)
    296       1.1   xtraeme 			return 10;
    297       1.1   xtraeme 	}
    298       1.1   xtraeme 
    299       1.1   xtraeme 	return 0;
    300       1.1   xtraeme }
    301       1.1   xtraeme 
    302       1.1   xtraeme static void
    303       1.9   xtraeme lpcibattach(device_t parent, device_t self, void *aux)
    304       1.1   xtraeme {
    305       1.1   xtraeme 	struct pci_attach_args *pa = aux;
    306       1.6  jmcneill 	struct lpcib_softc *sc = device_private(self);
    307       1.6  jmcneill 	struct lpcib_device *lpcib_dev;
    308  1.43.6.1     skrll 	pcireg_t pmbase;
    309       1.1   xtraeme 
    310       1.6  jmcneill 	sc->sc_pa = *pa;
    311       1.6  jmcneill 
    312       1.6  jmcneill 	for (lpcib_dev = lpcib_devices; lpcib_dev->vendor; ++lpcib_dev) {
    313       1.6  jmcneill 		if (PCI_VENDOR(pa->pa_id) != lpcib_dev->vendor ||
    314       1.6  jmcneill 		    PCI_PRODUCT(pa->pa_id) != lpcib_dev->product)
    315       1.6  jmcneill 			continue;
    316       1.6  jmcneill 		sc->sc_has_rcba = lpcib_dev->has_rcba;
    317       1.6  jmcneill 		sc->sc_has_ich5_hpet = lpcib_dev->has_ich5_hpet;
    318       1.6  jmcneill 		break;
    319       1.6  jmcneill 	}
    320       1.1   xtraeme 
    321       1.1   xtraeme 	pcibattach(parent, self, aux);
    322       1.1   xtraeme 
    323       1.1   xtraeme 	/*
    324       1.1   xtraeme 	 * Part of our I/O registers are used as ACPI PM regs.
    325       1.1   xtraeme 	 * Since our ACPI subsystem accesses the I/O space directly so far,
    326       1.1   xtraeme 	 * we do not have to bother bus_space I/O map confliction.
    327  1.43.6.1     skrll 	 *
    328  1.43.6.1     skrll 	 * The PMBASE register is alike PCI BAR but not completely compatible
    329  1.43.6.1     skrll 	 * with it. The PMBASE define the base address and the type but
    330  1.43.6.1     skrll 	 * not describe the size. The value of the register may be lower
    331  1.43.6.1     skrll 	 * than LPCIB_PCI_PM_SIZE. It makes impossible to use
    332  1.43.6.1     skrll 	 * pci_mapreg_submap() because the function does range check.
    333       1.1   xtraeme 	 */
    334  1.43.6.1     skrll 	sc->sc_iot = pa->pa_iot;
    335  1.43.6.1     skrll 	pmbase = pci_conf_read(pa->pa_pc, pa->pa_tag, LPCIB_PCI_PMBASE);
    336  1.43.6.1     skrll 	if (bus_space_map(sc->sc_iot, PCI_MAPREG_IO_ADDR(pmbase),
    337  1.43.6.1     skrll 	    LPCIB_PCI_PM_SIZE, 0, &sc->sc_ioh) != 0) {
    338  1.43.6.1     skrll 		aprint_error_dev(self,
    339  1.43.6.1     skrll 	    	"can't map power management i/o space\n");
    340       1.1   xtraeme 		return;
    341       1.1   xtraeme 	}
    342       1.1   xtraeme 
    343      1.16     joerg 	sc->sc_pmcon_orig = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    344      1.16     joerg 	    LPCIB_PCI_GEN_PMCON_1);
    345      1.16     joerg 
    346       1.6  jmcneill 	/* For ICH6 and later, always enable RCBA */
    347       1.6  jmcneill 	if (sc->sc_has_rcba) {
    348       1.6  jmcneill 		pcireg_t rcba;
    349       1.6  jmcneill 
    350       1.6  jmcneill 		sc->sc_rcbat = sc->sc_pa.pa_memt;
    351       1.6  jmcneill 
    352      1.12    martin 		rcba = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    353      1.12    martin 		     LPCIB_RCBA);
    354       1.6  jmcneill 		if ((rcba & LPCIB_RCBA_EN) == 0) {
    355      1.40  jakllsch 			aprint_error_dev(self, "RCBA is not enabled\n");
    356       1.6  jmcneill 			return;
    357       1.6  jmcneill 		}
    358       1.6  jmcneill 		rcba &= ~LPCIB_RCBA_EN;
    359       1.6  jmcneill 
    360       1.6  jmcneill 		if (bus_space_map(sc->sc_rcbat, rcba, LPCIB_RCBA_SIZE, 0,
    361       1.6  jmcneill 				  &sc->sc_rcbah)) {
    362      1.40  jakllsch 			aprint_error_dev(self, "RCBA could not be mapped\n");
    363       1.6  jmcneill 			return;
    364       1.6  jmcneill 		}
    365       1.6  jmcneill 	}
    366       1.6  jmcneill 
    367       1.1   xtraeme 	/* Set up the power management timer. */
    368       1.9   xtraeme 	pmtimer_configure(self);
    369       1.1   xtraeme 
    370       1.1   xtraeme 	/* Set up the TCO (watchdog). */
    371       1.9   xtraeme 	tcotimer_configure(self);
    372       1.1   xtraeme 
    373       1.1   xtraeme 	/* Set up SpeedStep. */
    374       1.9   xtraeme 	speedstep_configure(self);
    375       1.1   xtraeme 
    376       1.6  jmcneill 	/* Set up HPET. */
    377       1.9   xtraeme 	lpcib_hpet_configure(self);
    378       1.6  jmcneill 
    379      1.20  jakllsch #if NGPIO > 0
    380      1.20  jakllsch 	/* Set up GPIO */
    381      1.20  jakllsch 	lpcib_gpio_configure(self);
    382      1.20  jakllsch #endif
    383      1.20  jakllsch 
    384      1.25  jakllsch #if NFWHRNG > 0
    385      1.25  jakllsch 	lpcib_fwh_configure(self);
    386      1.25  jakllsch #endif
    387      1.25  jakllsch 
    388       1.6  jmcneill 	/* Install power handler */
    389      1.16     joerg 	if (!pmf_device_register1(self, lpcib_suspend, lpcib_resume,
    390      1.16     joerg 	    lpcib_shutdown))
    391       1.6  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    392       1.6  jmcneill }
    393       1.6  jmcneill 
    394      1.19    dyoung static void
    395      1.19    dyoung lpcibchilddet(device_t self, device_t child)
    396      1.19    dyoung {
    397      1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    398      1.19    dyoung 	uint32_t val;
    399      1.19    dyoung 
    400      1.25  jakllsch #if NFWHRNG > 0
    401      1.25  jakllsch 	if (sc->sc_fwhbus == child) {
    402      1.25  jakllsch 		sc->sc_fwhbus = NULL;
    403      1.25  jakllsch 		return;
    404      1.25  jakllsch 	}
    405      1.25  jakllsch #endif
    406      1.21  jakllsch #if NGPIO > 0
    407      1.20  jakllsch 	if (sc->sc_gpiobus == child) {
    408      1.20  jakllsch 		sc->sc_gpiobus = NULL;
    409      1.20  jakllsch 		return;
    410      1.20  jakllsch 	}
    411      1.21  jakllsch #endif
    412  1.43.6.2     skrll 	if (sc->sc_tco == child) {
    413  1.43.6.2     skrll 		sc->sc_tco = NULL;
    414  1.43.6.2     skrll 		return;
    415  1.43.6.2     skrll 	}
    416  1.43.6.2     skrll 
    417      1.19    dyoung 	if (sc->sc_hpetbus != child) {
    418      1.19    dyoung 		pcibchilddet(self, child);
    419      1.19    dyoung 		return;
    420      1.19    dyoung 	}
    421      1.19    dyoung 	sc->sc_hpetbus = NULL;
    422      1.19    dyoung 	if (sc->sc_has_ich5_hpet) {
    423      1.19    dyoung 		val = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    424      1.19    dyoung 		    LPCIB_PCI_GEN_CNTL);
    425      1.19    dyoung 		switch (val & LPCIB_ICH5_HPTC_WIN_MASK) {
    426      1.19    dyoung 		case LPCIB_ICH5_HPTC_0000:
    427      1.19    dyoung 		case LPCIB_ICH5_HPTC_1000:
    428      1.19    dyoung 		case LPCIB_ICH5_HPTC_2000:
    429      1.19    dyoung 		case LPCIB_ICH5_HPTC_3000:
    430      1.19    dyoung 			break;
    431      1.19    dyoung 		default:
    432      1.19    dyoung 			return;
    433      1.19    dyoung 		}
    434      1.19    dyoung 		val &= ~LPCIB_ICH5_HPTC_EN;
    435      1.19    dyoung 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    436      1.19    dyoung 		    LPCIB_PCI_GEN_CNTL, val);
    437      1.19    dyoung 	} else if (sc->sc_has_rcba) {
    438      1.19    dyoung 		val = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    439      1.19    dyoung 		    LPCIB_RCBA_HPTC);
    440      1.19    dyoung 		switch (val & LPCIB_RCBA_HPTC_WIN_MASK) {
    441      1.19    dyoung 		case LPCIB_RCBA_HPTC_0000:
    442      1.19    dyoung 		case LPCIB_RCBA_HPTC_1000:
    443      1.19    dyoung 		case LPCIB_RCBA_HPTC_2000:
    444      1.19    dyoung 		case LPCIB_RCBA_HPTC_3000:
    445      1.19    dyoung 			break;
    446      1.19    dyoung 		default:
    447      1.19    dyoung 			return;
    448      1.19    dyoung 		}
    449      1.19    dyoung 		val &= ~LPCIB_RCBA_HPTC_EN;
    450      1.19    dyoung 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
    451      1.19    dyoung 		    val);
    452      1.19    dyoung 	}
    453      1.19    dyoung }
    454      1.19    dyoung 
    455      1.19    dyoung static int
    456      1.19    dyoung lpcibrescan(device_t self, const char *ifattr, const int *locators)
    457      1.19    dyoung {
    458      1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    459      1.19    dyoung 
    460  1.43.6.2     skrll 	if(ifattr_match(ifattr, "tcoichbus") && sc->sc_tco == NULL)
    461  1.43.6.2     skrll 		tcotimer_configure(self);
    462  1.43.6.2     skrll 
    463      1.25  jakllsch #if NFWHRNG > 0
    464      1.25  jakllsch 	if (ifattr_match(ifattr, "fwhichbus") && sc->sc_fwhbus == NULL)
    465      1.25  jakllsch 		lpcib_fwh_configure(self);
    466      1.25  jakllsch #endif
    467      1.25  jakllsch 
    468      1.19    dyoung 	if (ifattr_match(ifattr, "hpetichbus") && sc->sc_hpetbus == NULL)
    469      1.19    dyoung 		lpcib_hpet_configure(self);
    470      1.19    dyoung 
    471      1.20  jakllsch #if NGPIO > 0
    472      1.20  jakllsch 	if (ifattr_match(ifattr, "gpiobus") && sc->sc_gpiobus == NULL)
    473      1.20  jakllsch 		lpcib_gpio_configure(self);
    474      1.20  jakllsch #endif
    475      1.20  jakllsch 
    476      1.19    dyoung 	return pcibrescan(self, ifattr, locators);
    477      1.19    dyoung }
    478      1.19    dyoung 
    479      1.19    dyoung static int
    480      1.19    dyoung lpcibdetach(device_t self, int flags)
    481      1.19    dyoung {
    482      1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    483      1.19    dyoung 	int rc;
    484      1.19    dyoung 
    485      1.19    dyoung 	pmf_device_deregister(self);
    486      1.19    dyoung 
    487      1.25  jakllsch #if NFWHRNG > 0
    488      1.25  jakllsch 	if ((rc = lpcib_fwh_unconfigure(self, flags)) != 0)
    489      1.25  jakllsch 		return rc;
    490      1.25  jakllsch #endif
    491      1.25  jakllsch 
    492      1.19    dyoung 	if ((rc = lpcib_hpet_unconfigure(self, flags)) != 0)
    493      1.19    dyoung 		return rc;
    494      1.19    dyoung 
    495      1.20  jakllsch #if NGPIO > 0
    496      1.20  jakllsch 	if ((rc = lpcib_gpio_unconfigure(self, flags)) != 0)
    497      1.20  jakllsch 		return rc;
    498      1.20  jakllsch #endif
    499      1.20  jakllsch 
    500      1.19    dyoung 	/* Set up SpeedStep. */
    501      1.19    dyoung 	speedstep_unconfigure(self);
    502      1.19    dyoung 
    503      1.19    dyoung 	if ((rc = tcotimer_unconfigure(self, flags)) != 0)
    504      1.19    dyoung 		return rc;
    505      1.19    dyoung 
    506      1.19    dyoung 	if ((rc = pmtimer_unconfigure(self, flags)) != 0)
    507      1.19    dyoung 		return rc;
    508      1.19    dyoung 
    509      1.19    dyoung 	if (sc->sc_has_rcba)
    510      1.19    dyoung 		bus_space_unmap(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_SIZE);
    511      1.19    dyoung 
    512      1.19    dyoung 	bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_iosize);
    513      1.19    dyoung 
    514      1.19    dyoung 	return pcibdetach(self, flags);
    515      1.19    dyoung }
    516      1.19    dyoung 
    517       1.6  jmcneill static bool
    518      1.16     joerg lpcib_shutdown(device_t dv, int howto)
    519      1.16     joerg {
    520      1.16     joerg 	struct lpcib_softc *sc = device_private(dv);
    521      1.16     joerg 
    522      1.16     joerg 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    523      1.16     joerg 	    LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon_orig);
    524      1.16     joerg 
    525      1.16     joerg 	return true;
    526      1.16     joerg }
    527      1.16     joerg 
    528      1.16     joerg static bool
    529      1.24    dyoung lpcib_suspend(device_t dv, const pmf_qual_t *qual)
    530       1.6  jmcneill {
    531       1.6  jmcneill 	struct lpcib_softc *sc = device_private(dv);
    532      1.12    martin 	pci_chipset_tag_t pc = sc->sc_pcib.sc_pc;
    533      1.12    martin 	pcitag_t tag = sc->sc_pcib.sc_tag;
    534       1.6  jmcneill 
    535       1.6  jmcneill 	/* capture PIRQ routing control registers */
    536       1.6  jmcneill 	sc->sc_pirq[0] = pci_conf_read(pc, tag, LPCIB_PCI_PIRQA_ROUT);
    537       1.7  drochner 	sc->sc_pirq[1] = pci_conf_read(pc, tag, LPCIB_PCI_PIRQE_ROUT);
    538       1.6  jmcneill 
    539       1.6  jmcneill 	sc->sc_pmcon = pci_conf_read(pc, tag, LPCIB_PCI_GEN_PMCON_1);
    540       1.6  jmcneill 	sc->sc_fwhsel2 = pci_conf_read(pc, tag, LPCIB_PCI_GEN_STA);
    541       1.6  jmcneill 
    542       1.6  jmcneill 	if (sc->sc_has_rcba) {
    543       1.6  jmcneill 		sc->sc_rcba_reg = pci_conf_read(pc, tag, LPCIB_RCBA);
    544       1.6  jmcneill 		sc->sc_hpet_reg = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    545       1.6  jmcneill 		    LPCIB_RCBA_HPTC);
    546       1.6  jmcneill 	} else if (sc->sc_has_ich5_hpet) {
    547       1.6  jmcneill 		sc->sc_hpet_reg = pci_conf_read(pc, tag, LPCIB_PCI_GEN_CNTL);
    548       1.6  jmcneill 	}
    549       1.6  jmcneill 
    550       1.6  jmcneill 	return true;
    551       1.6  jmcneill }
    552       1.6  jmcneill 
    553       1.6  jmcneill static bool
    554      1.24    dyoung lpcib_resume(device_t dv, const pmf_qual_t *qual)
    555       1.6  jmcneill {
    556       1.6  jmcneill 	struct lpcib_softc *sc = device_private(dv);
    557      1.12    martin 	pci_chipset_tag_t pc = sc->sc_pcib.sc_pc;
    558      1.12    martin 	pcitag_t tag = sc->sc_pcib.sc_tag;
    559       1.6  jmcneill 
    560       1.6  jmcneill 	/* restore PIRQ routing control registers */
    561       1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_PIRQA_ROUT, sc->sc_pirq[0]);
    562       1.7  drochner 	pci_conf_write(pc, tag, LPCIB_PCI_PIRQE_ROUT, sc->sc_pirq[1]);
    563       1.6  jmcneill 
    564       1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon);
    565       1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_GEN_STA, sc->sc_fwhsel2);
    566       1.6  jmcneill 
    567       1.6  jmcneill 	if (sc->sc_has_rcba) {
    568       1.6  jmcneill 		pci_conf_write(pc, tag, LPCIB_RCBA, sc->sc_rcba_reg);
    569       1.6  jmcneill 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
    570       1.6  jmcneill 		    sc->sc_hpet_reg);
    571       1.6  jmcneill 	} else if (sc->sc_has_ich5_hpet) {
    572       1.6  jmcneill 		pci_conf_write(pc, tag, LPCIB_PCI_GEN_CNTL, sc->sc_hpet_reg);
    573       1.6  jmcneill 	}
    574       1.1   xtraeme 
    575       1.6  jmcneill 	return true;
    576       1.1   xtraeme }
    577       1.1   xtraeme 
    578       1.1   xtraeme /*
    579       1.1   xtraeme  * Initialize the power management timer.
    580       1.1   xtraeme  */
    581       1.1   xtraeme static void
    582       1.9   xtraeme pmtimer_configure(device_t self)
    583       1.1   xtraeme {
    584       1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    585       1.1   xtraeme 	pcireg_t control;
    586       1.1   xtraeme 
    587  1.43.6.2     skrll 	/*
    588       1.1   xtraeme 	 * Check if power management I/O space is enabled and enable the ACPI_EN
    589       1.1   xtraeme 	 * bit if it's disabled.
    590       1.1   xtraeme 	 */
    591      1.12    martin 	control = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    592      1.12    martin 	    LPCIB_PCI_ACPI_CNTL);
    593      1.19    dyoung 	sc->sc_acpi_cntl = control;
    594       1.1   xtraeme 	if ((control & LPCIB_PCI_ACPI_CNTL_EN) == 0) {
    595       1.1   xtraeme 		control |= LPCIB_PCI_ACPI_CNTL_EN;
    596      1.12    martin 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    597      1.12    martin 		    LPCIB_PCI_ACPI_CNTL, control);
    598       1.1   xtraeme 	}
    599       1.1   xtraeme 
    600       1.1   xtraeme 	/* Attach our PM timer with the generic acpipmtimer function */
    601      1.19    dyoung 	sc->sc_pmtimer = acpipmtimer_attach(self, sc->sc_iot, sc->sc_ioh,
    602       1.1   xtraeme 	    LPCIB_PM1_TMR, 0);
    603       1.1   xtraeme }
    604       1.1   xtraeme 
    605      1.19    dyoung static int
    606      1.19    dyoung pmtimer_unconfigure(device_t self, int flags)
    607      1.19    dyoung {
    608      1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    609      1.19    dyoung 	int rc;
    610      1.19    dyoung 
    611      1.19    dyoung 	if (sc->sc_pmtimer != NULL &&
    612      1.19    dyoung 	    (rc = acpipmtimer_detach(sc->sc_pmtimer, flags)) != 0)
    613      1.19    dyoung 		return rc;
    614      1.19    dyoung 
    615      1.19    dyoung 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    616      1.19    dyoung 	    LPCIB_PCI_ACPI_CNTL, sc->sc_acpi_cntl);
    617      1.19    dyoung 
    618      1.19    dyoung 	return 0;
    619      1.19    dyoung }
    620      1.19    dyoung 
    621       1.1   xtraeme /*
    622  1.43.6.2     skrll  * Configure the watchdog timer.
    623       1.1   xtraeme  */
    624       1.1   xtraeme static void
    625       1.9   xtraeme tcotimer_configure(device_t self)
    626       1.1   xtraeme {
    627       1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    628  1.43.6.2     skrll 	struct lpcib_tco_attach_args arg;
    629       1.1   xtraeme 
    630  1.43.6.2     skrll 	arg.ta_iot = sc->sc_iot;
    631  1.43.6.2     skrll 	arg.ta_ioh = sc->sc_ioh;
    632  1.43.6.2     skrll 	arg.ta_rcbat = sc->sc_rcbat;
    633  1.43.6.2     skrll 	arg.ta_rcbah = sc->sc_rcbah;
    634  1.43.6.2     skrll 	arg.ta_has_rcba = sc->sc_has_rcba;
    635  1.43.6.2     skrll 	arg.ta_pcib = &(sc->sc_pcib);
    636       1.1   xtraeme 
    637  1.43.6.2     skrll 	sc->sc_tco = config_found_ia(self, "tcoichbus", &arg, NULL);
    638       1.1   xtraeme }
    639       1.1   xtraeme 
    640      1.19    dyoung static int
    641      1.19    dyoung tcotimer_unconfigure(device_t self, int flags)
    642      1.19    dyoung {
    643      1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    644      1.19    dyoung 	int rc;
    645      1.19    dyoung 
    646  1.43.6.2     skrll 	if (sc->sc_tco != NULL &&
    647  1.43.6.2     skrll 	    (rc = config_detach(sc->sc_tco, flags)) != 0)
    648      1.19    dyoung 		return rc;
    649       1.1   xtraeme 
    650       1.1   xtraeme 	return 0;
    651       1.1   xtraeme }
    652       1.1   xtraeme 
    653       1.1   xtraeme 
    654       1.1   xtraeme /*
    655       1.1   xtraeme  * Intel ICH SpeedStep support.
    656       1.1   xtraeme  */
    657       1.1   xtraeme #define SS_READ(sc, reg) \
    658       1.1   xtraeme 	bus_space_read_1((sc)->sc_iot, (sc)->sc_ioh, (reg))
    659       1.1   xtraeme #define SS_WRITE(sc, reg, val) \
    660       1.1   xtraeme 	bus_space_write_1((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
    661       1.1   xtraeme 
    662       1.1   xtraeme /*
    663       1.1   xtraeme  * Linux driver says that SpeedStep on older chipsets cause
    664       1.1   xtraeme  * lockups on Dell Inspiron 8000 and 8100.
    665      1.15       mrg  * It should also not be enabled on systems with the 82855GM
    666      1.15       mrg  * Hub, which typically have an EST-enabled CPU.
    667       1.1   xtraeme  */
    668       1.1   xtraeme static int
    669      1.29    dyoung speedstep_bad_hb_check(const struct pci_attach_args *pa)
    670       1.1   xtraeme {
    671       1.1   xtraeme 
    672       1.1   xtraeme 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82815_FULL_HUB &&
    673       1.1   xtraeme 	    PCI_REVISION(pa->pa_class) < 5)
    674       1.1   xtraeme 		return 1;
    675       1.1   xtraeme 
    676      1.15       mrg 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82855GM_MCH)
    677      1.15       mrg 		return 1;
    678      1.15       mrg 
    679       1.1   xtraeme 	return 0;
    680       1.1   xtraeme }
    681       1.1   xtraeme 
    682       1.1   xtraeme static void
    683       1.9   xtraeme speedstep_configure(device_t self)
    684       1.1   xtraeme {
    685       1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    686       1.1   xtraeme 	const struct sysctlnode	*node, *ssnode;
    687       1.1   xtraeme 	int rv;
    688       1.1   xtraeme 
    689       1.1   xtraeme 	/* Supported on ICH2-M, ICH3-M and ICH4-M.  */
    690      1.30   msaitoh 	if (PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801DBM_LPC ||
    691       1.6  jmcneill 	    PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801CAM_LPC ||
    692       1.6  jmcneill 	    (PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801BAM_LPC &&
    693       1.6  jmcneill 	     pci_find_device(&sc->sc_pa, speedstep_bad_hb_check) == 0)) {
    694      1.19    dyoung 		pcireg_t pmcon;
    695       1.1   xtraeme 
    696       1.1   xtraeme 		/* Enable SpeedStep if it isn't already enabled. */
    697      1.12    martin 		pmcon = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    698       1.1   xtraeme 				      LPCIB_PCI_GEN_PMCON_1);
    699       1.1   xtraeme 		if ((pmcon & LPCIB_PCI_GEN_PMCON_1_SS_EN) == 0)
    700      1.12    martin 			pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    701       1.1   xtraeme 				       LPCIB_PCI_GEN_PMCON_1,
    702       1.1   xtraeme 				       pmcon | LPCIB_PCI_GEN_PMCON_1_SS_EN);
    703       1.1   xtraeme 
    704       1.1   xtraeme 		/* Put in machdep.speedstep_state (0 for low, 1 for high). */
    705      1.19    dyoung 		if ((rv = sysctl_createv(&sc->sc_log, 0, NULL, &node,
    706       1.1   xtraeme 		    CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
    707       1.1   xtraeme 		    NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL)) != 0)
    708       1.1   xtraeme 			goto err;
    709       1.1   xtraeme 
    710       1.1   xtraeme 		/* CTLFLAG_ANYWRITE? kernel option like EST? */
    711      1.19    dyoung 		if ((rv = sysctl_createv(&sc->sc_log, 0, &node, &ssnode,
    712       1.1   xtraeme 		    CTLFLAG_READWRITE, CTLTYPE_INT, "speedstep_state", NULL,
    713       1.1   xtraeme 		    speedstep_sysctl_helper, 0, NULL, 0, CTL_CREATE,
    714       1.1   xtraeme 		    CTL_EOL)) != 0)
    715       1.1   xtraeme 			goto err;
    716       1.1   xtraeme 
    717       1.1   xtraeme 		/* XXX save the sc for IO tag/handle */
    718       1.1   xtraeme 		speedstep_cookie = sc;
    719       1.9   xtraeme 		aprint_verbose_dev(self, "SpeedStep enabled\n");
    720       1.1   xtraeme 	}
    721       1.1   xtraeme 
    722       1.1   xtraeme 	return;
    723       1.1   xtraeme 
    724       1.1   xtraeme err:
    725       1.1   xtraeme 	aprint_normal("%s: sysctl_createv failed (rv = %d)\n", __func__, rv);
    726       1.1   xtraeme }
    727       1.1   xtraeme 
    728      1.19    dyoung static void
    729      1.19    dyoung speedstep_unconfigure(device_t self)
    730      1.19    dyoung {
    731      1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    732      1.19    dyoung 
    733      1.19    dyoung 	sysctl_teardown(&sc->sc_log);
    734      1.19    dyoung 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    735      1.19    dyoung 	    LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon_orig);
    736      1.19    dyoung 
    737      1.19    dyoung 	speedstep_cookie = NULL;
    738      1.19    dyoung }
    739      1.19    dyoung 
    740       1.1   xtraeme /*
    741       1.1   xtraeme  * get/set the SpeedStep state: 0 == low power, 1 == high power.
    742       1.1   xtraeme  */
    743       1.1   xtraeme static int
    744       1.1   xtraeme speedstep_sysctl_helper(SYSCTLFN_ARGS)
    745       1.1   xtraeme {
    746       1.1   xtraeme 	struct sysctlnode	node;
    747       1.1   xtraeme 	struct lpcib_softc 	*sc = speedstep_cookie;
    748       1.1   xtraeme 	uint8_t			state, state2;
    749       1.1   xtraeme 	int			ostate, nstate, s, error = 0;
    750       1.1   xtraeme 
    751       1.1   xtraeme 	/*
    752       1.1   xtraeme 	 * We do the dance with spl's to avoid being at high ipl during
    753       1.1   xtraeme 	 * sysctl_lookup() which can both copyin and copyout.
    754       1.1   xtraeme 	 */
    755       1.1   xtraeme 	s = splserial();
    756       1.1   xtraeme 	state = SS_READ(sc, LPCIB_PM_SS_CNTL);
    757       1.1   xtraeme 	splx(s);
    758       1.1   xtraeme 	if ((state & LPCIB_PM_SS_STATE_LOW) == 0)
    759       1.1   xtraeme 		ostate = 1;
    760       1.1   xtraeme 	else
    761       1.1   xtraeme 		ostate = 0;
    762       1.1   xtraeme 	nstate = ostate;
    763       1.1   xtraeme 
    764       1.1   xtraeme 	node = *rnode;
    765       1.1   xtraeme 	node.sysctl_data = &nstate;
    766       1.1   xtraeme 
    767       1.1   xtraeme 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
    768       1.1   xtraeme 	if (error || newp == NULL)
    769       1.1   xtraeme 		goto out;
    770       1.1   xtraeme 
    771       1.1   xtraeme 	/* Only two states are available */
    772       1.1   xtraeme 	if (nstate != 0 && nstate != 1) {
    773       1.1   xtraeme 		error = EINVAL;
    774       1.1   xtraeme 		goto out;
    775       1.1   xtraeme 	}
    776       1.1   xtraeme 
    777       1.1   xtraeme 	s = splserial();
    778       1.1   xtraeme 	state2 = SS_READ(sc, LPCIB_PM_SS_CNTL);
    779       1.1   xtraeme 	if ((state2 & LPCIB_PM_SS_STATE_LOW) == 0)
    780       1.1   xtraeme 		ostate = 1;
    781       1.1   xtraeme 	else
    782       1.1   xtraeme 		ostate = 0;
    783       1.1   xtraeme 
    784       1.1   xtraeme 	if (ostate != nstate) {
    785       1.1   xtraeme 		uint8_t cntl;
    786       1.1   xtraeme 
    787       1.1   xtraeme 		if (nstate == 0)
    788       1.1   xtraeme 			state2 |= LPCIB_PM_SS_STATE_LOW;
    789       1.1   xtraeme 		else
    790       1.1   xtraeme 			state2 &= ~LPCIB_PM_SS_STATE_LOW;
    791       1.1   xtraeme 
    792       1.1   xtraeme 		/*
    793       1.1   xtraeme 		 * Must disable bus master arbitration during the change.
    794       1.1   xtraeme 		 */
    795       1.1   xtraeme 		cntl = SS_READ(sc, LPCIB_PM_CTRL);
    796       1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_CTRL, cntl | LPCIB_PM_SS_CNTL_ARB_DIS);
    797       1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_SS_CNTL, state2);
    798       1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_CTRL, cntl);
    799       1.1   xtraeme 	}
    800       1.1   xtraeme 	splx(s);
    801       1.1   xtraeme out:
    802       1.1   xtraeme 	return error;
    803       1.1   xtraeme }
    804       1.6  jmcneill 
    805       1.6  jmcneill static void
    806       1.9   xtraeme lpcib_hpet_configure(device_t self)
    807       1.6  jmcneill {
    808       1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    809      1.31    jruoho 	struct lpcib_hpet_attach_args arg;
    810       1.6  jmcneill 	uint32_t hpet_reg, val;
    811       1.6  jmcneill 
    812       1.6  jmcneill 	if (sc->sc_has_ich5_hpet) {
    813      1.12    martin 		val = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    814       1.9   xtraeme 		    LPCIB_PCI_GEN_CNTL);
    815       1.6  jmcneill 		switch (val & LPCIB_ICH5_HPTC_WIN_MASK) {
    816       1.6  jmcneill 		case LPCIB_ICH5_HPTC_0000:
    817       1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_0000_BASE;
    818       1.6  jmcneill 			break;
    819       1.6  jmcneill 		case LPCIB_ICH5_HPTC_1000:
    820       1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_1000_BASE;
    821       1.6  jmcneill 			break;
    822       1.6  jmcneill 		case LPCIB_ICH5_HPTC_2000:
    823       1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_2000_BASE;
    824       1.6  jmcneill 			break;
    825       1.6  jmcneill 		case LPCIB_ICH5_HPTC_3000:
    826       1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_3000_BASE;
    827       1.6  jmcneill 			break;
    828       1.6  jmcneill 		default:
    829       1.6  jmcneill 			return;
    830       1.6  jmcneill 		}
    831       1.6  jmcneill 		val |= sc->sc_hpet_reg | LPCIB_ICH5_HPTC_EN;
    832      1.12    martin 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    833       1.9   xtraeme 		    LPCIB_PCI_GEN_CNTL, val);
    834       1.6  jmcneill 	} else if (sc->sc_has_rcba) {
    835       1.6  jmcneill 		val = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    836       1.6  jmcneill 		    LPCIB_RCBA_HPTC);
    837       1.6  jmcneill 		switch (val & LPCIB_RCBA_HPTC_WIN_MASK) {
    838       1.6  jmcneill 		case LPCIB_RCBA_HPTC_0000:
    839       1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_0000_BASE;
    840       1.6  jmcneill 			break;
    841       1.6  jmcneill 		case LPCIB_RCBA_HPTC_1000:
    842       1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_1000_BASE;
    843       1.6  jmcneill 			break;
    844       1.6  jmcneill 		case LPCIB_RCBA_HPTC_2000:
    845       1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_2000_BASE;
    846       1.6  jmcneill 			break;
    847       1.6  jmcneill 		case LPCIB_RCBA_HPTC_3000:
    848       1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_3000_BASE;
    849       1.6  jmcneill 			break;
    850       1.6  jmcneill 		default:
    851       1.6  jmcneill 			return;
    852       1.6  jmcneill 		}
    853       1.6  jmcneill 		val |= LPCIB_RCBA_HPTC_EN;
    854       1.6  jmcneill 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
    855       1.6  jmcneill 		    val);
    856       1.6  jmcneill 	} else {
    857       1.6  jmcneill 		/* No HPET here */
    858       1.6  jmcneill 		return;
    859       1.6  jmcneill 	}
    860       1.6  jmcneill 
    861       1.6  jmcneill 	arg.hpet_mem_t = sc->sc_pa.pa_memt;
    862       1.6  jmcneill 	arg.hpet_reg = hpet_reg;
    863       1.6  jmcneill 
    864      1.19    dyoung 	sc->sc_hpetbus = config_found_ia(self, "hpetichbus", &arg, NULL);
    865      1.19    dyoung }
    866      1.19    dyoung 
    867      1.19    dyoung static int
    868      1.19    dyoung lpcib_hpet_unconfigure(device_t self, int flags)
    869      1.19    dyoung {
    870      1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    871      1.19    dyoung 	int rc;
    872      1.19    dyoung 
    873      1.19    dyoung 	if (sc->sc_hpetbus != NULL &&
    874      1.19    dyoung 	    (rc = config_detach(sc->sc_hpetbus, flags)) != 0)
    875      1.19    dyoung 		return rc;
    876      1.19    dyoung 
    877      1.19    dyoung 	return 0;
    878       1.6  jmcneill }
    879      1.20  jakllsch 
    880      1.20  jakllsch #if NGPIO > 0
    881      1.20  jakllsch static void
    882      1.20  jakllsch lpcib_gpio_configure(device_t self)
    883      1.20  jakllsch {
    884      1.20  jakllsch 	struct lpcib_softc *sc = device_private(self);
    885      1.20  jakllsch 	struct gpiobus_attach_args gba;
    886      1.20  jakllsch 	pcireg_t gpio_cntl;
    887      1.20  jakllsch 	uint32_t use, io, bit;
    888      1.20  jakllsch 	int pin, shift, base_reg, cntl_reg, reg;
    889  1.43.6.1     skrll 	int rv;
    890      1.20  jakllsch 
    891      1.20  jakllsch 	/* this implies ICH >= 6, and thus different mapreg */
    892      1.20  jakllsch 	if (sc->sc_has_rcba) {
    893      1.20  jakllsch 		base_reg = LPCIB_PCI_GPIO_BASE_ICH6;
    894      1.20  jakllsch 		cntl_reg = LPCIB_PCI_GPIO_CNTL_ICH6;
    895      1.20  jakllsch 	} else {
    896      1.20  jakllsch 		base_reg = LPCIB_PCI_GPIO_BASE;
    897      1.20  jakllsch 		cntl_reg = LPCIB_PCI_GPIO_CNTL;
    898      1.20  jakllsch 	}
    899      1.20  jakllsch 
    900      1.20  jakllsch 	gpio_cntl = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    901      1.20  jakllsch 				  cntl_reg);
    902      1.20  jakllsch 
    903      1.20  jakllsch 	/* Is GPIO enabled? */
    904      1.20  jakllsch 	if ((gpio_cntl & LPCIB_PCI_GPIO_CNTL_EN) == 0)
    905      1.20  jakllsch 		return;
    906  1.43.6.1     skrll 	/*
    907  1.43.6.1     skrll 	 * The GPIO_BASE register is alike PCI BAR but not completely
    908  1.43.6.1     skrll 	 * compatible with it. The PMBASE define the base address and the type
    909  1.43.6.1     skrll 	 * but not describe the size. The value of the register may be lower
    910  1.43.6.1     skrll 	 * than LPCIB_PCI_GPIO_SIZE. It makes impossible to use
    911  1.43.6.1     skrll 	 * pci_mapreg_submap() because the function does range check.
    912  1.43.6.1     skrll 	 */
    913  1.43.6.1     skrll 	sc->sc_gpio_iot = sc->sc_pa.pa_iot;
    914  1.43.6.1     skrll 	reg = pci_conf_read(sc->sc_pa.pa_pc, sc->sc_pa.pa_tag, base_reg);
    915  1.43.6.1     skrll 	rv = bus_space_map(sc->sc_gpio_iot, PCI_MAPREG_IO_ADDR(reg),
    916  1.43.6.1     skrll 	    LPCIB_PCI_GPIO_SIZE, 0, &sc->sc_gpio_ioh);
    917  1.43.6.1     skrll 	if (rv != 0) {
    918  1.43.6.1     skrll 		aprint_error_dev(self, "can't map general purpose i/o space(rv = %d)\n", rv);
    919      1.20  jakllsch 		return;
    920      1.20  jakllsch 	}
    921      1.20  jakllsch 
    922      1.20  jakllsch 	mutex_init(&sc->sc_gpio_mtx, MUTEX_DEFAULT, IPL_NONE);
    923      1.20  jakllsch 
    924      1.20  jakllsch 	for (pin = 0; pin < LPCIB_GPIO_NPINS; pin++) {
    925      1.20  jakllsch 		sc->sc_gpio_pins[pin].pin_num = pin;
    926      1.20  jakllsch 
    927      1.20  jakllsch 		/* Read initial state */
    928      1.20  jakllsch 		reg = (pin < 32) ? LPCIB_GPIO_GPIO_USE_SEL : LPCIB_GPIO_GPIO_USE_SEL2;
    929      1.20  jakllsch 		use = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
    930      1.20  jakllsch 		reg = (pin < 32) ? LPCIB_GPIO_GP_IO_SEL : LPCIB_GPIO_GP_IO_SEL;
    931      1.20  jakllsch 		io = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, 4);
    932      1.20  jakllsch 		shift = pin % 32;
    933      1.20  jakllsch 		bit = __BIT(shift);
    934      1.20  jakllsch 
    935      1.20  jakllsch 		if ((use & bit) != 0) {
    936      1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_caps =
    937      1.20  jakllsch 			    GPIO_PIN_INPUT | GPIO_PIN_OUTPUT;
    938      1.20  jakllsch 			if (pin < 32)
    939      1.20  jakllsch 				sc->sc_gpio_pins[pin].pin_caps |=
    940      1.20  jakllsch 				    GPIO_PIN_PULSATE;
    941      1.20  jakllsch 			if ((io & bit) != 0)
    942      1.20  jakllsch 				sc->sc_gpio_pins[pin].pin_flags =
    943      1.20  jakllsch 				    GPIO_PIN_INPUT;
    944      1.20  jakllsch 			else
    945      1.20  jakllsch 				sc->sc_gpio_pins[pin].pin_flags =
    946      1.20  jakllsch 				    GPIO_PIN_OUTPUT;
    947      1.20  jakllsch 		} else
    948      1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_caps = 0;
    949      1.20  jakllsch 
    950      1.20  jakllsch 		if (lpcib_gpio_pin_read(sc, pin) == 0)
    951      1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_state = GPIO_PIN_LOW;
    952      1.20  jakllsch 		else
    953      1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_state = GPIO_PIN_HIGH;
    954      1.20  jakllsch 
    955      1.20  jakllsch 	}
    956      1.20  jakllsch 
    957      1.20  jakllsch 	/* Create controller tag */
    958      1.20  jakllsch 	sc->sc_gpio_gc.gp_cookie = sc;
    959      1.20  jakllsch 	sc->sc_gpio_gc.gp_pin_read = lpcib_gpio_pin_read;
    960      1.20  jakllsch 	sc->sc_gpio_gc.gp_pin_write = lpcib_gpio_pin_write;
    961      1.20  jakllsch 	sc->sc_gpio_gc.gp_pin_ctl = lpcib_gpio_pin_ctl;
    962      1.20  jakllsch 
    963      1.20  jakllsch 	memset(&gba, 0, sizeof(gba));
    964      1.20  jakllsch 
    965      1.20  jakllsch 	gba.gba_gc = &sc->sc_gpio_gc;
    966      1.20  jakllsch 	gba.gba_pins = sc->sc_gpio_pins;
    967      1.20  jakllsch 	gba.gba_npins = LPCIB_GPIO_NPINS;
    968      1.20  jakllsch 
    969      1.20  jakllsch 	sc->sc_gpiobus = config_found_ia(self, "gpiobus", &gba, gpiobus_print);
    970      1.20  jakllsch }
    971      1.20  jakllsch 
    972      1.20  jakllsch static int
    973      1.20  jakllsch lpcib_gpio_unconfigure(device_t self, int flags)
    974      1.20  jakllsch {
    975      1.20  jakllsch 	struct lpcib_softc *sc = device_private(self);
    976      1.20  jakllsch 	int rc;
    977      1.20  jakllsch 
    978      1.20  jakllsch 	if (sc->sc_gpiobus != NULL &&
    979      1.20  jakllsch 	    (rc = config_detach(sc->sc_gpiobus, flags)) != 0)
    980      1.20  jakllsch 		return rc;
    981      1.20  jakllsch 
    982      1.20  jakllsch 	mutex_destroy(&sc->sc_gpio_mtx);
    983      1.20  jakllsch 
    984      1.20  jakllsch 	bus_space_unmap(sc->sc_gpio_iot, sc->sc_gpio_ioh, sc->sc_gpio_ios);
    985      1.20  jakllsch 
    986      1.20  jakllsch 	return 0;
    987      1.20  jakllsch }
    988      1.20  jakllsch 
    989      1.20  jakllsch static int
    990      1.20  jakllsch lpcib_gpio_pin_read(void *arg, int pin)
    991      1.20  jakllsch {
    992      1.20  jakllsch 	struct lpcib_softc *sc = arg;
    993      1.20  jakllsch 	uint32_t data;
    994      1.20  jakllsch 	int reg, shift;
    995  1.43.6.2     skrll 
    996      1.20  jakllsch 	reg = (pin < 32) ? LPCIB_GPIO_GP_LVL : LPCIB_GPIO_GP_LVL2;
    997      1.20  jakllsch 	shift = pin % 32;
    998      1.20  jakllsch 
    999      1.20  jakllsch 	mutex_enter(&sc->sc_gpio_mtx);
   1000      1.20  jakllsch 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1001      1.20  jakllsch 	mutex_exit(&sc->sc_gpio_mtx);
   1002  1.43.6.2     skrll 
   1003      1.20  jakllsch 	return (__SHIFTOUT(data, __BIT(shift)) ? GPIO_PIN_HIGH : GPIO_PIN_LOW);
   1004      1.20  jakllsch }
   1005      1.20  jakllsch 
   1006      1.20  jakllsch static void
   1007      1.20  jakllsch lpcib_gpio_pin_write(void *arg, int pin, int value)
   1008      1.20  jakllsch {
   1009      1.20  jakllsch 	struct lpcib_softc *sc = arg;
   1010      1.20  jakllsch 	uint32_t data;
   1011      1.20  jakllsch 	int reg, shift;
   1012      1.20  jakllsch 
   1013      1.20  jakllsch 	reg = (pin < 32) ? LPCIB_GPIO_GP_LVL : LPCIB_GPIO_GP_LVL2;
   1014      1.20  jakllsch 	shift = pin % 32;
   1015      1.20  jakllsch 
   1016      1.20  jakllsch 	mutex_enter(&sc->sc_gpio_mtx);
   1017      1.20  jakllsch 
   1018      1.20  jakllsch 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1019      1.20  jakllsch 
   1020      1.20  jakllsch 	if(value)
   1021      1.20  jakllsch 		data |= __BIT(shift);
   1022      1.20  jakllsch 	else
   1023      1.20  jakllsch 		data &= ~__BIT(shift);
   1024      1.20  jakllsch 
   1025      1.20  jakllsch 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1026      1.20  jakllsch 
   1027      1.20  jakllsch 	mutex_exit(&sc->sc_gpio_mtx);
   1028      1.20  jakllsch }
   1029      1.20  jakllsch 
   1030      1.20  jakllsch static void
   1031      1.20  jakllsch lpcib_gpio_pin_ctl(void *arg, int pin, int flags)
   1032      1.20  jakllsch {
   1033      1.20  jakllsch 	struct lpcib_softc *sc = arg;
   1034      1.20  jakllsch 	uint32_t data;
   1035      1.20  jakllsch 	int reg, shift;
   1036      1.20  jakllsch 
   1037      1.20  jakllsch 	shift = pin % 32;
   1038      1.20  jakllsch 	reg = (pin < 32) ? LPCIB_GPIO_GP_IO_SEL : LPCIB_GPIO_GP_IO_SEL2;
   1039  1.43.6.2     skrll 
   1040      1.20  jakllsch 	mutex_enter(&sc->sc_gpio_mtx);
   1041  1.43.6.2     skrll 
   1042      1.20  jakllsch 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1043  1.43.6.2     skrll 
   1044      1.20  jakllsch 	if (flags & GPIO_PIN_OUTPUT)
   1045      1.20  jakllsch 		data &= ~__BIT(shift);
   1046      1.20  jakllsch 
   1047      1.20  jakllsch 	if (flags & GPIO_PIN_INPUT)
   1048      1.20  jakllsch 		data |= __BIT(shift);
   1049      1.20  jakllsch 
   1050      1.20  jakllsch 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1051      1.20  jakllsch 
   1052      1.20  jakllsch 
   1053      1.20  jakllsch 	if (pin < 32) {
   1054      1.20  jakllsch 		reg = LPCIB_GPIO_GPO_BLINK;
   1055      1.20  jakllsch 		data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1056      1.20  jakllsch 
   1057      1.20  jakllsch 		if (flags & GPIO_PIN_PULSATE)
   1058      1.20  jakllsch 			data |= __BIT(shift);
   1059      1.20  jakllsch 		else
   1060      1.20  jakllsch 			data &= ~__BIT(shift);
   1061      1.20  jakllsch 
   1062      1.20  jakllsch 		bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1063      1.20  jakllsch 	}
   1064      1.20  jakllsch 
   1065      1.20  jakllsch 	mutex_exit(&sc->sc_gpio_mtx);
   1066      1.20  jakllsch }
   1067      1.20  jakllsch #endif
   1068      1.25  jakllsch 
   1069      1.25  jakllsch #if NFWHRNG > 0
   1070      1.25  jakllsch static void
   1071      1.25  jakllsch lpcib_fwh_configure(device_t self)
   1072      1.25  jakllsch {
   1073      1.26  jakllsch 	struct lpcib_softc *sc;
   1074      1.26  jakllsch 	pcireg_t pr;
   1075      1.25  jakllsch 
   1076      1.26  jakllsch 	sc = device_private(self);
   1077      1.25  jakllsch 
   1078      1.25  jakllsch 	if (sc->sc_has_rcba) {
   1079      1.25  jakllsch 		/*
   1080      1.25  jakllsch 		 * Very unlikely to find a 82802 on a ICH6 or newer.
   1081      1.25  jakllsch 		 * Also the write enable register moved at that point.
   1082      1.25  jakllsch 		 */
   1083      1.25  jakllsch 		return;
   1084      1.25  jakllsch 	} else {
   1085      1.25  jakllsch 		/* Enable FWH write to identify FWH. */
   1086      1.25  jakllsch 		pr = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1087      1.26  jakllsch 		    LPCIB_PCI_BIOS_CNTL);
   1088      1.25  jakllsch 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1089      1.26  jakllsch 		    LPCIB_PCI_BIOS_CNTL, pr|LPCIB_PCI_BIOS_CNTL_BWE);
   1090      1.25  jakllsch 	}
   1091      1.25  jakllsch 
   1092      1.25  jakllsch 	sc->sc_fwhbus = config_found_ia(self, "fwhichbus", NULL, NULL);
   1093      1.25  jakllsch 
   1094      1.26  jakllsch 	/* restore previous write enable setting */
   1095      1.26  jakllsch 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1096      1.26  jakllsch 	    LPCIB_PCI_BIOS_CNTL, pr);
   1097      1.25  jakllsch }
   1098      1.25  jakllsch 
   1099      1.25  jakllsch static int
   1100      1.25  jakllsch lpcib_fwh_unconfigure(device_t self, int flags)
   1101      1.25  jakllsch {
   1102      1.25  jakllsch 	struct lpcib_softc *sc = device_private(self);
   1103      1.25  jakllsch 	int rc;
   1104      1.25  jakllsch 
   1105      1.25  jakllsch 	if (sc->sc_fwhbus != NULL &&
   1106      1.25  jakllsch 	    (rc = config_detach(sc->sc_fwhbus, flags)) != 0)
   1107      1.25  jakllsch 		return rc;
   1108      1.25  jakllsch 
   1109      1.25  jakllsch 	return 0;
   1110      1.25  jakllsch }
   1111      1.25  jakllsch #endif
   1112