Home | History | Annotate | Line # | Download | only in pci
ichlpcib.c revision 1.47
      1  1.47   msaitoh /*	$NetBSD: ichlpcib.c,v 1.47 2015/03/18 05:54:14 msaitoh Exp $	*/
      2   1.1   xtraeme 
      3   1.1   xtraeme /*-
      4   1.1   xtraeme  * Copyright (c) 2004 The NetBSD Foundation, Inc.
      5   1.1   xtraeme  * All rights reserved.
      6   1.1   xtraeme  *
      7   1.1   xtraeme  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1   xtraeme  * by Minoura Makoto and Matthew R. Green.
      9   1.1   xtraeme  *
     10   1.1   xtraeme  * Redistribution and use in source and binary forms, with or without
     11   1.1   xtraeme  * modification, are permitted provided that the following conditions
     12   1.1   xtraeme  * are met:
     13   1.1   xtraeme  * 1. Redistributions of source code must retain the above copyright
     14   1.1   xtraeme  *    notice, this list of conditions and the following disclaimer.
     15   1.1   xtraeme  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1   xtraeme  *    notice, this list of conditions and the following disclaimer in the
     17   1.1   xtraeme  *    documentation and/or other materials provided with the distribution.
     18   1.1   xtraeme  *
     19   1.1   xtraeme  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1   xtraeme  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1   xtraeme  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1   xtraeme  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1   xtraeme  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1   xtraeme  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1   xtraeme  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1   xtraeme  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1   xtraeme  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1   xtraeme  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1   xtraeme  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1   xtraeme  */
     31   1.1   xtraeme 
     32   1.1   xtraeme /*
     33   1.1   xtraeme  * Intel I/O Controller Hub (ICHn) LPC Interface Bridge driver
     34   1.1   xtraeme  *
     35   1.1   xtraeme  *  LPC Interface Bridge is basically a pcib (PCI-ISA Bridge), but has
     36   1.1   xtraeme  *  some power management and monitoring functions.
     37   1.1   xtraeme  *  Currently we support the watchdog timer, SpeedStep (on some systems)
     38   1.1   xtraeme  *  and the power management timer.
     39   1.1   xtraeme  */
     40   1.1   xtraeme 
     41   1.1   xtraeme #include <sys/cdefs.h>
     42  1.47   msaitoh __KERNEL_RCSID(0, "$NetBSD: ichlpcib.c,v 1.47 2015/03/18 05:54:14 msaitoh Exp $");
     43   1.1   xtraeme 
     44   1.1   xtraeme #include <sys/types.h>
     45   1.1   xtraeme #include <sys/param.h>
     46   1.1   xtraeme #include <sys/systm.h>
     47   1.1   xtraeme #include <sys/device.h>
     48   1.1   xtraeme #include <sys/sysctl.h>
     49   1.6  jmcneill #include <sys/timetc.h>
     50  1.20  jakllsch #include <sys/gpio.h>
     51  1.32    dyoung #include <sys/bus.h>
     52   1.1   xtraeme 
     53   1.1   xtraeme #include <dev/pci/pcivar.h>
     54   1.1   xtraeme #include <dev/pci/pcireg.h>
     55   1.1   xtraeme #include <dev/pci/pcidevs.h>
     56   1.1   xtraeme 
     57  1.20  jakllsch #include <dev/gpio/gpiovar.h>
     58   1.1   xtraeme #include <dev/sysmon/sysmonvar.h>
     59   1.1   xtraeme 
     60   1.6  jmcneill #include <dev/ic/acpipmtimer.h>
     61   1.1   xtraeme #include <dev/ic/i82801lpcreg.h>
     62  1.31    jruoho #include <dev/ic/i82801lpcvar.h>
     63   1.6  jmcneill #include <dev/ic/hpetreg.h>
     64   1.6  jmcneill #include <dev/ic/hpetvar.h>
     65   1.6  jmcneill 
     66  1.12    martin #include "pcibvar.h"
     67  1.20  jakllsch #include "gpio.h"
     68  1.25  jakllsch #include "fwhrng.h"
     69  1.20  jakllsch 
     70  1.20  jakllsch #define LPCIB_GPIO_NPINS 64
     71   1.1   xtraeme 
     72   1.1   xtraeme struct lpcib_softc {
     73  1.12    martin 	/* we call pcibattach() which assumes this starts like this: */
     74  1.12    martin 	struct pcib_softc	sc_pcib;
     75   1.1   xtraeme 
     76   1.6  jmcneill 	struct pci_attach_args	sc_pa;
     77   1.6  jmcneill 	int			sc_has_rcba;
     78   1.6  jmcneill 	int			sc_has_ich5_hpet;
     79   1.6  jmcneill 
     80   1.6  jmcneill 	/* RCBA */
     81   1.6  jmcneill 	bus_space_tag_t		sc_rcbat;
     82   1.6  jmcneill 	bus_space_handle_t	sc_rcbah;
     83   1.6  jmcneill 	pcireg_t		sc_rcba_reg;
     84   1.6  jmcneill 
     85   1.1   xtraeme 	/* Watchdog variables. */
     86   1.1   xtraeme 	struct sysmon_wdog	sc_smw;
     87   1.1   xtraeme 	bus_space_tag_t		sc_iot;
     88   1.1   xtraeme 	bus_space_handle_t	sc_ioh;
     89  1.19    dyoung 	bus_size_t		sc_iosize;
     90   1.6  jmcneill 
     91   1.6  jmcneill 	/* HPET variables. */
     92   1.6  jmcneill 	uint32_t		sc_hpet_reg;
     93   1.6  jmcneill 
     94  1.20  jakllsch #if NGPIO > 0
     95  1.20  jakllsch 	device_t		sc_gpiobus;
     96  1.20  jakllsch 	kmutex_t		sc_gpio_mtx;
     97  1.20  jakllsch 	bus_space_tag_t		sc_gpio_iot;
     98  1.20  jakllsch 	bus_space_handle_t	sc_gpio_ioh;
     99  1.20  jakllsch 	bus_size_t		sc_gpio_ios;
    100  1.20  jakllsch 	struct gpio_chipset_tag	sc_gpio_gc;
    101  1.20  jakllsch 	gpio_pin_t		sc_gpio_pins[LPCIB_GPIO_NPINS];
    102  1.20  jakllsch #endif
    103  1.20  jakllsch 
    104  1.25  jakllsch #if NFWHRNG > 0
    105  1.25  jakllsch 	device_t		sc_fwhbus;
    106  1.25  jakllsch #endif
    107  1.25  jakllsch 
    108  1.16     joerg 	/* Speedstep */
    109  1.16     joerg 	pcireg_t		sc_pmcon_orig;
    110  1.16     joerg 
    111   1.1   xtraeme 	/* Power management */
    112   1.7  drochner 	pcireg_t		sc_pirq[2];
    113   1.6  jmcneill 	pcireg_t		sc_pmcon;
    114   1.6  jmcneill 	pcireg_t		sc_fwhsel2;
    115  1.19    dyoung 
    116  1.19    dyoung 	/* Child devices */
    117  1.19    dyoung 	device_t		sc_hpetbus;
    118  1.19    dyoung 	acpipmtimer_t		sc_pmtimer;
    119  1.19    dyoung 	pcireg_t		sc_acpi_cntl;
    120  1.19    dyoung 
    121  1.19    dyoung 	struct sysctllog	*sc_log;
    122   1.1   xtraeme };
    123   1.1   xtraeme 
    124   1.9   xtraeme static int lpcibmatch(device_t, cfdata_t, void *);
    125   1.9   xtraeme static void lpcibattach(device_t, device_t, void *);
    126  1.19    dyoung static int lpcibdetach(device_t, int);
    127  1.19    dyoung static void lpcibchilddet(device_t, device_t);
    128  1.19    dyoung static int lpcibrescan(device_t, const char *, const int *);
    129  1.24    dyoung static bool lpcib_suspend(device_t, const pmf_qual_t *);
    130  1.24    dyoung static bool lpcib_resume(device_t, const pmf_qual_t *);
    131  1.16     joerg static bool lpcib_shutdown(device_t, int);
    132   1.1   xtraeme 
    133   1.9   xtraeme static void pmtimer_configure(device_t);
    134  1.19    dyoung static int pmtimer_unconfigure(device_t, int);
    135   1.1   xtraeme 
    136   1.9   xtraeme static void tcotimer_configure(device_t);
    137  1.19    dyoung static int tcotimer_unconfigure(device_t, int);
    138   1.1   xtraeme static int tcotimer_setmode(struct sysmon_wdog *);
    139   1.1   xtraeme static int tcotimer_tickle(struct sysmon_wdog *);
    140   1.1   xtraeme static void tcotimer_stop(struct lpcib_softc *);
    141   1.1   xtraeme static void tcotimer_start(struct lpcib_softc *);
    142   1.1   xtraeme static void tcotimer_status_reset(struct lpcib_softc *);
    143   1.9   xtraeme static int  tcotimer_disable_noreboot(device_t);
    144   1.1   xtraeme 
    145   1.9   xtraeme static void speedstep_configure(device_t);
    146  1.19    dyoung static void speedstep_unconfigure(device_t);
    147   1.1   xtraeme static int speedstep_sysctl_helper(SYSCTLFN_ARGS);
    148   1.1   xtraeme 
    149   1.9   xtraeme static void lpcib_hpet_configure(device_t);
    150  1.19    dyoung static int lpcib_hpet_unconfigure(device_t, int);
    151   1.6  jmcneill 
    152  1.20  jakllsch #if NGPIO > 0
    153  1.20  jakllsch static void lpcib_gpio_configure(device_t);
    154  1.20  jakllsch static int lpcib_gpio_unconfigure(device_t, int);
    155  1.20  jakllsch static int lpcib_gpio_pin_read(void *, int);
    156  1.20  jakllsch static void lpcib_gpio_pin_write(void *, int, int);
    157  1.20  jakllsch static void lpcib_gpio_pin_ctl(void *, int, int);
    158  1.20  jakllsch #endif
    159  1.20  jakllsch 
    160  1.25  jakllsch #if NFWHRNG > 0
    161  1.25  jakllsch static void lpcib_fwh_configure(device_t);
    162  1.25  jakllsch static int lpcib_fwh_unconfigure(device_t, int);
    163  1.25  jakllsch #endif
    164  1.25  jakllsch 
    165   1.1   xtraeme struct lpcib_softc *speedstep_cookie;	/* XXX */
    166   1.1   xtraeme 
    167  1.19    dyoung CFATTACH_DECL2_NEW(ichlpcib, sizeof(struct lpcib_softc),
    168  1.19    dyoung     lpcibmatch, lpcibattach, lpcibdetach, NULL, lpcibrescan, lpcibchilddet);
    169   1.1   xtraeme 
    170   1.6  jmcneill static struct lpcib_device {
    171   1.6  jmcneill 	pcireg_t vendor, product;
    172   1.6  jmcneill 	int has_rcba;
    173   1.6  jmcneill 	int has_ich5_hpet;
    174   1.6  jmcneill } lpcib_devices[] = {
    175  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_3400_LPC, 1, 0 },
    176  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_3420_LPC, 1, 0 },
    177  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_3450_LPC, 1, 0 },
    178  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_6300ESB_LPC, 1, 0 },
    179  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_63XXESB_LPC, 1, 0 },
    180   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AA_LPC, 0, 0 },
    181  1.27  jakllsch 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801AB_LPC, 0, 0 },
    182   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BA_LPC, 0, 0 },
    183   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801BAM_LPC, 0, 0 },
    184   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CA_LPC, 0, 0 },
    185   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801CAM_LPC, 0, 0 },
    186   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DB_LPC, 0, 0 },
    187  1.30   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801DBM_LPC, 0, 0 },
    188  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801E_LPC, 0, 1 },
    189   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801EB_LPC, 0, 1 },
    190   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FB_LPC, 1, 0 },
    191   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801FBM_LPC, 1, 0 },
    192   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801G_LPC, 1, 0 },
    193   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GBM_LPC, 1, 0 },
    194  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GH_LPC, 1, 0 },
    195   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801GHM_LPC, 1, 0 },
    196   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LPC, 1, 0 },
    197   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HEM_LPC, 1, 0 },
    198   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HH_LPC, 1, 0 },
    199   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HO_LPC, 1, 0 },
    200   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801HBM_LPC, 1, 0 },
    201  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IB_LPC, 1, 0 },
    202   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IH_LPC, 1, 0 },
    203  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IM_LPC, 1, 0 },
    204   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IO_LPC, 1, 0 },
    205   1.6  jmcneill 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IR_LPC, 1, 0 },
    206  1.17     njoly 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801IEM_LPC, 1, 0 },
    207  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JD_LPC, 1, 0 },
    208  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JDO_LPC, 1, 0 },
    209  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JIB_LPC, 1, 0 },
    210  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801JIR_LPC, 1, 0 },
    211  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C202_LPC, 1, 0 },
    212  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C204_LPC, 1, 0 },
    213  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C206_LPC, 1, 0 },
    214  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C216_LPC, 1, 0 },
    215  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_NM10_LPC, 1, 0 },
    216  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H55_LPC, 1, 0 },
    217  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H57_LPC, 1, 0 },
    218  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM55_LPC, 1, 0 },
    219  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM57_LPC, 1, 0 },
    220  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_P55_LPC, 1, 0 },
    221  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PM55_LPC, 1, 0 },
    222  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q57_LPC, 1, 0 },
    223  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QM57_LPC, 1, 0 },
    224  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QS57_LPC, 1, 0 },
    225  1.36   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_B65_LPC, 1, 0 },
    226  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H61_LPC, 1, 0 },
    227  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H67_LPC, 1, 0 },
    228  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM65_LPC, 1, 0 },
    229  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM67_LPC, 1, 0 },
    230  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_P67_LPC, 1, 0 },
    231  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q65_LPC, 1, 0 },
    232  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q67_LPC, 1, 0 },
    233  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QM67_LPC, 1, 0 },
    234  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QS67_LPC, 1, 0 },
    235  1.35   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_UM67_LPC, 1, 0 },
    236  1.43   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z68_LPC, 1, 0 },
    237  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_B75_LPC, 1, 0 },
    238  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H77_LPC, 1, 0 },
    239  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_HM70_LPC, 1, 0 },
    240  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_HM75_LPC, 1, 0 },
    241  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_HM76_LPC, 1, 0 },
    242  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_HM77_LPC, 1, 0 },
    243  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_QM77_LPC, 1, 0 },
    244  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_QS77_LPC, 1, 0 },
    245  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_MOBILE_UM77_LPC, 1, 0 },
    246  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_NM70_LPC, 1, 0 },
    247  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q75_LPC, 1, 0 },
    248  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q77_LPC, 1, 0 },
    249  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z75_LPC, 1, 0 },
    250  1.37   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z77_LPC, 1, 0 },
    251  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z87_LPC, 1, 0 },
    252  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z85_LPC, 1, 0 },
    253  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM86_LPC, 1, 0 },
    254  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H87_LPC, 1, 0 },
    255  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_HM87_LPC, 1, 0 },
    256  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q85_LPC, 1, 0 },
    257  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Q87_LPC, 1, 0 },
    258  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_QM87_LPC, 1, 0 },
    259  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_B85_LPC, 1, 0 },
    260  1.47   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H97_LPC, 1, 0 },
    261  1.47   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_Z97_LPC, 1, 0 },
    262  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C222_LPC, 1, 0 },
    263  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C224_LPC, 1, 0 },
    264  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C226_LPC, 1, 0 },
    265  1.39   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_H81_LPC, 1, 0 },
    266  1.38  riastrad 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C600_LPC, 1, 0 },
    267  1.44   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCC_LPC, 1, 0 },
    268  1.44   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_DH89XXCL_LPC, 1, 0 },
    269  1.42   msaitoh #if 0
    270  1.41   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_PCU_1, 1, 0 },
    271  1.41   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_PCU_2, 1, 0 },
    272  1.41   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_PCU_3, 1, 0 },
    273  1.41   msaitoh 	{ PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_C2000_PCU_4, 1, 0 },
    274  1.42   msaitoh #endif
    275  1.14     joerg 
    276   1.6  jmcneill 	{ 0, 0, 0, 0 },
    277   1.6  jmcneill };
    278   1.6  jmcneill 
    279   1.1   xtraeme /*
    280   1.1   xtraeme  * Autoconf callbacks.
    281   1.1   xtraeme  */
    282   1.1   xtraeme static int
    283   1.9   xtraeme lpcibmatch(device_t parent, cfdata_t match, void *aux)
    284   1.1   xtraeme {
    285   1.1   xtraeme 	struct pci_attach_args *pa = aux;
    286   1.6  jmcneill 	struct lpcib_device *lpcib_dev;
    287   1.1   xtraeme 
    288   1.1   xtraeme 	/* We are ISA bridge, of course */
    289   1.1   xtraeme 	if (PCI_CLASS(pa->pa_class) != PCI_CLASS_BRIDGE ||
    290   1.1   xtraeme 	    PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_BRIDGE_ISA)
    291   1.1   xtraeme 		return 0;
    292   1.1   xtraeme 
    293   1.6  jmcneill 	for (lpcib_dev = lpcib_devices; lpcib_dev->vendor; ++lpcib_dev) {
    294   1.6  jmcneill 		if (PCI_VENDOR(pa->pa_id) == lpcib_dev->vendor &&
    295   1.6  jmcneill 		    PCI_PRODUCT(pa->pa_id) == lpcib_dev->product)
    296   1.1   xtraeme 			return 10;
    297   1.1   xtraeme 	}
    298   1.1   xtraeme 
    299   1.1   xtraeme 	return 0;
    300   1.1   xtraeme }
    301   1.1   xtraeme 
    302   1.1   xtraeme static void
    303   1.9   xtraeme lpcibattach(device_t parent, device_t self, void *aux)
    304   1.1   xtraeme {
    305   1.1   xtraeme 	struct pci_attach_args *pa = aux;
    306   1.6  jmcneill 	struct lpcib_softc *sc = device_private(self);
    307   1.6  jmcneill 	struct lpcib_device *lpcib_dev;
    308  1.46   msaitoh 	pcireg_t pmbase;
    309   1.1   xtraeme 
    310   1.6  jmcneill 	sc->sc_pa = *pa;
    311   1.6  jmcneill 
    312   1.6  jmcneill 	for (lpcib_dev = lpcib_devices; lpcib_dev->vendor; ++lpcib_dev) {
    313   1.6  jmcneill 		if (PCI_VENDOR(pa->pa_id) != lpcib_dev->vendor ||
    314   1.6  jmcneill 		    PCI_PRODUCT(pa->pa_id) != lpcib_dev->product)
    315   1.6  jmcneill 			continue;
    316   1.6  jmcneill 		sc->sc_has_rcba = lpcib_dev->has_rcba;
    317   1.6  jmcneill 		sc->sc_has_ich5_hpet = lpcib_dev->has_ich5_hpet;
    318   1.6  jmcneill 		break;
    319   1.6  jmcneill 	}
    320   1.1   xtraeme 
    321   1.1   xtraeme 	pcibattach(parent, self, aux);
    322   1.1   xtraeme 
    323   1.1   xtraeme 	/*
    324   1.1   xtraeme 	 * Part of our I/O registers are used as ACPI PM regs.
    325   1.1   xtraeme 	 * Since our ACPI subsystem accesses the I/O space directly so far,
    326   1.1   xtraeme 	 * we do not have to bother bus_space I/O map confliction.
    327  1.45   msaitoh 	 *
    328  1.45   msaitoh 	 * The PMBASE register is alike PCI BAR but not completely compatible
    329  1.45   msaitoh 	 * with it. The PMBASE define the base address and the type but
    330  1.46   msaitoh 	 * not describe the size. The value of the register may be lower
    331  1.46   msaitoh 	 * than LPCIB_PCI_PM_SIZE. It makes impossible to use
    332  1.46   msaitoh 	 * pci_mapreg_submap() because the function does range check.
    333   1.1   xtraeme 	 */
    334  1.46   msaitoh 	sc->sc_iot = pa->pa_iot;
    335  1.46   msaitoh 	pmbase = pci_conf_read(pa->pa_pc, pa->pa_tag, LPCIB_PCI_PMBASE);
    336  1.46   msaitoh 	if (bus_space_map(sc->sc_iot, PCI_MAPREG_IO_ADDR(pmbase),
    337  1.46   msaitoh 	    LPCIB_PCI_PM_SIZE, 0, &sc->sc_ioh) != 0) {
    338  1.46   msaitoh 		aprint_error_dev(self,
    339  1.46   msaitoh 	    	"can't map power management i/o space\n");
    340   1.1   xtraeme 		return;
    341   1.1   xtraeme 	}
    342   1.1   xtraeme 
    343  1.16     joerg 	sc->sc_pmcon_orig = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    344  1.16     joerg 	    LPCIB_PCI_GEN_PMCON_1);
    345  1.16     joerg 
    346   1.6  jmcneill 	/* For ICH6 and later, always enable RCBA */
    347   1.6  jmcneill 	if (sc->sc_has_rcba) {
    348   1.6  jmcneill 		pcireg_t rcba;
    349   1.6  jmcneill 
    350   1.6  jmcneill 		sc->sc_rcbat = sc->sc_pa.pa_memt;
    351   1.6  jmcneill 
    352  1.12    martin 		rcba = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    353  1.12    martin 		     LPCIB_RCBA);
    354   1.6  jmcneill 		if ((rcba & LPCIB_RCBA_EN) == 0) {
    355  1.40  jakllsch 			aprint_error_dev(self, "RCBA is not enabled\n");
    356   1.6  jmcneill 			return;
    357   1.6  jmcneill 		}
    358   1.6  jmcneill 		rcba &= ~LPCIB_RCBA_EN;
    359   1.6  jmcneill 
    360   1.6  jmcneill 		if (bus_space_map(sc->sc_rcbat, rcba, LPCIB_RCBA_SIZE, 0,
    361   1.6  jmcneill 				  &sc->sc_rcbah)) {
    362  1.40  jakllsch 			aprint_error_dev(self, "RCBA could not be mapped\n");
    363   1.6  jmcneill 			return;
    364   1.6  jmcneill 		}
    365   1.6  jmcneill 	}
    366   1.6  jmcneill 
    367   1.1   xtraeme 	/* Set up the power management timer. */
    368   1.9   xtraeme 	pmtimer_configure(self);
    369   1.1   xtraeme 
    370   1.1   xtraeme 	/* Set up the TCO (watchdog). */
    371   1.9   xtraeme 	tcotimer_configure(self);
    372   1.1   xtraeme 
    373   1.1   xtraeme 	/* Set up SpeedStep. */
    374   1.9   xtraeme 	speedstep_configure(self);
    375   1.1   xtraeme 
    376   1.6  jmcneill 	/* Set up HPET. */
    377   1.9   xtraeme 	lpcib_hpet_configure(self);
    378   1.6  jmcneill 
    379  1.20  jakllsch #if NGPIO > 0
    380  1.20  jakllsch 	/* Set up GPIO */
    381  1.20  jakllsch 	lpcib_gpio_configure(self);
    382  1.20  jakllsch #endif
    383  1.20  jakllsch 
    384  1.25  jakllsch #if NFWHRNG > 0
    385  1.25  jakllsch 	lpcib_fwh_configure(self);
    386  1.25  jakllsch #endif
    387  1.25  jakllsch 
    388   1.6  jmcneill 	/* Install power handler */
    389  1.16     joerg 	if (!pmf_device_register1(self, lpcib_suspend, lpcib_resume,
    390  1.16     joerg 	    lpcib_shutdown))
    391   1.6  jmcneill 		aprint_error_dev(self, "couldn't establish power handler\n");
    392   1.6  jmcneill }
    393   1.6  jmcneill 
    394  1.19    dyoung static void
    395  1.19    dyoung lpcibchilddet(device_t self, device_t child)
    396  1.19    dyoung {
    397  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    398  1.19    dyoung 	uint32_t val;
    399  1.19    dyoung 
    400  1.25  jakllsch #if NFWHRNG > 0
    401  1.25  jakllsch 	if (sc->sc_fwhbus == child) {
    402  1.25  jakllsch 		sc->sc_fwhbus = NULL;
    403  1.25  jakllsch 		return;
    404  1.25  jakllsch 	}
    405  1.25  jakllsch #endif
    406  1.21  jakllsch #if NGPIO > 0
    407  1.20  jakllsch 	if (sc->sc_gpiobus == child) {
    408  1.20  jakllsch 		sc->sc_gpiobus = NULL;
    409  1.20  jakllsch 		return;
    410  1.20  jakllsch 	}
    411  1.21  jakllsch #endif
    412  1.19    dyoung 	if (sc->sc_hpetbus != child) {
    413  1.19    dyoung 		pcibchilddet(self, child);
    414  1.19    dyoung 		return;
    415  1.19    dyoung 	}
    416  1.19    dyoung 	sc->sc_hpetbus = NULL;
    417  1.19    dyoung 	if (sc->sc_has_ich5_hpet) {
    418  1.19    dyoung 		val = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    419  1.19    dyoung 		    LPCIB_PCI_GEN_CNTL);
    420  1.19    dyoung 		switch (val & LPCIB_ICH5_HPTC_WIN_MASK) {
    421  1.19    dyoung 		case LPCIB_ICH5_HPTC_0000:
    422  1.19    dyoung 		case LPCIB_ICH5_HPTC_1000:
    423  1.19    dyoung 		case LPCIB_ICH5_HPTC_2000:
    424  1.19    dyoung 		case LPCIB_ICH5_HPTC_3000:
    425  1.19    dyoung 			break;
    426  1.19    dyoung 		default:
    427  1.19    dyoung 			return;
    428  1.19    dyoung 		}
    429  1.19    dyoung 		val &= ~LPCIB_ICH5_HPTC_EN;
    430  1.19    dyoung 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    431  1.19    dyoung 		    LPCIB_PCI_GEN_CNTL, val);
    432  1.19    dyoung 	} else if (sc->sc_has_rcba) {
    433  1.19    dyoung 		val = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    434  1.19    dyoung 		    LPCIB_RCBA_HPTC);
    435  1.19    dyoung 		switch (val & LPCIB_RCBA_HPTC_WIN_MASK) {
    436  1.19    dyoung 		case LPCIB_RCBA_HPTC_0000:
    437  1.19    dyoung 		case LPCIB_RCBA_HPTC_1000:
    438  1.19    dyoung 		case LPCIB_RCBA_HPTC_2000:
    439  1.19    dyoung 		case LPCIB_RCBA_HPTC_3000:
    440  1.19    dyoung 			break;
    441  1.19    dyoung 		default:
    442  1.19    dyoung 			return;
    443  1.19    dyoung 		}
    444  1.19    dyoung 		val &= ~LPCIB_RCBA_HPTC_EN;
    445  1.19    dyoung 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
    446  1.19    dyoung 		    val);
    447  1.19    dyoung 	}
    448  1.19    dyoung }
    449  1.19    dyoung 
    450  1.19    dyoung static int
    451  1.19    dyoung lpcibrescan(device_t self, const char *ifattr, const int *locators)
    452  1.19    dyoung {
    453  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    454  1.19    dyoung 
    455  1.25  jakllsch #if NFWHRNG > 0
    456  1.25  jakllsch 	if (ifattr_match(ifattr, "fwhichbus") && sc->sc_fwhbus == NULL)
    457  1.25  jakllsch 		lpcib_fwh_configure(self);
    458  1.25  jakllsch #endif
    459  1.25  jakllsch 
    460  1.19    dyoung 	if (ifattr_match(ifattr, "hpetichbus") && sc->sc_hpetbus == NULL)
    461  1.19    dyoung 		lpcib_hpet_configure(self);
    462  1.19    dyoung 
    463  1.20  jakllsch #if NGPIO > 0
    464  1.20  jakllsch 	if (ifattr_match(ifattr, "gpiobus") && sc->sc_gpiobus == NULL)
    465  1.20  jakllsch 		lpcib_gpio_configure(self);
    466  1.20  jakllsch #endif
    467  1.20  jakllsch 
    468  1.19    dyoung 	return pcibrescan(self, ifattr, locators);
    469  1.19    dyoung }
    470  1.19    dyoung 
    471  1.19    dyoung static int
    472  1.19    dyoung lpcibdetach(device_t self, int flags)
    473  1.19    dyoung {
    474  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    475  1.19    dyoung 	int rc;
    476  1.19    dyoung 
    477  1.19    dyoung 	pmf_device_deregister(self);
    478  1.19    dyoung 
    479  1.25  jakllsch #if NFWHRNG > 0
    480  1.25  jakllsch 	if ((rc = lpcib_fwh_unconfigure(self, flags)) != 0)
    481  1.25  jakllsch 		return rc;
    482  1.25  jakllsch #endif
    483  1.25  jakllsch 
    484  1.19    dyoung 	if ((rc = lpcib_hpet_unconfigure(self, flags)) != 0)
    485  1.19    dyoung 		return rc;
    486  1.19    dyoung 
    487  1.20  jakllsch #if NGPIO > 0
    488  1.20  jakllsch 	if ((rc = lpcib_gpio_unconfigure(self, flags)) != 0)
    489  1.20  jakllsch 		return rc;
    490  1.20  jakllsch #endif
    491  1.20  jakllsch 
    492  1.19    dyoung 	/* Set up SpeedStep. */
    493  1.19    dyoung 	speedstep_unconfigure(self);
    494  1.19    dyoung 
    495  1.19    dyoung 	if ((rc = tcotimer_unconfigure(self, flags)) != 0)
    496  1.19    dyoung 		return rc;
    497  1.19    dyoung 
    498  1.19    dyoung 	if ((rc = pmtimer_unconfigure(self, flags)) != 0)
    499  1.19    dyoung 		return rc;
    500  1.19    dyoung 
    501  1.19    dyoung 	if (sc->sc_has_rcba)
    502  1.19    dyoung 		bus_space_unmap(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_SIZE);
    503  1.19    dyoung 
    504  1.19    dyoung 	bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_iosize);
    505  1.19    dyoung 
    506  1.19    dyoung 	return pcibdetach(self, flags);
    507  1.19    dyoung }
    508  1.19    dyoung 
    509   1.6  jmcneill static bool
    510  1.16     joerg lpcib_shutdown(device_t dv, int howto)
    511  1.16     joerg {
    512  1.16     joerg 	struct lpcib_softc *sc = device_private(dv);
    513  1.16     joerg 
    514  1.16     joerg 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    515  1.16     joerg 	    LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon_orig);
    516  1.16     joerg 
    517  1.16     joerg 	return true;
    518  1.16     joerg }
    519  1.16     joerg 
    520  1.16     joerg static bool
    521  1.24    dyoung lpcib_suspend(device_t dv, const pmf_qual_t *qual)
    522   1.6  jmcneill {
    523   1.6  jmcneill 	struct lpcib_softc *sc = device_private(dv);
    524  1.12    martin 	pci_chipset_tag_t pc = sc->sc_pcib.sc_pc;
    525  1.12    martin 	pcitag_t tag = sc->sc_pcib.sc_tag;
    526   1.6  jmcneill 
    527   1.6  jmcneill 	/* capture PIRQ routing control registers */
    528   1.6  jmcneill 	sc->sc_pirq[0] = pci_conf_read(pc, tag, LPCIB_PCI_PIRQA_ROUT);
    529   1.7  drochner 	sc->sc_pirq[1] = pci_conf_read(pc, tag, LPCIB_PCI_PIRQE_ROUT);
    530   1.6  jmcneill 
    531   1.6  jmcneill 	sc->sc_pmcon = pci_conf_read(pc, tag, LPCIB_PCI_GEN_PMCON_1);
    532   1.6  jmcneill 	sc->sc_fwhsel2 = pci_conf_read(pc, tag, LPCIB_PCI_GEN_STA);
    533   1.6  jmcneill 
    534   1.6  jmcneill 	if (sc->sc_has_rcba) {
    535   1.6  jmcneill 		sc->sc_rcba_reg = pci_conf_read(pc, tag, LPCIB_RCBA);
    536   1.6  jmcneill 		sc->sc_hpet_reg = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    537   1.6  jmcneill 		    LPCIB_RCBA_HPTC);
    538   1.6  jmcneill 	} else if (sc->sc_has_ich5_hpet) {
    539   1.6  jmcneill 		sc->sc_hpet_reg = pci_conf_read(pc, tag, LPCIB_PCI_GEN_CNTL);
    540   1.6  jmcneill 	}
    541   1.6  jmcneill 
    542   1.6  jmcneill 	return true;
    543   1.6  jmcneill }
    544   1.6  jmcneill 
    545   1.6  jmcneill static bool
    546  1.24    dyoung lpcib_resume(device_t dv, const pmf_qual_t *qual)
    547   1.6  jmcneill {
    548   1.6  jmcneill 	struct lpcib_softc *sc = device_private(dv);
    549  1.12    martin 	pci_chipset_tag_t pc = sc->sc_pcib.sc_pc;
    550  1.12    martin 	pcitag_t tag = sc->sc_pcib.sc_tag;
    551   1.6  jmcneill 
    552   1.6  jmcneill 	/* restore PIRQ routing control registers */
    553   1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_PIRQA_ROUT, sc->sc_pirq[0]);
    554   1.7  drochner 	pci_conf_write(pc, tag, LPCIB_PCI_PIRQE_ROUT, sc->sc_pirq[1]);
    555   1.6  jmcneill 
    556   1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon);
    557   1.6  jmcneill 	pci_conf_write(pc, tag, LPCIB_PCI_GEN_STA, sc->sc_fwhsel2);
    558   1.6  jmcneill 
    559   1.6  jmcneill 	if (sc->sc_has_rcba) {
    560   1.6  jmcneill 		pci_conf_write(pc, tag, LPCIB_RCBA, sc->sc_rcba_reg);
    561   1.6  jmcneill 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
    562   1.6  jmcneill 		    sc->sc_hpet_reg);
    563   1.6  jmcneill 	} else if (sc->sc_has_ich5_hpet) {
    564   1.6  jmcneill 		pci_conf_write(pc, tag, LPCIB_PCI_GEN_CNTL, sc->sc_hpet_reg);
    565   1.6  jmcneill 	}
    566   1.1   xtraeme 
    567   1.6  jmcneill 	return true;
    568   1.1   xtraeme }
    569   1.1   xtraeme 
    570   1.1   xtraeme /*
    571   1.1   xtraeme  * Initialize the power management timer.
    572   1.1   xtraeme  */
    573   1.1   xtraeme static void
    574   1.9   xtraeme pmtimer_configure(device_t self)
    575   1.1   xtraeme {
    576   1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    577   1.1   xtraeme 	pcireg_t control;
    578   1.1   xtraeme 
    579   1.1   xtraeme 	/*
    580   1.1   xtraeme 	 * Check if power management I/O space is enabled and enable the ACPI_EN
    581   1.1   xtraeme 	 * bit if it's disabled.
    582   1.1   xtraeme 	 */
    583  1.12    martin 	control = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    584  1.12    martin 	    LPCIB_PCI_ACPI_CNTL);
    585  1.19    dyoung 	sc->sc_acpi_cntl = control;
    586   1.1   xtraeme 	if ((control & LPCIB_PCI_ACPI_CNTL_EN) == 0) {
    587   1.1   xtraeme 		control |= LPCIB_PCI_ACPI_CNTL_EN;
    588  1.12    martin 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    589  1.12    martin 		    LPCIB_PCI_ACPI_CNTL, control);
    590   1.1   xtraeme 	}
    591   1.1   xtraeme 
    592   1.1   xtraeme 	/* Attach our PM timer with the generic acpipmtimer function */
    593  1.19    dyoung 	sc->sc_pmtimer = acpipmtimer_attach(self, sc->sc_iot, sc->sc_ioh,
    594   1.1   xtraeme 	    LPCIB_PM1_TMR, 0);
    595   1.1   xtraeme }
    596   1.1   xtraeme 
    597  1.19    dyoung static int
    598  1.19    dyoung pmtimer_unconfigure(device_t self, int flags)
    599  1.19    dyoung {
    600  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    601  1.19    dyoung 	int rc;
    602  1.19    dyoung 
    603  1.19    dyoung 	if (sc->sc_pmtimer != NULL &&
    604  1.19    dyoung 	    (rc = acpipmtimer_detach(sc->sc_pmtimer, flags)) != 0)
    605  1.19    dyoung 		return rc;
    606  1.19    dyoung 
    607  1.19    dyoung 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    608  1.19    dyoung 	    LPCIB_PCI_ACPI_CNTL, sc->sc_acpi_cntl);
    609  1.19    dyoung 
    610  1.19    dyoung 	return 0;
    611  1.19    dyoung }
    612  1.19    dyoung 
    613   1.1   xtraeme /*
    614   1.1   xtraeme  * Initialize the watchdog timer.
    615   1.1   xtraeme  */
    616   1.1   xtraeme static void
    617   1.9   xtraeme tcotimer_configure(device_t self)
    618   1.1   xtraeme {
    619   1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    620   1.1   xtraeme 	uint32_t ioreg;
    621   1.1   xtraeme 	unsigned int period;
    622   1.1   xtraeme 
    623  1.13      yamt 	/* Explicitly stop the TCO timer. */
    624  1.13      yamt 	tcotimer_stop(sc);
    625  1.13      yamt 
    626  1.13      yamt 	/*
    627  1.13      yamt 	 * Enable TCO timeout SMI only if the hardware reset does not
    628  1.13      yamt 	 * work. We don't know what the SMBIOS does.
    629  1.13      yamt 	 */
    630  1.13      yamt 	ioreg = bus_space_read_4(sc->sc_iot, sc->sc_ioh, LPCIB_SMI_EN);
    631  1.13      yamt 	ioreg &= ~LPCIB_SMI_EN_TCO_EN;
    632  1.13      yamt 
    633   1.1   xtraeme 	/*
    634   1.4   xtraeme 	 * Clear the No Reboot (NR) bit. If this fails, enabling the TCO_EN bit
    635   1.1   xtraeme 	 * in the SMI_EN register is the last chance.
    636   1.1   xtraeme 	 */
    637   1.9   xtraeme 	if (tcotimer_disable_noreboot(self)) {
    638   1.1   xtraeme 		ioreg |= LPCIB_SMI_EN_TCO_EN;
    639  1.13      yamt 	}
    640  1.13      yamt 	if ((ioreg & LPCIB_SMI_EN_GBL_SMI_EN) != 0) {
    641   1.1   xtraeme 		bus_space_write_4(sc->sc_iot, sc->sc_ioh, LPCIB_SMI_EN, ioreg);
    642   1.1   xtraeme 	}
    643   1.1   xtraeme 
    644   1.1   xtraeme 	/* Reset the watchdog status registers. */
    645   1.1   xtraeme 	tcotimer_status_reset(sc);
    646   1.1   xtraeme 
    647   1.1   xtraeme 	/*
    648   1.1   xtraeme 	 * Register the driver with the sysmon watchdog framework.
    649   1.1   xtraeme 	 */
    650   1.9   xtraeme 	sc->sc_smw.smw_name = device_xname(self);
    651   1.1   xtraeme 	sc->sc_smw.smw_cookie = sc;
    652   1.1   xtraeme 	sc->sc_smw.smw_setmode = tcotimer_setmode;
    653   1.1   xtraeme 	sc->sc_smw.smw_tickle = tcotimer_tickle;
    654   1.6  jmcneill 	if (sc->sc_has_rcba)
    655   1.1   xtraeme 		period = LPCIB_TCOTIMER2_MAX_TICK;
    656   1.1   xtraeme 	else
    657   1.1   xtraeme 		period = LPCIB_TCOTIMER_MAX_TICK;
    658   1.1   xtraeme 	sc->sc_smw.smw_period = lpcib_tcotimer_tick_to_second(period);
    659   1.1   xtraeme 
    660   1.1   xtraeme 	if (sysmon_wdog_register(&sc->sc_smw)) {
    661   1.9   xtraeme 		aprint_error_dev(self, "unable to register TCO timer"
    662   1.9   xtraeme 		       "as a sysmon watchdog device.\n");
    663   1.1   xtraeme 		return;
    664   1.1   xtraeme 	}
    665   1.1   xtraeme 
    666   1.9   xtraeme 	aprint_verbose_dev(self, "TCO (watchdog) timer configured.\n");
    667   1.1   xtraeme }
    668   1.1   xtraeme 
    669  1.19    dyoung static int
    670  1.19    dyoung tcotimer_unconfigure(device_t self, int flags)
    671  1.19    dyoung {
    672  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    673  1.19    dyoung 	int rc;
    674  1.19    dyoung 
    675  1.19    dyoung 	if ((rc = sysmon_wdog_unregister(&sc->sc_smw)) != 0) {
    676  1.19    dyoung 		if (rc == ERESTART)
    677  1.19    dyoung 			rc = EINTR;
    678  1.19    dyoung 		return rc;
    679  1.19    dyoung 	}
    680  1.19    dyoung 
    681  1.19    dyoung 	/* Explicitly stop the TCO timer. */
    682  1.19    dyoung 	tcotimer_stop(sc);
    683  1.19    dyoung 
    684  1.19    dyoung 	/* XXX Set No Reboot? */
    685  1.19    dyoung 
    686  1.19    dyoung 	return 0;
    687  1.19    dyoung }
    688  1.19    dyoung 
    689  1.19    dyoung 
    690   1.1   xtraeme /*
    691   1.1   xtraeme  * Sysmon watchdog callbacks.
    692   1.1   xtraeme  */
    693   1.1   xtraeme static int
    694   1.1   xtraeme tcotimer_setmode(struct sysmon_wdog *smw)
    695   1.1   xtraeme {
    696   1.1   xtraeme 	struct lpcib_softc *sc = smw->smw_cookie;
    697   1.1   xtraeme 	unsigned int period;
    698   1.1   xtraeme 	uint16_t ich6period = 0;
    699  1.18    bouyer 	uint8_t ich5period = 0;
    700   1.1   xtraeme 
    701   1.1   xtraeme 	if ((smw->smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED) {
    702   1.1   xtraeme 		/* Stop the TCO timer. */
    703   1.1   xtraeme 		tcotimer_stop(sc);
    704   1.1   xtraeme 	} else {
    705   1.1   xtraeme 		/*
    706   1.6  jmcneill 		 * ICH6 or newer are limited to 2s min and 613s max.
    707   1.1   xtraeme 		 * ICH5 or older are limited to 4s min and 39s max.
    708   1.1   xtraeme 		 */
    709  1.18    bouyer 		period = lpcib_tcotimer_second_to_tick(smw->smw_period);
    710   1.6  jmcneill 		if (sc->sc_has_rcba) {
    711  1.18    bouyer 			if (period < LPCIB_TCOTIMER2_MIN_TICK ||
    712  1.18    bouyer 			    period > LPCIB_TCOTIMER2_MAX_TICK)
    713   1.6  jmcneill 				return EINVAL;
    714   1.6  jmcneill 		} else {
    715  1.18    bouyer 			if (period < LPCIB_TCOTIMER_MIN_TICK ||
    716  1.18    bouyer 			    period > LPCIB_TCOTIMER_MAX_TICK)
    717   1.1   xtraeme 				return EINVAL;
    718   1.1   xtraeme 		}
    719   1.5   xtraeme 
    720   1.1   xtraeme 		/* Stop the TCO timer, */
    721   1.1   xtraeme 		tcotimer_stop(sc);
    722   1.1   xtraeme 
    723   1.1   xtraeme 		/* set the timeout, */
    724   1.6  jmcneill 		if (sc->sc_has_rcba) {
    725   1.1   xtraeme 			/* ICH6 or newer */
    726   1.1   xtraeme 			ich6period = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
    727   1.1   xtraeme 						      LPCIB_TCO_TMR2);
    728   1.1   xtraeme 			ich6period &= 0xfc00;
    729   1.1   xtraeme 			bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    730   1.1   xtraeme 					  LPCIB_TCO_TMR2, ich6period | period);
    731   1.1   xtraeme 		} else {
    732   1.1   xtraeme 			/* ICH5 or older */
    733  1.18    bouyer 			ich5period = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    734   1.1   xtraeme 						   LPCIB_TCO_TMR);
    735  1.18    bouyer 			ich5period &= 0xc0;
    736   1.1   xtraeme 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
    737  1.18    bouyer 					  LPCIB_TCO_TMR, ich5period | period);
    738   1.1   xtraeme 		}
    739   1.1   xtraeme 
    740   1.1   xtraeme 		/* and start/reload the timer. */
    741   1.1   xtraeme 		tcotimer_start(sc);
    742   1.1   xtraeme 		tcotimer_tickle(smw);
    743   1.1   xtraeme 	}
    744   1.1   xtraeme 
    745   1.1   xtraeme 	return 0;
    746   1.1   xtraeme }
    747   1.1   xtraeme 
    748   1.1   xtraeme static int
    749   1.1   xtraeme tcotimer_tickle(struct sysmon_wdog *smw)
    750   1.1   xtraeme {
    751   1.1   xtraeme 	struct lpcib_softc *sc = smw->smw_cookie;
    752   1.1   xtraeme 
    753   1.1   xtraeme 	/* any value is allowed */
    754   1.6  jmcneill 	if (sc->sc_has_rcba)
    755   1.6  jmcneill 		bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO_RLD, 1);
    756   1.6  jmcneill 	else
    757   1.1   xtraeme 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, LPCIB_TCO_RLD, 1);
    758   1.1   xtraeme 
    759   1.1   xtraeme 	return 0;
    760   1.1   xtraeme }
    761   1.1   xtraeme 
    762   1.1   xtraeme static void
    763   1.1   xtraeme tcotimer_stop(struct lpcib_softc *sc)
    764   1.1   xtraeme {
    765   1.1   xtraeme 	uint16_t ioreg;
    766   1.1   xtraeme 
    767   1.1   xtraeme 	ioreg = bus_space_read_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT);
    768   1.1   xtraeme 	ioreg |= LPCIB_TCO1_CNT_TCO_TMR_HLT;
    769   1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT, ioreg);
    770   1.1   xtraeme }
    771   1.1   xtraeme 
    772   1.1   xtraeme static void
    773   1.1   xtraeme tcotimer_start(struct lpcib_softc *sc)
    774   1.1   xtraeme {
    775   1.1   xtraeme 	uint16_t ioreg;
    776   1.1   xtraeme 
    777   1.1   xtraeme 	ioreg = bus_space_read_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT);
    778   1.1   xtraeme 	ioreg &= ~LPCIB_TCO1_CNT_TCO_TMR_HLT;
    779   1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_CNT, ioreg);
    780   1.1   xtraeme }
    781   1.1   xtraeme 
    782   1.1   xtraeme static void
    783   1.1   xtraeme tcotimer_status_reset(struct lpcib_softc *sc)
    784   1.1   xtraeme {
    785   1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO1_STS,
    786   1.1   xtraeme 			  LPCIB_TCO1_STS_TIMEOUT);
    787   1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO2_STS,
    788   1.1   xtraeme 			  LPCIB_TCO2_STS_BOOT_STS);
    789   1.1   xtraeme 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, LPCIB_TCO2_STS,
    790   1.1   xtraeme 			  LPCIB_TCO2_STS_SECONDS_TO_STS);
    791   1.1   xtraeme }
    792   1.1   xtraeme 
    793   1.1   xtraeme /*
    794   1.4   xtraeme  * Clear the No Reboot (NR) bit, this enables reboots when the timer
    795   1.4   xtraeme  * reaches the timeout for the second time.
    796   1.1   xtraeme  */
    797   1.1   xtraeme static int
    798   1.9   xtraeme tcotimer_disable_noreboot(device_t self)
    799   1.1   xtraeme {
    800   1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    801   1.1   xtraeme 
    802   1.6  jmcneill 	if (sc->sc_has_rcba) {
    803   1.6  jmcneill 		uint32_t status;
    804   1.6  jmcneill 
    805   1.9   xtraeme 		status = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    806   1.9   xtraeme 		    LPCIB_GCS_OFFSET);
    807   1.6  jmcneill 		status &= ~LPCIB_GCS_NO_REBOOT;
    808   1.9   xtraeme 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah,
    809   1.9   xtraeme 		    LPCIB_GCS_OFFSET, status);
    810   1.9   xtraeme 		status = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
    811   1.9   xtraeme 		    LPCIB_GCS_OFFSET);
    812   1.6  jmcneill 		if (status & LPCIB_GCS_NO_REBOOT)
    813   1.6  jmcneill 			goto error;
    814   1.6  jmcneill 	} else {
    815   1.6  jmcneill 		pcireg_t pcireg;
    816   1.6  jmcneill 
    817  1.35   msaitoh 		pcireg = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    818   1.1   xtraeme 				       LPCIB_PCI_GEN_STA);
    819   1.1   xtraeme 		if (pcireg & LPCIB_PCI_GEN_STA_NO_REBOOT) {
    820   1.1   xtraeme 			/* TCO timeout reset is disabled; try to enable it */
    821   1.1   xtraeme 			pcireg &= ~LPCIB_PCI_GEN_STA_NO_REBOOT;
    822  1.12    martin 			pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    823   1.1   xtraeme 				       LPCIB_PCI_GEN_STA, pcireg);
    824   1.1   xtraeme 			if (pcireg & LPCIB_PCI_GEN_STA_NO_REBOOT)
    825   1.1   xtraeme 				goto error;
    826   1.1   xtraeme 		}
    827   1.1   xtraeme 	}
    828   1.1   xtraeme 
    829   1.1   xtraeme 	return 0;
    830   1.1   xtraeme error:
    831   1.9   xtraeme 	aprint_error_dev(self, "TCO timer reboot disabled by hardware; "
    832   1.9   xtraeme 	    "hope SMBIOS properly handles it.\n");
    833   1.1   xtraeme 	return EINVAL;
    834   1.1   xtraeme }
    835   1.1   xtraeme 
    836   1.1   xtraeme 
    837   1.1   xtraeme /*
    838   1.1   xtraeme  * Intel ICH SpeedStep support.
    839   1.1   xtraeme  */
    840   1.1   xtraeme #define SS_READ(sc, reg) \
    841   1.1   xtraeme 	bus_space_read_1((sc)->sc_iot, (sc)->sc_ioh, (reg))
    842   1.1   xtraeme #define SS_WRITE(sc, reg, val) \
    843   1.1   xtraeme 	bus_space_write_1((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
    844   1.1   xtraeme 
    845   1.1   xtraeme /*
    846   1.1   xtraeme  * Linux driver says that SpeedStep on older chipsets cause
    847   1.1   xtraeme  * lockups on Dell Inspiron 8000 and 8100.
    848  1.15       mrg  * It should also not be enabled on systems with the 82855GM
    849  1.15       mrg  * Hub, which typically have an EST-enabled CPU.
    850   1.1   xtraeme  */
    851   1.1   xtraeme static int
    852  1.29    dyoung speedstep_bad_hb_check(const struct pci_attach_args *pa)
    853   1.1   xtraeme {
    854   1.1   xtraeme 
    855   1.1   xtraeme 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82815_FULL_HUB &&
    856   1.1   xtraeme 	    PCI_REVISION(pa->pa_class) < 5)
    857   1.1   xtraeme 		return 1;
    858   1.1   xtraeme 
    859  1.15       mrg 	if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_INTEL_82855GM_MCH)
    860  1.15       mrg 		return 1;
    861  1.15       mrg 
    862   1.1   xtraeme 	return 0;
    863   1.1   xtraeme }
    864   1.1   xtraeme 
    865   1.1   xtraeme static void
    866   1.9   xtraeme speedstep_configure(device_t self)
    867   1.1   xtraeme {
    868   1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    869   1.1   xtraeme 	const struct sysctlnode	*node, *ssnode;
    870   1.1   xtraeme 	int rv;
    871   1.1   xtraeme 
    872   1.1   xtraeme 	/* Supported on ICH2-M, ICH3-M and ICH4-M.  */
    873  1.30   msaitoh 	if (PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801DBM_LPC ||
    874   1.6  jmcneill 	    PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801CAM_LPC ||
    875   1.6  jmcneill 	    (PCI_PRODUCT(sc->sc_pa.pa_id) == PCI_PRODUCT_INTEL_82801BAM_LPC &&
    876   1.6  jmcneill 	     pci_find_device(&sc->sc_pa, speedstep_bad_hb_check) == 0)) {
    877  1.19    dyoung 		pcireg_t pmcon;
    878   1.1   xtraeme 
    879   1.1   xtraeme 		/* Enable SpeedStep if it isn't already enabled. */
    880  1.12    martin 		pmcon = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    881   1.1   xtraeme 				      LPCIB_PCI_GEN_PMCON_1);
    882   1.1   xtraeme 		if ((pmcon & LPCIB_PCI_GEN_PMCON_1_SS_EN) == 0)
    883  1.12    martin 			pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    884   1.1   xtraeme 				       LPCIB_PCI_GEN_PMCON_1,
    885   1.1   xtraeme 				       pmcon | LPCIB_PCI_GEN_PMCON_1_SS_EN);
    886   1.1   xtraeme 
    887   1.1   xtraeme 		/* Put in machdep.speedstep_state (0 for low, 1 for high). */
    888  1.19    dyoung 		if ((rv = sysctl_createv(&sc->sc_log, 0, NULL, &node,
    889   1.1   xtraeme 		    CTLFLAG_PERMANENT, CTLTYPE_NODE, "machdep", NULL,
    890   1.1   xtraeme 		    NULL, 0, NULL, 0, CTL_MACHDEP, CTL_EOL)) != 0)
    891   1.1   xtraeme 			goto err;
    892   1.1   xtraeme 
    893   1.1   xtraeme 		/* CTLFLAG_ANYWRITE? kernel option like EST? */
    894  1.19    dyoung 		if ((rv = sysctl_createv(&sc->sc_log, 0, &node, &ssnode,
    895   1.1   xtraeme 		    CTLFLAG_READWRITE, CTLTYPE_INT, "speedstep_state", NULL,
    896   1.1   xtraeme 		    speedstep_sysctl_helper, 0, NULL, 0, CTL_CREATE,
    897   1.1   xtraeme 		    CTL_EOL)) != 0)
    898   1.1   xtraeme 			goto err;
    899   1.1   xtraeme 
    900   1.1   xtraeme 		/* XXX save the sc for IO tag/handle */
    901   1.1   xtraeme 		speedstep_cookie = sc;
    902   1.9   xtraeme 		aprint_verbose_dev(self, "SpeedStep enabled\n");
    903   1.1   xtraeme 	}
    904   1.1   xtraeme 
    905   1.1   xtraeme 	return;
    906   1.1   xtraeme 
    907   1.1   xtraeme err:
    908   1.1   xtraeme 	aprint_normal("%s: sysctl_createv failed (rv = %d)\n", __func__, rv);
    909   1.1   xtraeme }
    910   1.1   xtraeme 
    911  1.19    dyoung static void
    912  1.19    dyoung speedstep_unconfigure(device_t self)
    913  1.19    dyoung {
    914  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
    915  1.19    dyoung 
    916  1.19    dyoung 	sysctl_teardown(&sc->sc_log);
    917  1.19    dyoung 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    918  1.19    dyoung 	    LPCIB_PCI_GEN_PMCON_1, sc->sc_pmcon_orig);
    919  1.19    dyoung 
    920  1.19    dyoung 	speedstep_cookie = NULL;
    921  1.19    dyoung }
    922  1.19    dyoung 
    923   1.1   xtraeme /*
    924   1.1   xtraeme  * get/set the SpeedStep state: 0 == low power, 1 == high power.
    925   1.1   xtraeme  */
    926   1.1   xtraeme static int
    927   1.1   xtraeme speedstep_sysctl_helper(SYSCTLFN_ARGS)
    928   1.1   xtraeme {
    929   1.1   xtraeme 	struct sysctlnode	node;
    930   1.1   xtraeme 	struct lpcib_softc 	*sc = speedstep_cookie;
    931   1.1   xtraeme 	uint8_t			state, state2;
    932   1.1   xtraeme 	int			ostate, nstate, s, error = 0;
    933   1.1   xtraeme 
    934   1.1   xtraeme 	/*
    935   1.1   xtraeme 	 * We do the dance with spl's to avoid being at high ipl during
    936   1.1   xtraeme 	 * sysctl_lookup() which can both copyin and copyout.
    937   1.1   xtraeme 	 */
    938   1.1   xtraeme 	s = splserial();
    939   1.1   xtraeme 	state = SS_READ(sc, LPCIB_PM_SS_CNTL);
    940   1.1   xtraeme 	splx(s);
    941   1.1   xtraeme 	if ((state & LPCIB_PM_SS_STATE_LOW) == 0)
    942   1.1   xtraeme 		ostate = 1;
    943   1.1   xtraeme 	else
    944   1.1   xtraeme 		ostate = 0;
    945   1.1   xtraeme 	nstate = ostate;
    946   1.1   xtraeme 
    947   1.1   xtraeme 	node = *rnode;
    948   1.1   xtraeme 	node.sysctl_data = &nstate;
    949   1.1   xtraeme 
    950   1.1   xtraeme 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
    951   1.1   xtraeme 	if (error || newp == NULL)
    952   1.1   xtraeme 		goto out;
    953   1.1   xtraeme 
    954   1.1   xtraeme 	/* Only two states are available */
    955   1.1   xtraeme 	if (nstate != 0 && nstate != 1) {
    956   1.1   xtraeme 		error = EINVAL;
    957   1.1   xtraeme 		goto out;
    958   1.1   xtraeme 	}
    959   1.1   xtraeme 
    960   1.1   xtraeme 	s = splserial();
    961   1.1   xtraeme 	state2 = SS_READ(sc, LPCIB_PM_SS_CNTL);
    962   1.1   xtraeme 	if ((state2 & LPCIB_PM_SS_STATE_LOW) == 0)
    963   1.1   xtraeme 		ostate = 1;
    964   1.1   xtraeme 	else
    965   1.1   xtraeme 		ostate = 0;
    966   1.1   xtraeme 
    967   1.1   xtraeme 	if (ostate != nstate) {
    968   1.1   xtraeme 		uint8_t cntl;
    969   1.1   xtraeme 
    970   1.1   xtraeme 		if (nstate == 0)
    971   1.1   xtraeme 			state2 |= LPCIB_PM_SS_STATE_LOW;
    972   1.1   xtraeme 		else
    973   1.1   xtraeme 			state2 &= ~LPCIB_PM_SS_STATE_LOW;
    974   1.1   xtraeme 
    975   1.1   xtraeme 		/*
    976   1.1   xtraeme 		 * Must disable bus master arbitration during the change.
    977   1.1   xtraeme 		 */
    978   1.1   xtraeme 		cntl = SS_READ(sc, LPCIB_PM_CTRL);
    979   1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_CTRL, cntl | LPCIB_PM_SS_CNTL_ARB_DIS);
    980   1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_SS_CNTL, state2);
    981   1.1   xtraeme 		SS_WRITE(sc, LPCIB_PM_CTRL, cntl);
    982   1.1   xtraeme 	}
    983   1.1   xtraeme 	splx(s);
    984   1.1   xtraeme out:
    985   1.1   xtraeme 	return error;
    986   1.1   xtraeme }
    987   1.6  jmcneill 
    988   1.6  jmcneill static void
    989   1.9   xtraeme lpcib_hpet_configure(device_t self)
    990   1.6  jmcneill {
    991   1.9   xtraeme 	struct lpcib_softc *sc = device_private(self);
    992  1.31    jruoho 	struct lpcib_hpet_attach_args arg;
    993   1.6  jmcneill 	uint32_t hpet_reg, val;
    994   1.6  jmcneill 
    995   1.6  jmcneill 	if (sc->sc_has_ich5_hpet) {
    996  1.12    martin 		val = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
    997   1.9   xtraeme 		    LPCIB_PCI_GEN_CNTL);
    998   1.6  jmcneill 		switch (val & LPCIB_ICH5_HPTC_WIN_MASK) {
    999   1.6  jmcneill 		case LPCIB_ICH5_HPTC_0000:
   1000   1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_0000_BASE;
   1001   1.6  jmcneill 			break;
   1002   1.6  jmcneill 		case LPCIB_ICH5_HPTC_1000:
   1003   1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_1000_BASE;
   1004   1.6  jmcneill 			break;
   1005   1.6  jmcneill 		case LPCIB_ICH5_HPTC_2000:
   1006   1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_2000_BASE;
   1007   1.6  jmcneill 			break;
   1008   1.6  jmcneill 		case LPCIB_ICH5_HPTC_3000:
   1009   1.6  jmcneill 			hpet_reg = LPCIB_ICH5_HPTC_3000_BASE;
   1010   1.6  jmcneill 			break;
   1011   1.6  jmcneill 		default:
   1012   1.6  jmcneill 			return;
   1013   1.6  jmcneill 		}
   1014   1.6  jmcneill 		val |= sc->sc_hpet_reg | LPCIB_ICH5_HPTC_EN;
   1015  1.12    martin 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1016   1.9   xtraeme 		    LPCIB_PCI_GEN_CNTL, val);
   1017   1.6  jmcneill 	} else if (sc->sc_has_rcba) {
   1018   1.6  jmcneill 		val = bus_space_read_4(sc->sc_rcbat, sc->sc_rcbah,
   1019   1.6  jmcneill 		    LPCIB_RCBA_HPTC);
   1020   1.6  jmcneill 		switch (val & LPCIB_RCBA_HPTC_WIN_MASK) {
   1021   1.6  jmcneill 		case LPCIB_RCBA_HPTC_0000:
   1022   1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_0000_BASE;
   1023   1.6  jmcneill 			break;
   1024   1.6  jmcneill 		case LPCIB_RCBA_HPTC_1000:
   1025   1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_1000_BASE;
   1026   1.6  jmcneill 			break;
   1027   1.6  jmcneill 		case LPCIB_RCBA_HPTC_2000:
   1028   1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_2000_BASE;
   1029   1.6  jmcneill 			break;
   1030   1.6  jmcneill 		case LPCIB_RCBA_HPTC_3000:
   1031   1.6  jmcneill 			hpet_reg = LPCIB_RCBA_HPTC_3000_BASE;
   1032   1.6  jmcneill 			break;
   1033   1.6  jmcneill 		default:
   1034   1.6  jmcneill 			return;
   1035   1.6  jmcneill 		}
   1036   1.6  jmcneill 		val |= LPCIB_RCBA_HPTC_EN;
   1037   1.6  jmcneill 		bus_space_write_4(sc->sc_rcbat, sc->sc_rcbah, LPCIB_RCBA_HPTC,
   1038   1.6  jmcneill 		    val);
   1039   1.6  jmcneill 	} else {
   1040   1.6  jmcneill 		/* No HPET here */
   1041   1.6  jmcneill 		return;
   1042   1.6  jmcneill 	}
   1043   1.6  jmcneill 
   1044   1.6  jmcneill 	arg.hpet_mem_t = sc->sc_pa.pa_memt;
   1045   1.6  jmcneill 	arg.hpet_reg = hpet_reg;
   1046   1.6  jmcneill 
   1047  1.19    dyoung 	sc->sc_hpetbus = config_found_ia(self, "hpetichbus", &arg, NULL);
   1048  1.19    dyoung }
   1049  1.19    dyoung 
   1050  1.19    dyoung static int
   1051  1.19    dyoung lpcib_hpet_unconfigure(device_t self, int flags)
   1052  1.19    dyoung {
   1053  1.19    dyoung 	struct lpcib_softc *sc = device_private(self);
   1054  1.19    dyoung 	int rc;
   1055  1.19    dyoung 
   1056  1.19    dyoung 	if (sc->sc_hpetbus != NULL &&
   1057  1.19    dyoung 	    (rc = config_detach(sc->sc_hpetbus, flags)) != 0)
   1058  1.19    dyoung 		return rc;
   1059  1.19    dyoung 
   1060  1.19    dyoung 	return 0;
   1061   1.6  jmcneill }
   1062  1.20  jakllsch 
   1063  1.20  jakllsch #if NGPIO > 0
   1064  1.20  jakllsch static void
   1065  1.20  jakllsch lpcib_gpio_configure(device_t self)
   1066  1.20  jakllsch {
   1067  1.20  jakllsch 	struct lpcib_softc *sc = device_private(self);
   1068  1.20  jakllsch 	struct gpiobus_attach_args gba;
   1069  1.20  jakllsch 	pcireg_t gpio_cntl;
   1070  1.20  jakllsch 	uint32_t use, io, bit;
   1071  1.20  jakllsch 	int pin, shift, base_reg, cntl_reg, reg;
   1072  1.45   msaitoh 	int rv;
   1073  1.20  jakllsch 
   1074  1.20  jakllsch 	/* this implies ICH >= 6, and thus different mapreg */
   1075  1.20  jakllsch 	if (sc->sc_has_rcba) {
   1076  1.20  jakllsch 		base_reg = LPCIB_PCI_GPIO_BASE_ICH6;
   1077  1.20  jakllsch 		cntl_reg = LPCIB_PCI_GPIO_CNTL_ICH6;
   1078  1.20  jakllsch 	} else {
   1079  1.20  jakllsch 		base_reg = LPCIB_PCI_GPIO_BASE;
   1080  1.20  jakllsch 		cntl_reg = LPCIB_PCI_GPIO_CNTL;
   1081  1.20  jakllsch 	}
   1082  1.20  jakllsch 
   1083  1.20  jakllsch 	gpio_cntl = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1084  1.20  jakllsch 				  cntl_reg);
   1085  1.20  jakllsch 
   1086  1.20  jakllsch 	/* Is GPIO enabled? */
   1087  1.20  jakllsch 	if ((gpio_cntl & LPCIB_PCI_GPIO_CNTL_EN) == 0)
   1088  1.20  jakllsch 		return;
   1089  1.45   msaitoh 	/*
   1090  1.45   msaitoh 	 * The GPIO_BASE register is alike PCI BAR but not completely
   1091  1.45   msaitoh 	 * compatible with it. The PMBASE define the base address and the type
   1092  1.46   msaitoh 	 * but not describe the size. The value of the register may be lower
   1093  1.46   msaitoh 	 * than LPCIB_PCI_GPIO_SIZE. It makes impossible to use
   1094  1.46   msaitoh 	 * pci_mapreg_submap() because the function does range check.
   1095  1.45   msaitoh 	 */
   1096  1.46   msaitoh 	sc->sc_gpio_iot = sc->sc_pa.pa_iot;
   1097  1.46   msaitoh 	reg = pci_conf_read(sc->sc_pa.pa_pc, sc->sc_pa.pa_tag, base_reg);
   1098  1.46   msaitoh 	rv = bus_space_map(sc->sc_gpio_iot, PCI_MAPREG_IO_ADDR(reg),
   1099  1.46   msaitoh 	    LPCIB_PCI_GPIO_SIZE, 0, &sc->sc_gpio_ioh);
   1100  1.45   msaitoh 	if (rv != 0) {
   1101  1.45   msaitoh 		aprint_error_dev(self, "can't map general purpose i/o space(rv = %d)\n", rv);
   1102  1.20  jakllsch 		return;
   1103  1.20  jakllsch 	}
   1104  1.20  jakllsch 
   1105  1.20  jakllsch 	mutex_init(&sc->sc_gpio_mtx, MUTEX_DEFAULT, IPL_NONE);
   1106  1.20  jakllsch 
   1107  1.20  jakllsch 	for (pin = 0; pin < LPCIB_GPIO_NPINS; pin++) {
   1108  1.20  jakllsch 		sc->sc_gpio_pins[pin].pin_num = pin;
   1109  1.20  jakllsch 
   1110  1.20  jakllsch 		/* Read initial state */
   1111  1.20  jakllsch 		reg = (pin < 32) ? LPCIB_GPIO_GPIO_USE_SEL : LPCIB_GPIO_GPIO_USE_SEL2;
   1112  1.20  jakllsch 		use = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1113  1.20  jakllsch 		reg = (pin < 32) ? LPCIB_GPIO_GP_IO_SEL : LPCIB_GPIO_GP_IO_SEL;
   1114  1.20  jakllsch 		io = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, 4);
   1115  1.20  jakllsch 		shift = pin % 32;
   1116  1.20  jakllsch 		bit = __BIT(shift);
   1117  1.20  jakllsch 
   1118  1.20  jakllsch 		if ((use & bit) != 0) {
   1119  1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_caps =
   1120  1.20  jakllsch 			    GPIO_PIN_INPUT | GPIO_PIN_OUTPUT;
   1121  1.20  jakllsch 			if (pin < 32)
   1122  1.20  jakllsch 				sc->sc_gpio_pins[pin].pin_caps |=
   1123  1.20  jakllsch 				    GPIO_PIN_PULSATE;
   1124  1.20  jakllsch 			if ((io & bit) != 0)
   1125  1.20  jakllsch 				sc->sc_gpio_pins[pin].pin_flags =
   1126  1.20  jakllsch 				    GPIO_PIN_INPUT;
   1127  1.20  jakllsch 			else
   1128  1.20  jakllsch 				sc->sc_gpio_pins[pin].pin_flags =
   1129  1.20  jakllsch 				    GPIO_PIN_OUTPUT;
   1130  1.20  jakllsch 		} else
   1131  1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_caps = 0;
   1132  1.20  jakllsch 
   1133  1.20  jakllsch 		if (lpcib_gpio_pin_read(sc, pin) == 0)
   1134  1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_state = GPIO_PIN_LOW;
   1135  1.20  jakllsch 		else
   1136  1.20  jakllsch 			sc->sc_gpio_pins[pin].pin_state = GPIO_PIN_HIGH;
   1137  1.20  jakllsch 
   1138  1.20  jakllsch 	}
   1139  1.20  jakllsch 
   1140  1.20  jakllsch 	/* Create controller tag */
   1141  1.20  jakllsch 	sc->sc_gpio_gc.gp_cookie = sc;
   1142  1.20  jakllsch 	sc->sc_gpio_gc.gp_pin_read = lpcib_gpio_pin_read;
   1143  1.20  jakllsch 	sc->sc_gpio_gc.gp_pin_write = lpcib_gpio_pin_write;
   1144  1.20  jakllsch 	sc->sc_gpio_gc.gp_pin_ctl = lpcib_gpio_pin_ctl;
   1145  1.20  jakllsch 
   1146  1.20  jakllsch 	memset(&gba, 0, sizeof(gba));
   1147  1.20  jakllsch 
   1148  1.20  jakllsch 	gba.gba_gc = &sc->sc_gpio_gc;
   1149  1.20  jakllsch 	gba.gba_pins = sc->sc_gpio_pins;
   1150  1.20  jakllsch 	gba.gba_npins = LPCIB_GPIO_NPINS;
   1151  1.20  jakllsch 
   1152  1.20  jakllsch 	sc->sc_gpiobus = config_found_ia(self, "gpiobus", &gba, gpiobus_print);
   1153  1.20  jakllsch }
   1154  1.20  jakllsch 
   1155  1.20  jakllsch static int
   1156  1.20  jakllsch lpcib_gpio_unconfigure(device_t self, int flags)
   1157  1.20  jakllsch {
   1158  1.20  jakllsch 	struct lpcib_softc *sc = device_private(self);
   1159  1.20  jakllsch 	int rc;
   1160  1.20  jakllsch 
   1161  1.20  jakllsch 	if (sc->sc_gpiobus != NULL &&
   1162  1.20  jakllsch 	    (rc = config_detach(sc->sc_gpiobus, flags)) != 0)
   1163  1.20  jakllsch 		return rc;
   1164  1.20  jakllsch 
   1165  1.20  jakllsch 	mutex_destroy(&sc->sc_gpio_mtx);
   1166  1.20  jakllsch 
   1167  1.20  jakllsch 	bus_space_unmap(sc->sc_gpio_iot, sc->sc_gpio_ioh, sc->sc_gpio_ios);
   1168  1.20  jakllsch 
   1169  1.20  jakllsch 	return 0;
   1170  1.20  jakllsch }
   1171  1.20  jakllsch 
   1172  1.20  jakllsch static int
   1173  1.20  jakllsch lpcib_gpio_pin_read(void *arg, int pin)
   1174  1.20  jakllsch {
   1175  1.20  jakllsch 	struct lpcib_softc *sc = arg;
   1176  1.20  jakllsch 	uint32_t data;
   1177  1.20  jakllsch 	int reg, shift;
   1178  1.20  jakllsch 
   1179  1.20  jakllsch 	reg = (pin < 32) ? LPCIB_GPIO_GP_LVL : LPCIB_GPIO_GP_LVL2;
   1180  1.20  jakllsch 	shift = pin % 32;
   1181  1.20  jakllsch 
   1182  1.20  jakllsch 	mutex_enter(&sc->sc_gpio_mtx);
   1183  1.20  jakllsch 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1184  1.20  jakllsch 	mutex_exit(&sc->sc_gpio_mtx);
   1185  1.20  jakllsch 
   1186  1.20  jakllsch 	return (__SHIFTOUT(data, __BIT(shift)) ? GPIO_PIN_HIGH : GPIO_PIN_LOW);
   1187  1.20  jakllsch }
   1188  1.20  jakllsch 
   1189  1.20  jakllsch static void
   1190  1.20  jakllsch lpcib_gpio_pin_write(void *arg, int pin, int value)
   1191  1.20  jakllsch {
   1192  1.20  jakllsch 	struct lpcib_softc *sc = arg;
   1193  1.20  jakllsch 	uint32_t data;
   1194  1.20  jakllsch 	int reg, shift;
   1195  1.20  jakllsch 
   1196  1.20  jakllsch 	reg = (pin < 32) ? LPCIB_GPIO_GP_LVL : LPCIB_GPIO_GP_LVL2;
   1197  1.20  jakllsch 	shift = pin % 32;
   1198  1.20  jakllsch 
   1199  1.20  jakllsch 	mutex_enter(&sc->sc_gpio_mtx);
   1200  1.20  jakllsch 
   1201  1.20  jakllsch 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1202  1.20  jakllsch 
   1203  1.20  jakllsch 	if(value)
   1204  1.20  jakllsch 		data |= __BIT(shift);
   1205  1.20  jakllsch 	else
   1206  1.20  jakllsch 		data &= ~__BIT(shift);
   1207  1.20  jakllsch 
   1208  1.20  jakllsch 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1209  1.20  jakllsch 
   1210  1.20  jakllsch 	mutex_exit(&sc->sc_gpio_mtx);
   1211  1.20  jakllsch }
   1212  1.20  jakllsch 
   1213  1.20  jakllsch static void
   1214  1.20  jakllsch lpcib_gpio_pin_ctl(void *arg, int pin, int flags)
   1215  1.20  jakllsch {
   1216  1.20  jakllsch 	struct lpcib_softc *sc = arg;
   1217  1.20  jakllsch 	uint32_t data;
   1218  1.20  jakllsch 	int reg, shift;
   1219  1.20  jakllsch 
   1220  1.20  jakllsch 	shift = pin % 32;
   1221  1.20  jakllsch 	reg = (pin < 32) ? LPCIB_GPIO_GP_IO_SEL : LPCIB_GPIO_GP_IO_SEL2;
   1222  1.20  jakllsch 
   1223  1.20  jakllsch 	mutex_enter(&sc->sc_gpio_mtx);
   1224  1.20  jakllsch 
   1225  1.20  jakllsch 	data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1226  1.20  jakllsch 
   1227  1.20  jakllsch 	if (flags & GPIO_PIN_OUTPUT)
   1228  1.20  jakllsch 		data &= ~__BIT(shift);
   1229  1.20  jakllsch 
   1230  1.20  jakllsch 	if (flags & GPIO_PIN_INPUT)
   1231  1.20  jakllsch 		data |= __BIT(shift);
   1232  1.20  jakllsch 
   1233  1.20  jakllsch 	bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1234  1.20  jakllsch 
   1235  1.20  jakllsch 
   1236  1.20  jakllsch 	if (pin < 32) {
   1237  1.20  jakllsch 		reg = LPCIB_GPIO_GPO_BLINK;
   1238  1.20  jakllsch 		data = bus_space_read_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg);
   1239  1.20  jakllsch 
   1240  1.20  jakllsch 		if (flags & GPIO_PIN_PULSATE)
   1241  1.20  jakllsch 			data |= __BIT(shift);
   1242  1.20  jakllsch 		else
   1243  1.20  jakllsch 			data &= ~__BIT(shift);
   1244  1.20  jakllsch 
   1245  1.20  jakllsch 		bus_space_write_4(sc->sc_gpio_iot, sc->sc_gpio_ioh, reg, data);
   1246  1.20  jakllsch 	}
   1247  1.20  jakllsch 
   1248  1.20  jakllsch 	mutex_exit(&sc->sc_gpio_mtx);
   1249  1.20  jakllsch }
   1250  1.20  jakllsch #endif
   1251  1.25  jakllsch 
   1252  1.25  jakllsch #if NFWHRNG > 0
   1253  1.25  jakllsch static void
   1254  1.25  jakllsch lpcib_fwh_configure(device_t self)
   1255  1.25  jakllsch {
   1256  1.26  jakllsch 	struct lpcib_softc *sc;
   1257  1.26  jakllsch 	pcireg_t pr;
   1258  1.25  jakllsch 
   1259  1.26  jakllsch 	sc = device_private(self);
   1260  1.25  jakllsch 
   1261  1.25  jakllsch 	if (sc->sc_has_rcba) {
   1262  1.25  jakllsch 		/*
   1263  1.25  jakllsch 		 * Very unlikely to find a 82802 on a ICH6 or newer.
   1264  1.25  jakllsch 		 * Also the write enable register moved at that point.
   1265  1.25  jakllsch 		 */
   1266  1.25  jakllsch 		return;
   1267  1.25  jakllsch 	} else {
   1268  1.25  jakllsch 		/* Enable FWH write to identify FWH. */
   1269  1.25  jakllsch 		pr = pci_conf_read(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1270  1.26  jakllsch 		    LPCIB_PCI_BIOS_CNTL);
   1271  1.25  jakllsch 		pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1272  1.26  jakllsch 		    LPCIB_PCI_BIOS_CNTL, pr|LPCIB_PCI_BIOS_CNTL_BWE);
   1273  1.25  jakllsch 	}
   1274  1.25  jakllsch 
   1275  1.25  jakllsch 	sc->sc_fwhbus = config_found_ia(self, "fwhichbus", NULL, NULL);
   1276  1.25  jakllsch 
   1277  1.26  jakllsch 	/* restore previous write enable setting */
   1278  1.26  jakllsch 	pci_conf_write(sc->sc_pcib.sc_pc, sc->sc_pcib.sc_tag,
   1279  1.26  jakllsch 	    LPCIB_PCI_BIOS_CNTL, pr);
   1280  1.25  jakllsch }
   1281  1.25  jakllsch 
   1282  1.25  jakllsch static int
   1283  1.25  jakllsch lpcib_fwh_unconfigure(device_t self, int flags)
   1284  1.25  jakllsch {
   1285  1.25  jakllsch 	struct lpcib_softc *sc = device_private(self);
   1286  1.25  jakllsch 	int rc;
   1287  1.25  jakllsch 
   1288  1.25  jakllsch 	if (sc->sc_fwhbus != NULL &&
   1289  1.25  jakllsch 	    (rc = config_detach(sc->sc_fwhbus, flags)) != 0)
   1290  1.25  jakllsch 		return rc;
   1291  1.25  jakllsch 
   1292  1.25  jakllsch 	return 0;
   1293  1.25  jakllsch }
   1294  1.25  jakllsch #endif
   1295