1 1.51 jdolecek /* $NetBSD: pci_intr_machdep.c,v 1.51 2020/08/01 12:36:35 jdolecek Exp $ */ 2 1.1 bouyer 3 1.1 bouyer /*- 4 1.13 ad * Copyright (c) 1997, 1998, 2009 The NetBSD Foundation, Inc. 5 1.1 bouyer * All rights reserved. 6 1.1 bouyer * 7 1.1 bouyer * This code is derived from software contributed to The NetBSD Foundation 8 1.1 bouyer * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility, 9 1.1 bouyer * NASA Ames Research Center. 10 1.1 bouyer * 11 1.1 bouyer * Redistribution and use in source and binary forms, with or without 12 1.1 bouyer * modification, are permitted provided that the following conditions 13 1.1 bouyer * are met: 14 1.1 bouyer * 1. Redistributions of source code must retain the above copyright 15 1.1 bouyer * notice, this list of conditions and the following disclaimer. 16 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright 17 1.1 bouyer * notice, this list of conditions and the following disclaimer in the 18 1.1 bouyer * documentation and/or other materials provided with the distribution. 19 1.1 bouyer * 20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 21 1.1 bouyer * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 22 1.1 bouyer * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 23 1.1 bouyer * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 24 1.1 bouyer * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 1.1 bouyer * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 1.1 bouyer * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 1.1 bouyer * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 1.1 bouyer * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 1.1 bouyer * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 1.1 bouyer * POSSIBILITY OF SUCH DAMAGE. 31 1.1 bouyer */ 32 1.1 bouyer 33 1.1 bouyer /* 34 1.1 bouyer * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved. 35 1.1 bouyer * Copyright (c) 1994 Charles M. Hannum. All rights reserved. 36 1.1 bouyer * 37 1.1 bouyer * Redistribution and use in source and binary forms, with or without 38 1.1 bouyer * modification, are permitted provided that the following conditions 39 1.1 bouyer * are met: 40 1.1 bouyer * 1. Redistributions of source code must retain the above copyright 41 1.1 bouyer * notice, this list of conditions and the following disclaimer. 42 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright 43 1.1 bouyer * notice, this list of conditions and the following disclaimer in the 44 1.1 bouyer * documentation and/or other materials provided with the distribution. 45 1.1 bouyer * 3. All advertising materials mentioning features or use of this software 46 1.1 bouyer * must display the following acknowledgement: 47 1.1 bouyer * This product includes software developed by Charles M. Hannum. 48 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products 49 1.1 bouyer * derived from this software without specific prior written permission. 50 1.1 bouyer * 51 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 52 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 53 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 54 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 55 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 56 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 57 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 58 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 59 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 60 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 61 1.1 bouyer */ 62 1.1 bouyer 63 1.1 bouyer /* 64 1.1 bouyer * Machine-specific functions for PCI autoconfiguration. 65 1.1 bouyer * 66 1.1 bouyer * On PCs, there are two methods of generating PCI configuration cycles. 67 1.1 bouyer * We try to detect the appropriate mechanism for this machine and set 68 1.1 bouyer * up a few function pointers to access the correct method directly. 69 1.1 bouyer * 70 1.1 bouyer * The configuration method can be hard-coded in the config file by 71 1.1 bouyer * using `options PCI_CONF_MODE=N', where `N' is the configuration mode 72 1.1 bouyer * as defined section 3.6.4.1, `Generating Configuration Cycles'. 73 1.1 bouyer */ 74 1.1 bouyer 75 1.1 bouyer #include <sys/cdefs.h> 76 1.51 jdolecek __KERNEL_RCSID(0, "$NetBSD: pci_intr_machdep.c,v 1.51 2020/08/01 12:36:35 jdolecek Exp $"); 77 1.1 bouyer 78 1.1 bouyer #include <sys/types.h> 79 1.1 bouyer #include <sys/param.h> 80 1.1 bouyer #include <sys/time.h> 81 1.1 bouyer #include <sys/systm.h> 82 1.28 knakahar #include <sys/cpu.h> 83 1.1 bouyer #include <sys/errno.h> 84 1.1 bouyer #include <sys/device.h> 85 1.7 ad #include <sys/intr.h> 86 1.28 knakahar #include <sys/kmem.h> 87 1.1 bouyer 88 1.1 bouyer #include "ioapic.h" 89 1.1 bouyer #include "eisa.h" 90 1.14 jmcneill #include "acpica.h" 91 1.1 bouyer #include "opt_mpbios.h" 92 1.2 christos #include "opt_acpi.h" 93 1.51 jdolecek #include "opt_pci.h" 94 1.51 jdolecek 95 1.51 jdolecek #include <dev/pci/pcivar.h> 96 1.1 bouyer 97 1.26 dyoung #include <machine/i82489reg.h> 98 1.26 dyoung 99 1.14 jmcneill #if NIOAPIC > 0 || NACPICA > 0 100 1.22 dyoung #include <machine/i82093reg.h> 101 1.1 bouyer #include <machine/i82093var.h> 102 1.2 christos #include <machine/mpconfig.h> 103 1.1 bouyer #include <machine/mpbiosvar.h> 104 1.1 bouyer #include <machine/pic.h> 105 1.31 knakahar #include <x86/pci/pci_msi_machdep.h> 106 1.48 cherry #else 107 1.48 cherry #include <machine/i82093var.h> 108 1.1 bouyer #endif 109 1.1 bouyer 110 1.1 bouyer #ifdef MPBIOS 111 1.1 bouyer #include <machine/mpbiosvar.h> 112 1.1 bouyer #endif 113 1.1 bouyer 114 1.14 jmcneill #if NACPICA > 0 115 1.1 bouyer #include <machine/mpacpi.h> 116 1.1 bouyer #endif 117 1.1 bouyer 118 1.1 bouyer int 119 1.19 dyoung pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp) 120 1.1 bouyer { 121 1.29 knakahar pci_intr_pin_t pin = pa->pa_intrpin; 122 1.29 knakahar pci_intr_line_t line = pa->pa_intrline; 123 1.23 dyoung pci_chipset_tag_t ipc, pc = pa->pa_pc; 124 1.14 jmcneill #if NIOAPIC > 0 || NACPICA > 0 125 1.29 knakahar pci_intr_pin_t rawpin = pa->pa_rawintrpin; 126 1.1 bouyer int bus, dev, func; 127 1.1 bouyer #endif 128 1.1 bouyer 129 1.23 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) { 130 1.23 dyoung if ((ipc->pc_present & PCI_OVERRIDE_INTR_MAP) == 0) 131 1.23 dyoung continue; 132 1.23 dyoung return (*ipc->pc_ov->ov_intr_map)(ipc->pc_ctx, pa, ihp); 133 1.16 dyoung } 134 1.15 dyoung 135 1.1 bouyer if (pin == 0) { 136 1.1 bouyer /* No IRQ used. */ 137 1.1 bouyer goto bad; 138 1.1 bouyer } 139 1.1 bouyer 140 1.2 christos *ihp = 0; 141 1.2 christos 142 1.1 bouyer if (pin > PCI_INTERRUPT_PIN_MAX) { 143 1.13 ad aprint_normal("pci_intr_map: bad interrupt pin %d\n", pin); 144 1.1 bouyer goto bad; 145 1.1 bouyer } 146 1.1 bouyer 147 1.14 jmcneill #if NIOAPIC > 0 || NACPICA > 0 148 1.24 yamt KASSERT(rawpin >= PCI_INTERRUPT_PIN_A); 149 1.24 yamt KASSERT(rawpin <= PCI_INTERRUPT_PIN_D); 150 1.1 bouyer pci_decompose_tag(pc, pa->pa_tag, &bus, &dev, &func); 151 1.1 bouyer if (mp_busses != NULL) { 152 1.25 yamt /* 153 1.25 yamt * Note: PCI_INTERRUPT_PIN_A == 1 where intr_find_mpmapping 154 1.25 yamt * wants pci bus_pin encoding which uses INT_A == 0. 155 1.25 yamt */ 156 1.24 yamt if (intr_find_mpmapping(bus, 157 1.24 yamt (dev << 2) | (rawpin - PCI_INTERRUPT_PIN_A), ihp) == 0) { 158 1.24 yamt if (APIC_IRQ_LEGACY_IRQ(*ihp) == 0) 159 1.2 christos *ihp |= line; 160 1.1 bouyer return 0; 161 1.1 bouyer } 162 1.1 bouyer /* 163 1.1 bouyer * No explicit PCI mapping found. This is not fatal, 164 1.1 bouyer * we'll try the ISA (or possibly EISA) mappings next. 165 1.1 bouyer */ 166 1.1 bouyer } 167 1.1 bouyer #endif 168 1.1 bouyer 169 1.1 bouyer /* 170 1.1 bouyer * Section 6.2.4, `Miscellaneous Functions', says that 255 means 171 1.1 bouyer * `unknown' or `no connection' on a PC. We assume that a device with 172 1.1 bouyer * `no connection' either doesn't have an interrupt (in which case the 173 1.1 bouyer * pin number should be 0, and would have been noticed above), or 174 1.1 bouyer * wasn't configured by the BIOS (in which case we punt, since there's 175 1.1 bouyer * no real way we can know how the interrupt lines are mapped in the 176 1.1 bouyer * hardware). 177 1.1 bouyer * 178 1.1 bouyer * XXX 179 1.1 bouyer * Since IRQ 0 is only used by the clock, and we can't actually be sure 180 1.1 bouyer * that the BIOS did its job, we also recognize that as meaning that 181 1.1 bouyer * the BIOS has not configured the device. 182 1.1 bouyer */ 183 1.1 bouyer if (line == 0 || line == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) { 184 1.13 ad aprint_normal("pci_intr_map: no mapping for pin %c (line=%02x)\n", 185 1.1 bouyer '@' + pin, line); 186 1.1 bouyer goto bad; 187 1.1 bouyer } else { 188 1.1 bouyer if (line >= NUM_LEGACY_IRQS) { 189 1.13 ad aprint_normal("pci_intr_map: bad interrupt line %d\n", line); 190 1.1 bouyer goto bad; 191 1.1 bouyer } 192 1.1 bouyer if (line == 2) { 193 1.13 ad aprint_normal("pci_intr_map: changed line 2 to line 9\n"); 194 1.1 bouyer line = 9; 195 1.1 bouyer } 196 1.1 bouyer } 197 1.14 jmcneill #if NIOAPIC > 0 || NACPICA > 0 198 1.1 bouyer if (mp_busses != NULL) { 199 1.1 bouyer if (intr_find_mpmapping(mp_isa_bus, line, ihp) == 0) { 200 1.2 christos if ((*ihp & 0xff) == 0) 201 1.2 christos *ihp |= line; 202 1.1 bouyer return 0; 203 1.1 bouyer } 204 1.1 bouyer #if NEISA > 0 205 1.1 bouyer if (intr_find_mpmapping(mp_eisa_bus, line, ihp) == 0) { 206 1.2 christos if ((*ihp & 0xff) == 0) 207 1.2 christos *ihp |= line; 208 1.1 bouyer return 0; 209 1.1 bouyer } 210 1.1 bouyer #endif 211 1.13 ad aprint_normal("pci_intr_map: bus %d dev %d func %d pin %d; line %d\n", 212 1.1 bouyer bus, dev, func, pin, line); 213 1.13 ad aprint_normal("pci_intr_map: no MP mapping found\n"); 214 1.1 bouyer } 215 1.1 bouyer #endif 216 1.1 bouyer 217 1.1 bouyer *ihp = line; 218 1.1 bouyer return 0; 219 1.1 bouyer 220 1.1 bouyer bad: 221 1.1 bouyer *ihp = -1; 222 1.1 bouyer return 1; 223 1.1 bouyer } 224 1.1 bouyer 225 1.1 bouyer const char * 226 1.27 christos pci_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih, char *buf, 227 1.27 christos size_t len) 228 1.1 bouyer { 229 1.23 dyoung pci_chipset_tag_t ipc; 230 1.17 dyoung 231 1.23 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) { 232 1.23 dyoung if ((ipc->pc_present & PCI_OVERRIDE_INTR_STRING) == 0) 233 1.23 dyoung continue; 234 1.27 christos return (*ipc->pc_ov->ov_intr_string)(ipc->pc_ctx, pc, ih, 235 1.27 christos buf, len); 236 1.16 dyoung } 237 1.15 dyoung 238 1.50 msaitoh #if defined(__HAVE_PCI_MSI_MSIX) 239 1.33 knakahar if (INT_VIA_MSI(ih)) 240 1.33 knakahar return x86_pci_msi_string(pc, ih, buf, len); 241 1.48 cherry #endif 242 1.33 knakahar 243 1.27 christos return intr_string(ih & ~MPSAFE_MASK, buf, len); 244 1.1 bouyer } 245 1.1 bouyer 246 1.1 bouyer 247 1.1 bouyer const struct evcnt * 248 1.6 christos pci_intr_evcnt(pci_chipset_tag_t pc, pci_intr_handle_t ih) 249 1.1 bouyer { 250 1.23 dyoung pci_chipset_tag_t ipc; 251 1.1 bouyer 252 1.23 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) { 253 1.23 dyoung if ((ipc->pc_present & PCI_OVERRIDE_INTR_EVCNT) == 0) 254 1.23 dyoung continue; 255 1.23 dyoung return (*ipc->pc_ov->ov_intr_evcnt)(ipc->pc_ctx, pc, ih); 256 1.16 dyoung } 257 1.15 dyoung 258 1.1 bouyer /* XXX for now, no evcnt parent reported */ 259 1.1 bouyer return NULL; 260 1.1 bouyer } 261 1.1 bouyer 262 1.11 ad int 263 1.11 ad pci_intr_setattr(pci_chipset_tag_t pc, pci_intr_handle_t *ih, 264 1.11 ad int attr, uint64_t data) 265 1.11 ad { 266 1.11 ad 267 1.11 ad switch (attr) { 268 1.11 ad case PCI_INTR_MPSAFE: 269 1.11 ad if (data) { 270 1.50 msaitoh *ih |= MPSAFE_MASK; 271 1.11 ad } else { 272 1.50 msaitoh *ih &= ~MPSAFE_MASK; 273 1.11 ad } 274 1.11 ad /* XXX Set live if already mapped. */ 275 1.11 ad return 0; 276 1.11 ad default: 277 1.11 ad return ENODEV; 278 1.11 ad } 279 1.11 ad } 280 1.11 ad 281 1.42 knakahar static int 282 1.42 knakahar pci_intr_find_intx_irq(pci_intr_handle_t ih, int *irq, struct pic **pic, 283 1.42 knakahar int *pin) 284 1.42 knakahar { 285 1.42 knakahar 286 1.42 knakahar KASSERT(irq != NULL); 287 1.42 knakahar KASSERT(pic != NULL); 288 1.42 knakahar KASSERT(pin != NULL); 289 1.42 knakahar 290 1.42 knakahar *pic = &i8259_pic; 291 1.42 knakahar *pin = *irq = APIC_IRQ_LEGACY_IRQ(ih); 292 1.42 knakahar 293 1.42 knakahar #if NIOAPIC > 0 294 1.42 knakahar if (ih & APIC_INT_VIA_APIC) { 295 1.42 knakahar struct ioapic_softc *ioapic; 296 1.42 knakahar 297 1.42 knakahar ioapic = ioapic_find(APIC_IRQ_APIC(ih)); 298 1.42 knakahar if (ioapic == NULL) 299 1.42 knakahar return ENOENT; 300 1.42 knakahar *pic = &ioapic->sc_pic; 301 1.42 knakahar *pin = APIC_IRQ_PIN(ih); 302 1.45 cherry *irq = APIC_IRQ_LEGACY_IRQ(ih); 303 1.45 cherry if (*irq < 0 || *irq >= NUM_LEGACY_IRQS) 304 1.45 cherry *irq = -1; 305 1.42 knakahar } 306 1.42 knakahar #endif 307 1.42 knakahar 308 1.42 knakahar return 0; 309 1.42 knakahar } 310 1.42 knakahar 311 1.39 knakahar static void * 312 1.39 knakahar pci_intr_establish_xname_internal(pci_chipset_tag_t pc, pci_intr_handle_t ih, 313 1.37 knakahar int level, int (*func)(void *), void *arg, const char *xname) 314 1.1 bouyer { 315 1.1 bouyer int pin, irq; 316 1.1 bouyer struct pic *pic; 317 1.11 ad bool mpsafe; 318 1.23 dyoung pci_chipset_tag_t ipc; 319 1.1 bouyer 320 1.23 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) { 321 1.23 dyoung if ((ipc->pc_present & PCI_OVERRIDE_INTR_ESTABLISH) == 0) 322 1.23 dyoung continue; 323 1.23 dyoung return (*ipc->pc_ov->ov_intr_establish)(ipc->pc_ctx, 324 1.23 dyoung pc, ih, level, func, arg); 325 1.16 dyoung } 326 1.15 dyoung 327 1.48 cherry 328 1.48 cherry #ifdef __HAVE_PCI_MSI_MSIX 329 1.31 knakahar if (INT_VIA_MSI(ih)) { 330 1.31 knakahar if (MSI_INT_IS_MSIX(ih)) 331 1.37 knakahar return x86_pci_msix_establish(pc, ih, level, func, arg, 332 1.37 knakahar xname); 333 1.31 knakahar else 334 1.37 knakahar return x86_pci_msi_establish(pc, ih, level, func, arg, 335 1.37 knakahar xname); 336 1.31 knakahar } 337 1.48 cherry #endif 338 1.42 knakahar if (pci_intr_find_intx_irq(ih, &irq, &pic, &pin)) { 339 1.42 knakahar aprint_normal("%s: bad pic %d\n", __func__, 340 1.42 knakahar APIC_IRQ_APIC(ih)); 341 1.42 knakahar return NULL; 342 1.42 knakahar } 343 1.42 knakahar 344 1.11 ad mpsafe = ((ih & MPSAFE_MASK) != 0); 345 1.1 bouyer 346 1.37 knakahar return intr_establish_xname(irq, pic, pin, IST_LEVEL, level, func, arg, 347 1.37 knakahar mpsafe, xname); 348 1.37 knakahar } 349 1.37 knakahar 350 1.37 knakahar void * 351 1.37 knakahar pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, 352 1.37 knakahar int level, int (*func)(void *), void *arg) 353 1.37 knakahar { 354 1.37 knakahar 355 1.39 knakahar return pci_intr_establish_xname_internal(pc, ih, level, func, arg, "unknown"); 356 1.39 knakahar } 357 1.39 knakahar 358 1.39 knakahar void * 359 1.39 knakahar pci_intr_establish_xname(pci_chipset_tag_t pc, pci_intr_handle_t ih, 360 1.39 knakahar int level, int (*func)(void *), void *arg, const char *xname) 361 1.39 knakahar { 362 1.39 knakahar 363 1.39 knakahar return pci_intr_establish_xname_internal(pc, ih, level, func, arg, xname); 364 1.1 bouyer } 365 1.39 knakahar 366 1.1 bouyer 367 1.1 bouyer void 368 1.6 christos pci_intr_disestablish(pci_chipset_tag_t pc, void *cookie) 369 1.1 bouyer { 370 1.23 dyoung pci_chipset_tag_t ipc; 371 1.1 bouyer 372 1.23 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) { 373 1.23 dyoung if ((ipc->pc_present & PCI_OVERRIDE_INTR_DISESTABLISH) == 0) 374 1.23 dyoung continue; 375 1.23 dyoung (*ipc->pc_ov->ov_intr_disestablish)(ipc->pc_ctx, pc, cookie); 376 1.23 dyoung return; 377 1.15 dyoung } 378 1.15 dyoung 379 1.31 knakahar /* MSI/MSI-X processing is switched in intr_disestablish(). */ 380 1.1 bouyer intr_disestablish(cookie); 381 1.1 bouyer } 382 1.20 drochner 383 1.20 drochner #if NIOAPIC > 0 384 1.39 knakahar #ifdef __HAVE_PCI_MSI_MSIX 385 1.34 knakahar pci_intr_type_t 386 1.38 knakahar pci_intr_type(pci_chipset_tag_t pc, pci_intr_handle_t ih) 387 1.34 knakahar { 388 1.34 knakahar 389 1.34 knakahar if (INT_VIA_MSI(ih)) { 390 1.34 knakahar if (MSI_INT_IS_MSIX(ih)) 391 1.34 knakahar return PCI_INTR_TYPE_MSIX; 392 1.34 knakahar else 393 1.34 knakahar return PCI_INTR_TYPE_MSI; 394 1.34 knakahar } else { 395 1.34 knakahar return PCI_INTR_TYPE_INTX; 396 1.34 knakahar } 397 1.34 knakahar } 398 1.34 knakahar 399 1.42 knakahar static const char * 400 1.42 knakahar x86_pci_intx_create_intrid(pci_chipset_tag_t pc, pci_intr_handle_t ih, char *buf, 401 1.42 knakahar size_t len) 402 1.42 knakahar { 403 1.49 cherry #if !defined(XENPV) 404 1.42 knakahar int pin, irq; 405 1.42 knakahar struct pic *pic; 406 1.42 knakahar 407 1.42 knakahar KASSERT(!INT_VIA_MSI(ih)); 408 1.42 knakahar 409 1.42 knakahar pic = &i8259_pic; 410 1.42 knakahar pin = irq = APIC_IRQ_LEGACY_IRQ(ih); 411 1.42 knakahar 412 1.42 knakahar if (pci_intr_find_intx_irq(ih, &irq, &pic, &pin)) { 413 1.42 knakahar aprint_normal("%s: bad pic %d\n", __func__, 414 1.42 knakahar APIC_IRQ_APIC(ih)); 415 1.42 knakahar return NULL; 416 1.42 knakahar } 417 1.42 knakahar 418 1.42 knakahar return intr_create_intrid(irq, pic, pin, buf, len); 419 1.42 knakahar #else 420 1.42 knakahar return pci_intr_string(pc, ih, buf, len); 421 1.49 cherry #endif /* !XENPV */ 422 1.42 knakahar } 423 1.42 knakahar 424 1.32 knakahar static void 425 1.32 knakahar x86_pci_intx_release(pci_chipset_tag_t pc, pci_intr_handle_t *pih) 426 1.32 knakahar { 427 1.32 knakahar char intrstr_buf[INTRIDBUF]; 428 1.32 knakahar const char *intrstr; 429 1.32 knakahar 430 1.32 knakahar intrstr = pci_intr_string(NULL, *pih, intrstr_buf, sizeof(intrstr_buf)); 431 1.32 knakahar mutex_enter(&cpu_lock); 432 1.32 knakahar intr_free_io_intrsource(intrstr); 433 1.32 knakahar mutex_exit(&cpu_lock); 434 1.32 knakahar 435 1.32 knakahar kmem_free(pih, sizeof(*pih)); 436 1.32 knakahar } 437 1.32 knakahar 438 1.30 knakahar int 439 1.30 knakahar pci_intx_alloc(const struct pci_attach_args *pa, pci_intr_handle_t **pih) 440 1.20 drochner { 441 1.30 knakahar struct intrsource *isp; 442 1.30 knakahar pci_intr_handle_t *handle; 443 1.30 knakahar int error; 444 1.30 knakahar char intrstr_buf[INTRIDBUF]; 445 1.30 knakahar const char *intrstr; 446 1.30 knakahar 447 1.30 knakahar handle = kmem_zalloc(sizeof(*handle), KM_SLEEP); 448 1.30 knakahar if (pci_intr_map(pa, handle) != 0) { 449 1.30 knakahar aprint_normal("cannot set up pci_intr_handle_t\n"); 450 1.30 knakahar error = EINVAL; 451 1.30 knakahar goto error; 452 1.30 knakahar } 453 1.30 knakahar 454 1.42 knakahar /* 455 1.42 knakahar * must be the same intrstr as intr_establish_xname() 456 1.42 knakahar */ 457 1.42 knakahar intrstr = x86_pci_intx_create_intrid(pa->pa_pc, *handle, intrstr_buf, 458 1.42 knakahar sizeof(intrstr_buf)); 459 1.30 knakahar mutex_enter(&cpu_lock); 460 1.30 knakahar isp = intr_allocate_io_intrsource(intrstr); 461 1.30 knakahar mutex_exit(&cpu_lock); 462 1.30 knakahar if (isp == NULL) { 463 1.30 knakahar aprint_normal("can't allocate io_intersource\n"); 464 1.30 knakahar error = ENOMEM; 465 1.30 knakahar goto error; 466 1.30 knakahar } 467 1.20 drochner 468 1.30 knakahar *pih = handle; 469 1.30 knakahar return 0; 470 1.20 drochner 471 1.30 knakahar error: 472 1.30 knakahar kmem_free(handle, sizeof(*handle)); 473 1.30 knakahar return error; 474 1.20 drochner } 475 1.20 drochner 476 1.34 knakahar /* 477 1.34 knakahar * Interrupt handler allocation utility. This function calls each allocation 478 1.34 knakahar * function as specified by arguments. 479 1.34 knakahar * Currently callee functions are pci_intx_alloc(), pci_msi_alloc_exact(), 480 1.34 knakahar * and pci_msix_alloc_exact(). 481 1.34 knakahar * pa : pci_attach_args 482 1.34 knakahar * ihps : interrupt handlers 483 1.34 knakahar * counts : The array of number of required interrupt handlers. 484 1.34 knakahar * It is overwritten by allocated the number of handlers. 485 1.34 knakahar * CAUTION: The size of counts[] must be PCI_INTR_TYPE_SIZE. 486 1.34 knakahar * max_type : "max" type of using interrupts. See below. 487 1.34 knakahar * e.g. 488 1.34 knakahar * If you want to use 5 MSI-X, 1 MSI, or INTx, you use "counts" as 489 1.34 knakahar * int counts[PCI_INTR_TYPE_SIZE]; 490 1.34 knakahar * counts[PCI_INTR_TYPE_MSIX] = 5; 491 1.34 knakahar * counts[PCI_INTR_TYPE_MSI] = 1; 492 1.34 knakahar * counts[PCI_INTR_TYPE_INTX] = 1; 493 1.34 knakahar * error = pci_intr_alloc(pa, ihps, counts, PCI_INTR_TYPE_MSIX); 494 1.34 knakahar * 495 1.34 knakahar * If you want to use hardware max number MSI-X or 1 MSI, 496 1.34 knakahar * and not to use INTx, you use "counts" as 497 1.34 knakahar * int counts[PCI_INTR_TYPE_SIZE]; 498 1.34 knakahar * counts[PCI_INTR_TYPE_MSIX] = -1; 499 1.34 knakahar * counts[PCI_INTR_TYPE_MSI] = 1; 500 1.34 knakahar * counts[PCI_INTR_TYPE_INTX] = 0; 501 1.34 knakahar * error = pci_intr_alloc(pa, ihps, counts, PCI_INTR_TYPE_MSIX); 502 1.34 knakahar * 503 1.34 knakahar * If you want to use 3 MSI or INTx, you can use "counts" as 504 1.34 knakahar * int counts[PCI_INTR_TYPE_SIZE]; 505 1.34 knakahar * counts[PCI_INTR_TYPE_MSI] = 3; 506 1.34 knakahar * counts[PCI_INTR_TYPE_INTX] = 1; 507 1.34 knakahar * error = pci_intr_alloc(pa, ihps, counts, PCI_INTR_TYPE_MSI); 508 1.34 knakahar * 509 1.34 knakahar * If you want to use 1 MSI or INTx (probably most general usage), 510 1.34 knakahar * you can simply use this API like 511 1.34 knakahar * below 512 1.34 knakahar * error = pci_intr_alloc(pa, ihps, NULL, 0); 513 1.34 knakahar * ^ ignored 514 1.34 knakahar */ 515 1.34 knakahar int 516 1.34 knakahar pci_intr_alloc(const struct pci_attach_args *pa, pci_intr_handle_t **ihps, 517 1.34 knakahar int *counts, pci_intr_type_t max_type) 518 1.34 knakahar { 519 1.34 knakahar int error; 520 1.34 knakahar int intx_count, msi_count, msix_count; 521 1.34 knakahar 522 1.34 knakahar intx_count = msi_count = msix_count = 0; 523 1.34 knakahar if (counts == NULL) { /* simple pattern */ 524 1.46 jdolecek msix_count = 1; 525 1.34 knakahar msi_count = 1; 526 1.34 knakahar intx_count = 1; 527 1.34 knakahar } else { 528 1.50 msaitoh switch (max_type) { 529 1.34 knakahar case PCI_INTR_TYPE_MSIX: 530 1.34 knakahar msix_count = counts[PCI_INTR_TYPE_MSIX]; 531 1.34 knakahar /* FALLTHROUGH */ 532 1.34 knakahar case PCI_INTR_TYPE_MSI: 533 1.34 knakahar msi_count = counts[PCI_INTR_TYPE_MSI]; 534 1.34 knakahar /* FALLTHROUGH */ 535 1.34 knakahar case PCI_INTR_TYPE_INTX: 536 1.34 knakahar intx_count = counts[PCI_INTR_TYPE_INTX]; 537 1.34 knakahar break; 538 1.34 knakahar default: 539 1.34 knakahar return EINVAL; 540 1.34 knakahar } 541 1.34 knakahar } 542 1.34 knakahar 543 1.35 knakahar if (counts != NULL) 544 1.35 knakahar memset(counts, 0, sizeof(counts[0]) * PCI_INTR_TYPE_SIZE); 545 1.34 knakahar error = EINVAL; 546 1.34 knakahar 547 1.34 knakahar /* try MSI-X */ 548 1.34 knakahar if (msix_count == -1) /* use hardware max */ 549 1.36 msaitoh msix_count = pci_msix_count(pa->pa_pc, pa->pa_tag); 550 1.34 knakahar if (msix_count > 0) { 551 1.34 knakahar error = pci_msix_alloc_exact(pa, ihps, msix_count); 552 1.34 knakahar if (error == 0) { 553 1.47 jdolecek if (counts != NULL) 554 1.47 jdolecek counts[PCI_INTR_TYPE_MSIX] = msix_count; 555 1.34 knakahar goto out; 556 1.34 knakahar } 557 1.34 knakahar } 558 1.34 knakahar 559 1.34 knakahar /* try MSI */ 560 1.34 knakahar if (msi_count == -1) /* use hardware max */ 561 1.36 msaitoh msi_count = pci_msi_count(pa->pa_pc, pa->pa_tag); 562 1.34 knakahar if (msi_count > 0) { 563 1.34 knakahar error = pci_msi_alloc_exact(pa, ihps, msi_count); 564 1.34 knakahar if (error == 0) { 565 1.35 knakahar if (counts != NULL) 566 1.34 knakahar counts[PCI_INTR_TYPE_MSI] = msi_count; 567 1.35 knakahar goto out; 568 1.34 knakahar } 569 1.34 knakahar } 570 1.34 knakahar 571 1.34 knakahar /* try INTx */ 572 1.34 knakahar if (intx_count != 0) { /* The number of INTx is always 1. */ 573 1.34 knakahar error = pci_intx_alloc(pa, ihps); 574 1.34 knakahar if (error == 0) { 575 1.34 knakahar if (counts != NULL) 576 1.34 knakahar counts[PCI_INTR_TYPE_INTX] = 1; 577 1.34 knakahar } 578 1.34 knakahar } 579 1.34 knakahar 580 1.34 knakahar out: 581 1.34 knakahar return error; 582 1.34 knakahar } 583 1.34 knakahar 584 1.31 knakahar void 585 1.31 knakahar pci_intr_release(pci_chipset_tag_t pc, pci_intr_handle_t *pih, int count) 586 1.31 knakahar { 587 1.31 knakahar if (pih == NULL) 588 1.31 knakahar return; 589 1.31 knakahar 590 1.31 knakahar if (INT_VIA_MSI(*pih)) { 591 1.31 knakahar if (MSI_INT_IS_MSIX(*pih)) 592 1.31 knakahar return x86_pci_msix_release(pc, pih, count); 593 1.31 knakahar else 594 1.31 knakahar return x86_pci_msi_release(pc, pih, count); 595 1.31 knakahar } else { 596 1.31 knakahar KASSERT(count == 1); 597 1.31 knakahar return x86_pci_intx_release(pc, pih); 598 1.31 knakahar } 599 1.31 knakahar 600 1.31 knakahar } 601 1.39 knakahar #endif /* __HAVE_PCI_MSI_MSIX */ 602 1.39 knakahar #endif /* NIOAPIC > 0 */ 603