Home | History | Annotate | Line # | Download | only in pci
pci_intr_machdep.c revision 1.19
      1  1.19    dyoung /*	$NetBSD: pci_intr_machdep.c,v 1.19 2011/04/04 20:37:55 dyoung Exp $	*/
      2   1.1    bouyer 
      3   1.1    bouyer /*-
      4  1.13        ad  * Copyright (c) 1997, 1998, 2009 The NetBSD Foundation, Inc.
      5   1.1    bouyer  * All rights reserved.
      6   1.1    bouyer  *
      7   1.1    bouyer  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1    bouyer  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.1    bouyer  * NASA Ames Research Center.
     10   1.1    bouyer  *
     11   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     12   1.1    bouyer  * modification, are permitted provided that the following conditions
     13   1.1    bouyer  * are met:
     14   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     15   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     16   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     18   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     19   1.1    bouyer  *
     20   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21   1.1    bouyer  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22   1.1    bouyer  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23   1.1    bouyer  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24   1.1    bouyer  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   1.1    bouyer  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   1.1    bouyer  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   1.1    bouyer  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   1.1    bouyer  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   1.1    bouyer  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   1.1    bouyer  * POSSIBILITY OF SUCH DAMAGE.
     31   1.1    bouyer  */
     32   1.1    bouyer 
     33   1.1    bouyer /*
     34   1.1    bouyer  * Copyright (c) 1996 Christopher G. Demetriou.  All rights reserved.
     35   1.1    bouyer  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
     36   1.1    bouyer  *
     37   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     38   1.1    bouyer  * modification, are permitted provided that the following conditions
     39   1.1    bouyer  * are met:
     40   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     41   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     42   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     43   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     44   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     45   1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     46   1.1    bouyer  *    must display the following acknowledgement:
     47   1.1    bouyer  *	This product includes software developed by Charles M. Hannum.
     48   1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     49   1.1    bouyer  *    derived from this software without specific prior written permission.
     50   1.1    bouyer  *
     51   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     52   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     53   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     54   1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     55   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     56   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     57   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     58   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     59   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     60   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     61   1.1    bouyer  */
     62   1.1    bouyer 
     63   1.1    bouyer /*
     64   1.1    bouyer  * Machine-specific functions for PCI autoconfiguration.
     65   1.1    bouyer  *
     66   1.1    bouyer  * On PCs, there are two methods of generating PCI configuration cycles.
     67   1.1    bouyer  * We try to detect the appropriate mechanism for this machine and set
     68   1.1    bouyer  * up a few function pointers to access the correct method directly.
     69   1.1    bouyer  *
     70   1.1    bouyer  * The configuration method can be hard-coded in the config file by
     71   1.1    bouyer  * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
     72   1.1    bouyer  * as defined section 3.6.4.1, `Generating Configuration Cycles'.
     73   1.1    bouyer  */
     74   1.1    bouyer 
     75   1.1    bouyer #include <sys/cdefs.h>
     76  1.19    dyoung __KERNEL_RCSID(0, "$NetBSD: pci_intr_machdep.c,v 1.19 2011/04/04 20:37:55 dyoung Exp $");
     77   1.1    bouyer 
     78   1.1    bouyer #include <sys/types.h>
     79   1.1    bouyer #include <sys/param.h>
     80   1.1    bouyer #include <sys/time.h>
     81   1.1    bouyer #include <sys/systm.h>
     82   1.1    bouyer #include <sys/errno.h>
     83   1.1    bouyer #include <sys/device.h>
     84   1.7        ad #include <sys/intr.h>
     85   1.1    bouyer 
     86   1.1    bouyer #include <dev/pci/pcivar.h>
     87   1.1    bouyer 
     88   1.1    bouyer #include "ioapic.h"
     89   1.1    bouyer #include "eisa.h"
     90  1.14  jmcneill #include "acpica.h"
     91   1.1    bouyer #include "opt_mpbios.h"
     92   1.2  christos #include "opt_acpi.h"
     93   1.1    bouyer 
     94  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
     95   1.1    bouyer #include <machine/i82093var.h>
     96   1.2  christos #include <machine/mpconfig.h>
     97   1.1    bouyer #include <machine/mpbiosvar.h>
     98   1.1    bouyer #include <machine/pic.h>
     99   1.1    bouyer #endif
    100   1.1    bouyer 
    101   1.1    bouyer #ifdef MPBIOS
    102   1.1    bouyer #include <machine/mpbiosvar.h>
    103   1.1    bouyer #endif
    104   1.1    bouyer 
    105  1.14  jmcneill #if NACPICA > 0
    106   1.1    bouyer #include <machine/mpacpi.h>
    107   1.1    bouyer #endif
    108   1.1    bouyer 
    109  1.11        ad #define	MPSAFE_MASK	0x80000000
    110  1.11        ad 
    111   1.1    bouyer int
    112  1.19    dyoung pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    113   1.1    bouyer {
    114   1.1    bouyer 	int pin = pa->pa_intrpin;
    115   1.1    bouyer 	int line = pa->pa_intrline;
    116  1.15    dyoung 	pci_chipset_tag_t pc;
    117  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
    118   1.1    bouyer 	int rawpin = pa->pa_rawintrpin;
    119   1.1    bouyer 	int bus, dev, func;
    120   1.1    bouyer #endif
    121   1.1    bouyer 
    122  1.16    dyoung 	if ((pc = pa->pa_pc) != NULL) {
    123  1.17    dyoung 		if ((pc->pc_present & PCI_OVERRIDE_INTR_MAP) != 0)
    124  1.17    dyoung 			return (*pc->pc_ov->ov_intr_map)(pc->pc_ctx, pa, ihp);
    125  1.16    dyoung 		if (pc->pc_super != NULL) {
    126  1.16    dyoung 			struct pci_attach_args paclone = *pa;
    127  1.16    dyoung 			paclone.pa_pc = pc->pc_super;
    128  1.16    dyoung 			return pci_intr_map(&paclone, ihp);
    129  1.16    dyoung 		}
    130  1.16    dyoung 	}
    131  1.15    dyoung 
    132   1.1    bouyer 	if (pin == 0) {
    133   1.1    bouyer 		/* No IRQ used. */
    134   1.1    bouyer 		goto bad;
    135   1.1    bouyer 	}
    136   1.1    bouyer 
    137   1.2  christos 	*ihp = 0;
    138   1.2  christos 
    139   1.1    bouyer 	if (pin > PCI_INTERRUPT_PIN_MAX) {
    140  1.13        ad 		aprint_normal("pci_intr_map: bad interrupt pin %d\n", pin);
    141   1.1    bouyer 		goto bad;
    142   1.1    bouyer 	}
    143   1.1    bouyer 
    144  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
    145   1.1    bouyer 	pci_decompose_tag(pc, pa->pa_tag, &bus, &dev, &func);
    146   1.1    bouyer 	if (mp_busses != NULL) {
    147   1.1    bouyer 		if (intr_find_mpmapping(bus, (dev<<2)|(rawpin-1), ihp) == 0) {
    148   1.2  christos 			if ((*ihp & 0xff) == 0)
    149   1.2  christos 				*ihp |= line;
    150   1.1    bouyer 			return 0;
    151   1.1    bouyer 		}
    152   1.1    bouyer 		/*
    153   1.1    bouyer 		 * No explicit PCI mapping found. This is not fatal,
    154   1.1    bouyer 		 * we'll try the ISA (or possibly EISA) mappings next.
    155   1.1    bouyer 		 */
    156   1.1    bouyer 	}
    157   1.1    bouyer #endif
    158   1.1    bouyer 
    159   1.1    bouyer 	/*
    160   1.1    bouyer 	 * Section 6.2.4, `Miscellaneous Functions', says that 255 means
    161   1.1    bouyer 	 * `unknown' or `no connection' on a PC.  We assume that a device with
    162   1.1    bouyer 	 * `no connection' either doesn't have an interrupt (in which case the
    163   1.1    bouyer 	 * pin number should be 0, and would have been noticed above), or
    164   1.1    bouyer 	 * wasn't configured by the BIOS (in which case we punt, since there's
    165   1.1    bouyer 	 * no real way we can know how the interrupt lines are mapped in the
    166   1.1    bouyer 	 * hardware).
    167   1.1    bouyer 	 *
    168   1.1    bouyer 	 * XXX
    169   1.1    bouyer 	 * Since IRQ 0 is only used by the clock, and we can't actually be sure
    170   1.1    bouyer 	 * that the BIOS did its job, we also recognize that as meaning that
    171   1.1    bouyer 	 * the BIOS has not configured the device.
    172   1.1    bouyer 	 */
    173   1.1    bouyer 	if (line == 0 || line == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
    174  1.13        ad 		aprint_normal("pci_intr_map: no mapping for pin %c (line=%02x)\n",
    175   1.1    bouyer 		       '@' + pin, line);
    176   1.1    bouyer 		goto bad;
    177   1.1    bouyer 	} else {
    178   1.1    bouyer 		if (line >= NUM_LEGACY_IRQS) {
    179  1.13        ad 			aprint_normal("pci_intr_map: bad interrupt line %d\n", line);
    180   1.1    bouyer 			goto bad;
    181   1.1    bouyer 		}
    182   1.1    bouyer 		if (line == 2) {
    183  1.13        ad 			aprint_normal("pci_intr_map: changed line 2 to line 9\n");
    184   1.1    bouyer 			line = 9;
    185   1.1    bouyer 		}
    186   1.1    bouyer 	}
    187  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
    188   1.1    bouyer 	if (mp_busses != NULL) {
    189   1.1    bouyer 		if (intr_find_mpmapping(mp_isa_bus, line, ihp) == 0) {
    190   1.2  christos 			if ((*ihp & 0xff) == 0)
    191   1.2  christos 				*ihp |= line;
    192   1.1    bouyer 			return 0;
    193   1.1    bouyer 		}
    194   1.1    bouyer #if NEISA > 0
    195   1.1    bouyer 		if (intr_find_mpmapping(mp_eisa_bus, line, ihp) == 0) {
    196   1.2  christos 			if ((*ihp & 0xff) == 0)
    197   1.2  christos 				*ihp |= line;
    198   1.1    bouyer 			return 0;
    199   1.1    bouyer 		}
    200   1.1    bouyer #endif
    201  1.13        ad 		aprint_normal("pci_intr_map: bus %d dev %d func %d pin %d; line %d\n",
    202   1.1    bouyer 		    bus, dev, func, pin, line);
    203  1.13        ad 		aprint_normal("pci_intr_map: no MP mapping found\n");
    204   1.1    bouyer 	}
    205   1.1    bouyer #endif
    206   1.1    bouyer 
    207   1.1    bouyer 	*ihp = line;
    208   1.1    bouyer 	return 0;
    209   1.1    bouyer 
    210   1.1    bouyer bad:
    211   1.1    bouyer 	*ihp = -1;
    212   1.1    bouyer 	return 1;
    213   1.1    bouyer }
    214   1.1    bouyer 
    215   1.1    bouyer const char *
    216   1.6  christos pci_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih)
    217   1.1    bouyer {
    218  1.17    dyoung 
    219  1.16    dyoung 	if (pc != NULL) {
    220  1.17    dyoung 		if ((pc->pc_present & PCI_OVERRIDE_INTR_STRING) != 0)
    221  1.17    dyoung 			return (*pc->pc_ov->ov_intr_string)(pc->pc_ctx, pc, ih);
    222  1.16    dyoung 		if (pc->pc_super != NULL)
    223  1.16    dyoung 			return pci_intr_string(pc->pc_super, ih);
    224  1.16    dyoung 	}
    225  1.15    dyoung 
    226  1.11        ad 	return intr_string(ih & ~MPSAFE_MASK);
    227   1.1    bouyer }
    228   1.1    bouyer 
    229   1.1    bouyer 
    230   1.1    bouyer const struct evcnt *
    231   1.6  christos pci_intr_evcnt(pci_chipset_tag_t pc, pci_intr_handle_t ih)
    232   1.1    bouyer {
    233   1.1    bouyer 
    234  1.16    dyoung 	if (pc != NULL) {
    235  1.17    dyoung 		if ((pc->pc_present & PCI_OVERRIDE_INTR_EVCNT) != 0)
    236  1.17    dyoung 			return (*pc->pc_ov->ov_intr_evcnt)(pc->pc_ctx, pc, ih);
    237  1.16    dyoung 		if (pc->pc_super != NULL)
    238  1.16    dyoung 			return pci_intr_evcnt(pc->pc_super, ih);
    239  1.16    dyoung 	}
    240  1.15    dyoung 
    241   1.1    bouyer 	/* XXX for now, no evcnt parent reported */
    242   1.1    bouyer 	return NULL;
    243   1.1    bouyer }
    244   1.1    bouyer 
    245  1.11        ad int
    246  1.11        ad pci_intr_setattr(pci_chipset_tag_t pc, pci_intr_handle_t *ih,
    247  1.11        ad 		 int attr, uint64_t data)
    248  1.11        ad {
    249  1.11        ad 
    250  1.11        ad 	switch (attr) {
    251  1.11        ad 	case PCI_INTR_MPSAFE:
    252  1.11        ad 		if (data) {
    253  1.11        ad 			 *ih |= MPSAFE_MASK;
    254  1.11        ad 		} else {
    255  1.11        ad 			 *ih &= ~MPSAFE_MASK;
    256  1.11        ad 		}
    257  1.11        ad 		/* XXX Set live if already mapped. */
    258  1.11        ad 		return 0;
    259  1.11        ad 	default:
    260  1.11        ad 		return ENODEV;
    261  1.11        ad 	}
    262  1.11        ad }
    263  1.11        ad 
    264   1.1    bouyer void *
    265   1.6  christos pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih,
    266   1.5  christos     int level, int (*func)(void *), void *arg)
    267   1.1    bouyer {
    268   1.1    bouyer 	int pin, irq;
    269   1.1    bouyer 	struct pic *pic;
    270  1.12  drochner #if NIOAPIC > 0
    271  1.12  drochner 	struct ioapic_softc *ioapic;
    272  1.12  drochner #endif
    273  1.11        ad 	bool mpsafe;
    274   1.1    bouyer 
    275  1.16    dyoung 	if (pc != NULL) {
    276  1.17    dyoung 		if ((pc->pc_present & PCI_OVERRIDE_INTR_ESTABLISH) != 0) {
    277  1.17    dyoung 			return (*pc->pc_ov->ov_intr_establish)(pc->pc_ctx,
    278  1.17    dyoung 			    pc, ih, level, func, arg);
    279  1.16    dyoung 		}
    280  1.16    dyoung 		if (pc->pc_super != NULL) {
    281  1.16    dyoung 			return pci_intr_establish(pc->pc_super, ih, level, func,
    282  1.16    dyoung 			    arg);
    283  1.16    dyoung 		}
    284  1.16    dyoung 	}
    285  1.15    dyoung 
    286   1.1    bouyer 	pic = &i8259_pic;
    287  1.11        ad 	pin = irq = (ih & ~MPSAFE_MASK);
    288  1.11        ad 	mpsafe = ((ih & MPSAFE_MASK) != 0);
    289   1.1    bouyer 
    290   1.1    bouyer #if NIOAPIC > 0
    291   1.1    bouyer 	if (ih & APIC_INT_VIA_APIC) {
    292  1.12  drochner 		ioapic = ioapic_find(APIC_IRQ_APIC(ih));
    293  1.12  drochner 		if (ioapic == NULL) {
    294  1.13        ad 			aprint_normal("pci_intr_establish: bad ioapic %d\n",
    295   1.1    bouyer 			    APIC_IRQ_APIC(ih));
    296   1.1    bouyer 			return NULL;
    297   1.1    bouyer 		}
    298  1.12  drochner 		pic = &ioapic->sc_pic;
    299   1.1    bouyer 		pin = APIC_IRQ_PIN(ih);
    300   1.1    bouyer 		irq = APIC_IRQ_LEGACY_IRQ(ih);
    301   1.1    bouyer 		if (irq < 0 || irq >= NUM_LEGACY_IRQS)
    302   1.1    bouyer 			irq = -1;
    303   1.1    bouyer 	}
    304   1.1    bouyer #endif
    305   1.1    bouyer 
    306  1.10        ad 	return intr_establish(irq, pic, pin, IST_LEVEL, level, func, arg,
    307  1.11        ad 	    mpsafe);
    308   1.1    bouyer }
    309   1.1    bouyer 
    310   1.1    bouyer void
    311   1.6  christos pci_intr_disestablish(pci_chipset_tag_t pc, void *cookie)
    312   1.1    bouyer {
    313   1.1    bouyer 
    314  1.16    dyoung 	if (pc != NULL) {
    315  1.17    dyoung 		if ((pc->pc_present & PCI_OVERRIDE_INTR_ESTABLISH) != 0) {
    316  1.17    dyoung 			(*pc->pc_ov->ov_intr_disestablish)(pc->pc_ctx,
    317  1.17    dyoung 			    pc, cookie);
    318  1.16    dyoung 			return;
    319  1.16    dyoung 		}
    320  1.16    dyoung 		if (pc->pc_super != NULL) {
    321  1.16    dyoung 			pci_intr_disestablish(pc->pc_super, cookie);
    322  1.16    dyoung 			return;
    323  1.16    dyoung 		}
    324  1.15    dyoung 	}
    325  1.15    dyoung 
    326   1.1    bouyer 	intr_disestablish(cookie);
    327   1.1    bouyer }
    328