Home | History | Annotate | Line # | Download | only in pci
pci_intr_machdep.c revision 1.20
      1  1.20  drochner /*	$NetBSD: pci_intr_machdep.c,v 1.20 2011/08/01 11:08:03 drochner Exp $	*/
      2   1.1    bouyer 
      3   1.1    bouyer /*-
      4  1.13        ad  * Copyright (c) 1997, 1998, 2009 The NetBSD Foundation, Inc.
      5   1.1    bouyer  * All rights reserved.
      6   1.1    bouyer  *
      7   1.1    bouyer  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1    bouyer  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.1    bouyer  * NASA Ames Research Center.
     10   1.1    bouyer  *
     11   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     12   1.1    bouyer  * modification, are permitted provided that the following conditions
     13   1.1    bouyer  * are met:
     14   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     15   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     16   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     18   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     19   1.1    bouyer  *
     20   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21   1.1    bouyer  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22   1.1    bouyer  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23   1.1    bouyer  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24   1.1    bouyer  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   1.1    bouyer  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   1.1    bouyer  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   1.1    bouyer  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   1.1    bouyer  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   1.1    bouyer  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   1.1    bouyer  * POSSIBILITY OF SUCH DAMAGE.
     31   1.1    bouyer  */
     32   1.1    bouyer 
     33   1.1    bouyer /*
     34   1.1    bouyer  * Copyright (c) 1996 Christopher G. Demetriou.  All rights reserved.
     35   1.1    bouyer  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
     36   1.1    bouyer  *
     37   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     38   1.1    bouyer  * modification, are permitted provided that the following conditions
     39   1.1    bouyer  * are met:
     40   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     41   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     42   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     43   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     44   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     45   1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     46   1.1    bouyer  *    must display the following acknowledgement:
     47   1.1    bouyer  *	This product includes software developed by Charles M. Hannum.
     48   1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     49   1.1    bouyer  *    derived from this software without specific prior written permission.
     50   1.1    bouyer  *
     51   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     52   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     53   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     54   1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     55   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     56   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     57   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     58   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     59   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     60   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     61   1.1    bouyer  */
     62   1.1    bouyer 
     63   1.1    bouyer /*
     64   1.1    bouyer  * Machine-specific functions for PCI autoconfiguration.
     65   1.1    bouyer  *
     66   1.1    bouyer  * On PCs, there are two methods of generating PCI configuration cycles.
     67   1.1    bouyer  * We try to detect the appropriate mechanism for this machine and set
     68   1.1    bouyer  * up a few function pointers to access the correct method directly.
     69   1.1    bouyer  *
     70   1.1    bouyer  * The configuration method can be hard-coded in the config file by
     71   1.1    bouyer  * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
     72   1.1    bouyer  * as defined section 3.6.4.1, `Generating Configuration Cycles'.
     73   1.1    bouyer  */
     74   1.1    bouyer 
     75   1.1    bouyer #include <sys/cdefs.h>
     76  1.20  drochner __KERNEL_RCSID(0, "$NetBSD: pci_intr_machdep.c,v 1.20 2011/08/01 11:08:03 drochner Exp $");
     77   1.1    bouyer 
     78   1.1    bouyer #include <sys/types.h>
     79   1.1    bouyer #include <sys/param.h>
     80   1.1    bouyer #include <sys/time.h>
     81   1.1    bouyer #include <sys/systm.h>
     82   1.1    bouyer #include <sys/errno.h>
     83   1.1    bouyer #include <sys/device.h>
     84   1.7        ad #include <sys/intr.h>
     85  1.20  drochner #include <sys/malloc.h>
     86   1.1    bouyer 
     87   1.1    bouyer #include <dev/pci/pcivar.h>
     88   1.1    bouyer 
     89   1.1    bouyer #include "ioapic.h"
     90   1.1    bouyer #include "eisa.h"
     91  1.14  jmcneill #include "acpica.h"
     92   1.1    bouyer #include "opt_mpbios.h"
     93   1.2  christos #include "opt_acpi.h"
     94   1.1    bouyer 
     95  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
     96   1.1    bouyer #include <machine/i82093var.h>
     97   1.2  christos #include <machine/mpconfig.h>
     98   1.1    bouyer #include <machine/mpbiosvar.h>
     99   1.1    bouyer #include <machine/pic.h>
    100   1.1    bouyer #endif
    101   1.1    bouyer 
    102   1.1    bouyer #ifdef MPBIOS
    103   1.1    bouyer #include <machine/mpbiosvar.h>
    104   1.1    bouyer #endif
    105   1.1    bouyer 
    106  1.14  jmcneill #if NACPICA > 0
    107   1.1    bouyer #include <machine/mpacpi.h>
    108   1.1    bouyer #endif
    109   1.1    bouyer 
    110  1.11        ad #define	MPSAFE_MASK	0x80000000
    111  1.11        ad 
    112   1.1    bouyer int
    113  1.19    dyoung pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    114   1.1    bouyer {
    115   1.1    bouyer 	int pin = pa->pa_intrpin;
    116   1.1    bouyer 	int line = pa->pa_intrline;
    117  1.15    dyoung 	pci_chipset_tag_t pc;
    118  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
    119   1.1    bouyer 	int rawpin = pa->pa_rawintrpin;
    120   1.1    bouyer 	int bus, dev, func;
    121   1.1    bouyer #endif
    122   1.1    bouyer 
    123  1.16    dyoung 	if ((pc = pa->pa_pc) != NULL) {
    124  1.17    dyoung 		if ((pc->pc_present & PCI_OVERRIDE_INTR_MAP) != 0)
    125  1.17    dyoung 			return (*pc->pc_ov->ov_intr_map)(pc->pc_ctx, pa, ihp);
    126  1.16    dyoung 		if (pc->pc_super != NULL) {
    127  1.16    dyoung 			struct pci_attach_args paclone = *pa;
    128  1.16    dyoung 			paclone.pa_pc = pc->pc_super;
    129  1.16    dyoung 			return pci_intr_map(&paclone, ihp);
    130  1.16    dyoung 		}
    131  1.16    dyoung 	}
    132  1.15    dyoung 
    133   1.1    bouyer 	if (pin == 0) {
    134   1.1    bouyer 		/* No IRQ used. */
    135   1.1    bouyer 		goto bad;
    136   1.1    bouyer 	}
    137   1.1    bouyer 
    138   1.2  christos 	*ihp = 0;
    139   1.2  christos 
    140   1.1    bouyer 	if (pin > PCI_INTERRUPT_PIN_MAX) {
    141  1.13        ad 		aprint_normal("pci_intr_map: bad interrupt pin %d\n", pin);
    142   1.1    bouyer 		goto bad;
    143   1.1    bouyer 	}
    144   1.1    bouyer 
    145  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
    146   1.1    bouyer 	pci_decompose_tag(pc, pa->pa_tag, &bus, &dev, &func);
    147   1.1    bouyer 	if (mp_busses != NULL) {
    148   1.1    bouyer 		if (intr_find_mpmapping(bus, (dev<<2)|(rawpin-1), ihp) == 0) {
    149   1.2  christos 			if ((*ihp & 0xff) == 0)
    150   1.2  christos 				*ihp |= line;
    151   1.1    bouyer 			return 0;
    152   1.1    bouyer 		}
    153   1.1    bouyer 		/*
    154   1.1    bouyer 		 * No explicit PCI mapping found. This is not fatal,
    155   1.1    bouyer 		 * we'll try the ISA (or possibly EISA) mappings next.
    156   1.1    bouyer 		 */
    157   1.1    bouyer 	}
    158   1.1    bouyer #endif
    159   1.1    bouyer 
    160   1.1    bouyer 	/*
    161   1.1    bouyer 	 * Section 6.2.4, `Miscellaneous Functions', says that 255 means
    162   1.1    bouyer 	 * `unknown' or `no connection' on a PC.  We assume that a device with
    163   1.1    bouyer 	 * `no connection' either doesn't have an interrupt (in which case the
    164   1.1    bouyer 	 * pin number should be 0, and would have been noticed above), or
    165   1.1    bouyer 	 * wasn't configured by the BIOS (in which case we punt, since there's
    166   1.1    bouyer 	 * no real way we can know how the interrupt lines are mapped in the
    167   1.1    bouyer 	 * hardware).
    168   1.1    bouyer 	 *
    169   1.1    bouyer 	 * XXX
    170   1.1    bouyer 	 * Since IRQ 0 is only used by the clock, and we can't actually be sure
    171   1.1    bouyer 	 * that the BIOS did its job, we also recognize that as meaning that
    172   1.1    bouyer 	 * the BIOS has not configured the device.
    173   1.1    bouyer 	 */
    174   1.1    bouyer 	if (line == 0 || line == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
    175  1.13        ad 		aprint_normal("pci_intr_map: no mapping for pin %c (line=%02x)\n",
    176   1.1    bouyer 		       '@' + pin, line);
    177   1.1    bouyer 		goto bad;
    178   1.1    bouyer 	} else {
    179   1.1    bouyer 		if (line >= NUM_LEGACY_IRQS) {
    180  1.13        ad 			aprint_normal("pci_intr_map: bad interrupt line %d\n", line);
    181   1.1    bouyer 			goto bad;
    182   1.1    bouyer 		}
    183   1.1    bouyer 		if (line == 2) {
    184  1.13        ad 			aprint_normal("pci_intr_map: changed line 2 to line 9\n");
    185   1.1    bouyer 			line = 9;
    186   1.1    bouyer 		}
    187   1.1    bouyer 	}
    188  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
    189   1.1    bouyer 	if (mp_busses != NULL) {
    190   1.1    bouyer 		if (intr_find_mpmapping(mp_isa_bus, line, ihp) == 0) {
    191   1.2  christos 			if ((*ihp & 0xff) == 0)
    192   1.2  christos 				*ihp |= line;
    193   1.1    bouyer 			return 0;
    194   1.1    bouyer 		}
    195   1.1    bouyer #if NEISA > 0
    196   1.1    bouyer 		if (intr_find_mpmapping(mp_eisa_bus, line, ihp) == 0) {
    197   1.2  christos 			if ((*ihp & 0xff) == 0)
    198   1.2  christos 				*ihp |= line;
    199   1.1    bouyer 			return 0;
    200   1.1    bouyer 		}
    201   1.1    bouyer #endif
    202  1.13        ad 		aprint_normal("pci_intr_map: bus %d dev %d func %d pin %d; line %d\n",
    203   1.1    bouyer 		    bus, dev, func, pin, line);
    204  1.13        ad 		aprint_normal("pci_intr_map: no MP mapping found\n");
    205   1.1    bouyer 	}
    206   1.1    bouyer #endif
    207   1.1    bouyer 
    208   1.1    bouyer 	*ihp = line;
    209   1.1    bouyer 	return 0;
    210   1.1    bouyer 
    211   1.1    bouyer bad:
    212   1.1    bouyer 	*ihp = -1;
    213   1.1    bouyer 	return 1;
    214   1.1    bouyer }
    215   1.1    bouyer 
    216   1.1    bouyer const char *
    217   1.6  christos pci_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih)
    218   1.1    bouyer {
    219  1.17    dyoung 
    220  1.16    dyoung 	if (pc != NULL) {
    221  1.17    dyoung 		if ((pc->pc_present & PCI_OVERRIDE_INTR_STRING) != 0)
    222  1.17    dyoung 			return (*pc->pc_ov->ov_intr_string)(pc->pc_ctx, pc, ih);
    223  1.16    dyoung 		if (pc->pc_super != NULL)
    224  1.16    dyoung 			return pci_intr_string(pc->pc_super, ih);
    225  1.16    dyoung 	}
    226  1.15    dyoung 
    227  1.11        ad 	return intr_string(ih & ~MPSAFE_MASK);
    228   1.1    bouyer }
    229   1.1    bouyer 
    230   1.1    bouyer 
    231   1.1    bouyer const struct evcnt *
    232   1.6  christos pci_intr_evcnt(pci_chipset_tag_t pc, pci_intr_handle_t ih)
    233   1.1    bouyer {
    234   1.1    bouyer 
    235  1.16    dyoung 	if (pc != NULL) {
    236  1.17    dyoung 		if ((pc->pc_present & PCI_OVERRIDE_INTR_EVCNT) != 0)
    237  1.17    dyoung 			return (*pc->pc_ov->ov_intr_evcnt)(pc->pc_ctx, pc, ih);
    238  1.16    dyoung 		if (pc->pc_super != NULL)
    239  1.16    dyoung 			return pci_intr_evcnt(pc->pc_super, ih);
    240  1.16    dyoung 	}
    241  1.15    dyoung 
    242   1.1    bouyer 	/* XXX for now, no evcnt parent reported */
    243   1.1    bouyer 	return NULL;
    244   1.1    bouyer }
    245   1.1    bouyer 
    246  1.11        ad int
    247  1.11        ad pci_intr_setattr(pci_chipset_tag_t pc, pci_intr_handle_t *ih,
    248  1.11        ad 		 int attr, uint64_t data)
    249  1.11        ad {
    250  1.11        ad 
    251  1.11        ad 	switch (attr) {
    252  1.11        ad 	case PCI_INTR_MPSAFE:
    253  1.11        ad 		if (data) {
    254  1.11        ad 			 *ih |= MPSAFE_MASK;
    255  1.11        ad 		} else {
    256  1.11        ad 			 *ih &= ~MPSAFE_MASK;
    257  1.11        ad 		}
    258  1.11        ad 		/* XXX Set live if already mapped. */
    259  1.11        ad 		return 0;
    260  1.11        ad 	default:
    261  1.11        ad 		return ENODEV;
    262  1.11        ad 	}
    263  1.11        ad }
    264  1.11        ad 
    265   1.1    bouyer void *
    266   1.6  christos pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih,
    267   1.5  christos     int level, int (*func)(void *), void *arg)
    268   1.1    bouyer {
    269   1.1    bouyer 	int pin, irq;
    270   1.1    bouyer 	struct pic *pic;
    271  1.12  drochner #if NIOAPIC > 0
    272  1.12  drochner 	struct ioapic_softc *ioapic;
    273  1.12  drochner #endif
    274  1.11        ad 	bool mpsafe;
    275   1.1    bouyer 
    276  1.16    dyoung 	if (pc != NULL) {
    277  1.17    dyoung 		if ((pc->pc_present & PCI_OVERRIDE_INTR_ESTABLISH) != 0) {
    278  1.17    dyoung 			return (*pc->pc_ov->ov_intr_establish)(pc->pc_ctx,
    279  1.17    dyoung 			    pc, ih, level, func, arg);
    280  1.16    dyoung 		}
    281  1.16    dyoung 		if (pc->pc_super != NULL) {
    282  1.16    dyoung 			return pci_intr_establish(pc->pc_super, ih, level, func,
    283  1.16    dyoung 			    arg);
    284  1.16    dyoung 		}
    285  1.16    dyoung 	}
    286  1.15    dyoung 
    287   1.1    bouyer 	pic = &i8259_pic;
    288  1.11        ad 	pin = irq = (ih & ~MPSAFE_MASK);
    289  1.11        ad 	mpsafe = ((ih & MPSAFE_MASK) != 0);
    290   1.1    bouyer 
    291   1.1    bouyer #if NIOAPIC > 0
    292   1.1    bouyer 	if (ih & APIC_INT_VIA_APIC) {
    293  1.12  drochner 		ioapic = ioapic_find(APIC_IRQ_APIC(ih));
    294  1.12  drochner 		if (ioapic == NULL) {
    295  1.13        ad 			aprint_normal("pci_intr_establish: bad ioapic %d\n",
    296   1.1    bouyer 			    APIC_IRQ_APIC(ih));
    297   1.1    bouyer 			return NULL;
    298   1.1    bouyer 		}
    299  1.12  drochner 		pic = &ioapic->sc_pic;
    300   1.1    bouyer 		pin = APIC_IRQ_PIN(ih);
    301   1.1    bouyer 		irq = APIC_IRQ_LEGACY_IRQ(ih);
    302   1.1    bouyer 		if (irq < 0 || irq >= NUM_LEGACY_IRQS)
    303   1.1    bouyer 			irq = -1;
    304   1.1    bouyer 	}
    305   1.1    bouyer #endif
    306   1.1    bouyer 
    307  1.10        ad 	return intr_establish(irq, pic, pin, IST_LEVEL, level, func, arg,
    308  1.11        ad 	    mpsafe);
    309   1.1    bouyer }
    310   1.1    bouyer 
    311   1.1    bouyer void
    312   1.6  christos pci_intr_disestablish(pci_chipset_tag_t pc, void *cookie)
    313   1.1    bouyer {
    314   1.1    bouyer 
    315  1.16    dyoung 	if (pc != NULL) {
    316  1.17    dyoung 		if ((pc->pc_present & PCI_OVERRIDE_INTR_ESTABLISH) != 0) {
    317  1.17    dyoung 			(*pc->pc_ov->ov_intr_disestablish)(pc->pc_ctx,
    318  1.17    dyoung 			    pc, cookie);
    319  1.16    dyoung 			return;
    320  1.16    dyoung 		}
    321  1.16    dyoung 		if (pc->pc_super != NULL) {
    322  1.16    dyoung 			pci_intr_disestablish(pc->pc_super, cookie);
    323  1.16    dyoung 			return;
    324  1.16    dyoung 		}
    325  1.15    dyoung 	}
    326  1.15    dyoung 
    327   1.1    bouyer 	intr_disestablish(cookie);
    328   1.1    bouyer }
    329  1.20  drochner 
    330  1.20  drochner #if NIOAPIC > 0
    331  1.20  drochner /*
    332  1.20  drochner  * experimental support for MSI, does support a single vector,
    333  1.20  drochner  * no MSI-X, 8-bit APIC IDs
    334  1.20  drochner  * (while it doesn't need the ioapic technically, it borrows
    335  1.20  drochner  * from its kernel support)
    336  1.20  drochner  */
    337  1.20  drochner 
    338  1.20  drochner /* dummies, needed by common intr_establish code */
    339  1.20  drochner static void
    340  1.20  drochner msipic_hwmask(struct pic *pic, int pin)
    341  1.20  drochner {
    342  1.20  drochner }
    343  1.20  drochner static void
    344  1.20  drochner msipic_addroute(struct pic *pic, struct cpu_info *ci,
    345  1.20  drochner 		int pin, int vec, int type)
    346  1.20  drochner {
    347  1.20  drochner }
    348  1.20  drochner 
    349  1.20  drochner static struct pic msi_pic = {
    350  1.20  drochner 	.pic_name = "msi",
    351  1.20  drochner 	.pic_type = PIC_SOFT,
    352  1.20  drochner 	.pic_vecbase = 0,
    353  1.20  drochner 	.pic_apicid = 0,
    354  1.20  drochner 	.pic_lock = __SIMPLELOCK_UNLOCKED,
    355  1.20  drochner 	.pic_hwmask = msipic_hwmask,
    356  1.20  drochner 	.pic_hwunmask = msipic_hwmask,
    357  1.20  drochner 	.pic_addroute = msipic_addroute,
    358  1.20  drochner 	.pic_delroute = msipic_addroute,
    359  1.20  drochner 	.pic_edge_stubs = ioapic_edge_stubs,
    360  1.20  drochner };
    361  1.20  drochner 
    362  1.20  drochner struct msi_hdl {
    363  1.20  drochner 	struct intrhand *ih;
    364  1.20  drochner 	pci_chipset_tag_t pc;
    365  1.20  drochner 	pcitag_t tag;
    366  1.20  drochner 	int co;
    367  1.20  drochner };
    368  1.20  drochner 
    369  1.20  drochner void *
    370  1.20  drochner pci_msi_establish(struct pci_attach_args *pa, int level,
    371  1.20  drochner 		  int (*func)(void *), void *arg)
    372  1.20  drochner {
    373  1.20  drochner 	int co;
    374  1.20  drochner 	void *ih;
    375  1.20  drochner 	struct msi_hdl *msih;
    376  1.20  drochner 	struct cpu_info *ci;
    377  1.20  drochner 	struct intrsource *s;
    378  1.20  drochner 	u_int32_t cr;
    379  1.20  drochner 
    380  1.20  drochner 	if (!pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_MSI, &co, 0))
    381  1.20  drochner 		return NULL;
    382  1.20  drochner 
    383  1.20  drochner 	ih = intr_establish(-1, &msi_pic, -1, IST_EDGE, level,
    384  1.20  drochner 			    func, arg, 0);
    385  1.20  drochner 	if (!ih)
    386  1.20  drochner 		return NULL;
    387  1.20  drochner 
    388  1.20  drochner 	msih = malloc(sizeof(*msih), M_DEVBUF, M_WAITOK);
    389  1.20  drochner 	msih->ih = ih;
    390  1.20  drochner 	msih->pc = pa->pa_pc;
    391  1.20  drochner 	msih->tag = pa->pa_tag;
    392  1.20  drochner 	msih->co = co;
    393  1.20  drochner 
    394  1.20  drochner 	ci = msih->ih->ih_cpu;
    395  1.20  drochner 	s = ci->ci_isources[msih->ih->ih_slot];
    396  1.20  drochner 	cr = pci_conf_read(pa->pa_pc, pa->pa_tag, co);
    397  1.20  drochner 	pci_conf_write(pa->pa_pc, pa->pa_tag, co + 4,
    398  1.20  drochner 		       0xfee00000 | ci->ci_cpuid << 12);
    399  1.20  drochner 	if (cr & 0x800000) {
    400  1.20  drochner 		pci_conf_write(pa->pa_pc, pa->pa_tag, co + 8, 0);
    401  1.20  drochner 		pci_conf_write(pa->pa_pc, pa->pa_tag, co + 12,
    402  1.20  drochner 			       s->is_idtvec | 0x4000);
    403  1.20  drochner 	} else
    404  1.20  drochner 		pci_conf_write(pa->pa_pc, pa->pa_tag, co + 8,
    405  1.20  drochner 			       s->is_idtvec | 0x4000);
    406  1.20  drochner 	pci_conf_write(pa->pa_pc, pa->pa_tag, co, 0x10000);
    407  1.20  drochner 	return ih;
    408  1.20  drochner }
    409  1.20  drochner 
    410  1.20  drochner void
    411  1.20  drochner pci_msi_disestablish(void *ih)
    412  1.20  drochner {
    413  1.20  drochner 	struct msi_hdl *msih = ih;
    414  1.20  drochner 
    415  1.20  drochner 	pci_conf_write(msih->pc, msih->tag, msih->co, 0);
    416  1.20  drochner 	intr_disestablish(msih->ih);
    417  1.20  drochner }
    418  1.20  drochner #endif
    419