Home | History | Annotate | Line # | Download | only in pci
pci_intr_machdep.c revision 1.29
      1  1.29  knakahar /*	$NetBSD: pci_intr_machdep.c,v 1.29 2015/04/27 06:51:40 knakahara Exp $	*/
      2   1.1    bouyer 
      3   1.1    bouyer /*-
      4  1.13        ad  * Copyright (c) 1997, 1998, 2009 The NetBSD Foundation, Inc.
      5   1.1    bouyer  * All rights reserved.
      6   1.1    bouyer  *
      7   1.1    bouyer  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1    bouyer  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.1    bouyer  * NASA Ames Research Center.
     10   1.1    bouyer  *
     11   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     12   1.1    bouyer  * modification, are permitted provided that the following conditions
     13   1.1    bouyer  * are met:
     14   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     15   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     16   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     18   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     19   1.1    bouyer  *
     20   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21   1.1    bouyer  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22   1.1    bouyer  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23   1.1    bouyer  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24   1.1    bouyer  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   1.1    bouyer  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   1.1    bouyer  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   1.1    bouyer  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   1.1    bouyer  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   1.1    bouyer  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   1.1    bouyer  * POSSIBILITY OF SUCH DAMAGE.
     31   1.1    bouyer  */
     32   1.1    bouyer 
     33   1.1    bouyer /*
     34   1.1    bouyer  * Copyright (c) 1996 Christopher G. Demetriou.  All rights reserved.
     35   1.1    bouyer  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
     36   1.1    bouyer  *
     37   1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     38   1.1    bouyer  * modification, are permitted provided that the following conditions
     39   1.1    bouyer  * are met:
     40   1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     41   1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     42   1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     43   1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     44   1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     45   1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     46   1.1    bouyer  *    must display the following acknowledgement:
     47   1.1    bouyer  *	This product includes software developed by Charles M. Hannum.
     48   1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     49   1.1    bouyer  *    derived from this software without specific prior written permission.
     50   1.1    bouyer  *
     51   1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     52   1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     53   1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     54   1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     55   1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     56   1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     57   1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     58   1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     59   1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     60   1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     61   1.1    bouyer  */
     62   1.1    bouyer 
     63   1.1    bouyer /*
     64   1.1    bouyer  * Machine-specific functions for PCI autoconfiguration.
     65   1.1    bouyer  *
     66   1.1    bouyer  * On PCs, there are two methods of generating PCI configuration cycles.
     67   1.1    bouyer  * We try to detect the appropriate mechanism for this machine and set
     68   1.1    bouyer  * up a few function pointers to access the correct method directly.
     69   1.1    bouyer  *
     70   1.1    bouyer  * The configuration method can be hard-coded in the config file by
     71   1.1    bouyer  * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
     72   1.1    bouyer  * as defined section 3.6.4.1, `Generating Configuration Cycles'.
     73   1.1    bouyer  */
     74   1.1    bouyer 
     75   1.1    bouyer #include <sys/cdefs.h>
     76  1.29  knakahar __KERNEL_RCSID(0, "$NetBSD: pci_intr_machdep.c,v 1.29 2015/04/27 06:51:40 knakahara Exp $");
     77   1.1    bouyer 
     78   1.1    bouyer #include <sys/types.h>
     79   1.1    bouyer #include <sys/param.h>
     80   1.1    bouyer #include <sys/time.h>
     81   1.1    bouyer #include <sys/systm.h>
     82  1.28  knakahar #include <sys/cpu.h>
     83   1.1    bouyer #include <sys/errno.h>
     84   1.1    bouyer #include <sys/device.h>
     85   1.7        ad #include <sys/intr.h>
     86  1.28  knakahar #include <sys/kmem.h>
     87  1.20  drochner #include <sys/malloc.h>
     88   1.1    bouyer 
     89   1.1    bouyer #include <dev/pci/pcivar.h>
     90   1.1    bouyer 
     91   1.1    bouyer #include "ioapic.h"
     92   1.1    bouyer #include "eisa.h"
     93  1.14  jmcneill #include "acpica.h"
     94   1.1    bouyer #include "opt_mpbios.h"
     95   1.2  christos #include "opt_acpi.h"
     96   1.1    bouyer 
     97  1.26    dyoung #include <machine/i82489reg.h>
     98  1.26    dyoung 
     99  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
    100  1.22    dyoung #include <machine/i82093reg.h>
    101   1.1    bouyer #include <machine/i82093var.h>
    102   1.2  christos #include <machine/mpconfig.h>
    103   1.1    bouyer #include <machine/mpbiosvar.h>
    104   1.1    bouyer #include <machine/pic.h>
    105   1.1    bouyer #endif
    106   1.1    bouyer 
    107   1.1    bouyer #ifdef MPBIOS
    108   1.1    bouyer #include <machine/mpbiosvar.h>
    109   1.1    bouyer #endif
    110   1.1    bouyer 
    111  1.14  jmcneill #if NACPICA > 0
    112   1.1    bouyer #include <machine/mpacpi.h>
    113   1.1    bouyer #endif
    114   1.1    bouyer 
    115  1.11        ad #define	MPSAFE_MASK	0x80000000
    116  1.11        ad 
    117   1.1    bouyer int
    118  1.19    dyoung pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    119   1.1    bouyer {
    120  1.29  knakahar 	pci_intr_pin_t pin = pa->pa_intrpin;
    121  1.29  knakahar 	pci_intr_line_t line = pa->pa_intrline;
    122  1.23    dyoung 	pci_chipset_tag_t ipc, pc = pa->pa_pc;
    123  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
    124  1.29  knakahar 	pci_intr_pin_t rawpin = pa->pa_rawintrpin;
    125   1.1    bouyer 	int bus, dev, func;
    126   1.1    bouyer #endif
    127   1.1    bouyer 
    128  1.23    dyoung 	for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
    129  1.23    dyoung 		if ((ipc->pc_present & PCI_OVERRIDE_INTR_MAP) == 0)
    130  1.23    dyoung 			continue;
    131  1.23    dyoung 		return (*ipc->pc_ov->ov_intr_map)(ipc->pc_ctx, pa, ihp);
    132  1.16    dyoung 	}
    133  1.15    dyoung 
    134   1.1    bouyer 	if (pin == 0) {
    135   1.1    bouyer 		/* No IRQ used. */
    136   1.1    bouyer 		goto bad;
    137   1.1    bouyer 	}
    138   1.1    bouyer 
    139   1.2  christos 	*ihp = 0;
    140   1.2  christos 
    141   1.1    bouyer 	if (pin > PCI_INTERRUPT_PIN_MAX) {
    142  1.13        ad 		aprint_normal("pci_intr_map: bad interrupt pin %d\n", pin);
    143   1.1    bouyer 		goto bad;
    144   1.1    bouyer 	}
    145   1.1    bouyer 
    146  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
    147  1.24      yamt 	KASSERT(rawpin >= PCI_INTERRUPT_PIN_A);
    148  1.24      yamt 	KASSERT(rawpin <= PCI_INTERRUPT_PIN_D);
    149   1.1    bouyer 	pci_decompose_tag(pc, pa->pa_tag, &bus, &dev, &func);
    150   1.1    bouyer 	if (mp_busses != NULL) {
    151  1.25      yamt 		/*
    152  1.25      yamt 		 * Note: PCI_INTERRUPT_PIN_A == 1 where intr_find_mpmapping
    153  1.25      yamt 		 * wants pci bus_pin encoding which uses INT_A == 0.
    154  1.25      yamt 		 */
    155  1.24      yamt 		if (intr_find_mpmapping(bus,
    156  1.24      yamt 		    (dev << 2) | (rawpin - PCI_INTERRUPT_PIN_A), ihp) == 0) {
    157  1.24      yamt 			if (APIC_IRQ_LEGACY_IRQ(*ihp) == 0)
    158   1.2  christos 				*ihp |= line;
    159   1.1    bouyer 			return 0;
    160   1.1    bouyer 		}
    161   1.1    bouyer 		/*
    162   1.1    bouyer 		 * No explicit PCI mapping found. This is not fatal,
    163   1.1    bouyer 		 * we'll try the ISA (or possibly EISA) mappings next.
    164   1.1    bouyer 		 */
    165   1.1    bouyer 	}
    166   1.1    bouyer #endif
    167   1.1    bouyer 
    168   1.1    bouyer 	/*
    169   1.1    bouyer 	 * Section 6.2.4, `Miscellaneous Functions', says that 255 means
    170   1.1    bouyer 	 * `unknown' or `no connection' on a PC.  We assume that a device with
    171   1.1    bouyer 	 * `no connection' either doesn't have an interrupt (in which case the
    172   1.1    bouyer 	 * pin number should be 0, and would have been noticed above), or
    173   1.1    bouyer 	 * wasn't configured by the BIOS (in which case we punt, since there's
    174   1.1    bouyer 	 * no real way we can know how the interrupt lines are mapped in the
    175   1.1    bouyer 	 * hardware).
    176   1.1    bouyer 	 *
    177   1.1    bouyer 	 * XXX
    178   1.1    bouyer 	 * Since IRQ 0 is only used by the clock, and we can't actually be sure
    179   1.1    bouyer 	 * that the BIOS did its job, we also recognize that as meaning that
    180   1.1    bouyer 	 * the BIOS has not configured the device.
    181   1.1    bouyer 	 */
    182   1.1    bouyer 	if (line == 0 || line == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
    183  1.13        ad 		aprint_normal("pci_intr_map: no mapping for pin %c (line=%02x)\n",
    184   1.1    bouyer 		       '@' + pin, line);
    185   1.1    bouyer 		goto bad;
    186   1.1    bouyer 	} else {
    187   1.1    bouyer 		if (line >= NUM_LEGACY_IRQS) {
    188  1.13        ad 			aprint_normal("pci_intr_map: bad interrupt line %d\n", line);
    189   1.1    bouyer 			goto bad;
    190   1.1    bouyer 		}
    191   1.1    bouyer 		if (line == 2) {
    192  1.13        ad 			aprint_normal("pci_intr_map: changed line 2 to line 9\n");
    193   1.1    bouyer 			line = 9;
    194   1.1    bouyer 		}
    195   1.1    bouyer 	}
    196  1.14  jmcneill #if NIOAPIC > 0 || NACPICA > 0
    197   1.1    bouyer 	if (mp_busses != NULL) {
    198   1.1    bouyer 		if (intr_find_mpmapping(mp_isa_bus, line, ihp) == 0) {
    199   1.2  christos 			if ((*ihp & 0xff) == 0)
    200   1.2  christos 				*ihp |= line;
    201   1.1    bouyer 			return 0;
    202   1.1    bouyer 		}
    203   1.1    bouyer #if NEISA > 0
    204   1.1    bouyer 		if (intr_find_mpmapping(mp_eisa_bus, line, ihp) == 0) {
    205   1.2  christos 			if ((*ihp & 0xff) == 0)
    206   1.2  christos 				*ihp |= line;
    207   1.1    bouyer 			return 0;
    208   1.1    bouyer 		}
    209   1.1    bouyer #endif
    210  1.13        ad 		aprint_normal("pci_intr_map: bus %d dev %d func %d pin %d; line %d\n",
    211   1.1    bouyer 		    bus, dev, func, pin, line);
    212  1.13        ad 		aprint_normal("pci_intr_map: no MP mapping found\n");
    213   1.1    bouyer 	}
    214   1.1    bouyer #endif
    215   1.1    bouyer 
    216   1.1    bouyer 	*ihp = line;
    217   1.1    bouyer 	return 0;
    218   1.1    bouyer 
    219   1.1    bouyer bad:
    220   1.1    bouyer 	*ihp = -1;
    221   1.1    bouyer 	return 1;
    222   1.1    bouyer }
    223   1.1    bouyer 
    224   1.1    bouyer const char *
    225  1.27  christos pci_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih, char *buf,
    226  1.27  christos     size_t len)
    227   1.1    bouyer {
    228  1.23    dyoung 	pci_chipset_tag_t ipc;
    229  1.17    dyoung 
    230  1.23    dyoung 	for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
    231  1.23    dyoung 		if ((ipc->pc_present & PCI_OVERRIDE_INTR_STRING) == 0)
    232  1.23    dyoung 			continue;
    233  1.27  christos 		return (*ipc->pc_ov->ov_intr_string)(ipc->pc_ctx, pc, ih,
    234  1.27  christos 		    buf, len);
    235  1.16    dyoung 	}
    236  1.15    dyoung 
    237  1.27  christos 	return intr_string(ih & ~MPSAFE_MASK, buf, len);
    238   1.1    bouyer }
    239   1.1    bouyer 
    240   1.1    bouyer 
    241   1.1    bouyer const struct evcnt *
    242   1.6  christos pci_intr_evcnt(pci_chipset_tag_t pc, pci_intr_handle_t ih)
    243   1.1    bouyer {
    244  1.23    dyoung 	pci_chipset_tag_t ipc;
    245   1.1    bouyer 
    246  1.23    dyoung 	for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
    247  1.23    dyoung 		if ((ipc->pc_present & PCI_OVERRIDE_INTR_EVCNT) == 0)
    248  1.23    dyoung 			continue;
    249  1.23    dyoung 		return (*ipc->pc_ov->ov_intr_evcnt)(ipc->pc_ctx, pc, ih);
    250  1.16    dyoung 	}
    251  1.15    dyoung 
    252   1.1    bouyer 	/* XXX for now, no evcnt parent reported */
    253   1.1    bouyer 	return NULL;
    254   1.1    bouyer }
    255   1.1    bouyer 
    256  1.11        ad int
    257  1.11        ad pci_intr_setattr(pci_chipset_tag_t pc, pci_intr_handle_t *ih,
    258  1.11        ad 		 int attr, uint64_t data)
    259  1.11        ad {
    260  1.11        ad 
    261  1.11        ad 	switch (attr) {
    262  1.11        ad 	case PCI_INTR_MPSAFE:
    263  1.11        ad 		if (data) {
    264  1.11        ad 			 *ih |= MPSAFE_MASK;
    265  1.11        ad 		} else {
    266  1.11        ad 			 *ih &= ~MPSAFE_MASK;
    267  1.11        ad 		}
    268  1.11        ad 		/* XXX Set live if already mapped. */
    269  1.11        ad 		return 0;
    270  1.11        ad 	default:
    271  1.11        ad 		return ENODEV;
    272  1.11        ad 	}
    273  1.11        ad }
    274  1.11        ad 
    275   1.1    bouyer void *
    276   1.6  christos pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih,
    277   1.5  christos     int level, int (*func)(void *), void *arg)
    278   1.1    bouyer {
    279   1.1    bouyer 	int pin, irq;
    280   1.1    bouyer 	struct pic *pic;
    281  1.12  drochner #if NIOAPIC > 0
    282  1.12  drochner 	struct ioapic_softc *ioapic;
    283  1.12  drochner #endif
    284  1.11        ad 	bool mpsafe;
    285  1.23    dyoung 	pci_chipset_tag_t ipc;
    286   1.1    bouyer 
    287  1.23    dyoung 	for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
    288  1.23    dyoung 		if ((ipc->pc_present & PCI_OVERRIDE_INTR_ESTABLISH) == 0)
    289  1.23    dyoung 			continue;
    290  1.23    dyoung 		return (*ipc->pc_ov->ov_intr_establish)(ipc->pc_ctx,
    291  1.23    dyoung 		    pc, ih, level, func, arg);
    292  1.16    dyoung 	}
    293  1.15    dyoung 
    294   1.1    bouyer 	pic = &i8259_pic;
    295  1.29  knakahar 	pin = irq = APIC_IRQ_LEGACY_IRQ(ih);
    296  1.11        ad 	mpsafe = ((ih & MPSAFE_MASK) != 0);
    297   1.1    bouyer 
    298   1.1    bouyer #if NIOAPIC > 0
    299   1.1    bouyer 	if (ih & APIC_INT_VIA_APIC) {
    300  1.12  drochner 		ioapic = ioapic_find(APIC_IRQ_APIC(ih));
    301  1.12  drochner 		if (ioapic == NULL) {
    302  1.13        ad 			aprint_normal("pci_intr_establish: bad ioapic %d\n",
    303   1.1    bouyer 			    APIC_IRQ_APIC(ih));
    304   1.1    bouyer 			return NULL;
    305   1.1    bouyer 		}
    306  1.12  drochner 		pic = &ioapic->sc_pic;
    307   1.1    bouyer 		pin = APIC_IRQ_PIN(ih);
    308   1.1    bouyer 		irq = APIC_IRQ_LEGACY_IRQ(ih);
    309   1.1    bouyer 		if (irq < 0 || irq >= NUM_LEGACY_IRQS)
    310   1.1    bouyer 			irq = -1;
    311   1.1    bouyer 	}
    312   1.1    bouyer #endif
    313   1.1    bouyer 
    314  1.10        ad 	return intr_establish(irq, pic, pin, IST_LEVEL, level, func, arg,
    315  1.11        ad 	    mpsafe);
    316   1.1    bouyer }
    317   1.1    bouyer 
    318   1.1    bouyer void
    319   1.6  christos pci_intr_disestablish(pci_chipset_tag_t pc, void *cookie)
    320   1.1    bouyer {
    321  1.23    dyoung 	pci_chipset_tag_t ipc;
    322   1.1    bouyer 
    323  1.23    dyoung 	for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
    324  1.23    dyoung 		if ((ipc->pc_present & PCI_OVERRIDE_INTR_DISESTABLISH) == 0)
    325  1.23    dyoung 			continue;
    326  1.23    dyoung 		(*ipc->pc_ov->ov_intr_disestablish)(ipc->pc_ctx, pc, cookie);
    327  1.23    dyoung 		return;
    328  1.15    dyoung 	}
    329  1.15    dyoung 
    330   1.1    bouyer 	intr_disestablish(cookie);
    331   1.1    bouyer }
    332  1.20  drochner 
    333  1.28  knakahar int
    334  1.28  knakahar pci_intr_distribute(void *cookie, const kcpuset_t *newset, kcpuset_t *oldset)
    335  1.28  knakahar {
    336  1.28  knakahar 
    337  1.28  knakahar 	/* XXX Is pc_ov->ov_intr_distribute required? */
    338  1.28  knakahar 
    339  1.28  knakahar 	return intr_distribute(cookie, newset, oldset);
    340  1.28  knakahar }
    341  1.28  knakahar 
    342  1.20  drochner #if NIOAPIC > 0
    343  1.20  drochner /*
    344  1.20  drochner  * experimental support for MSI, does support a single vector,
    345  1.20  drochner  * no MSI-X, 8-bit APIC IDs
    346  1.20  drochner  * (while it doesn't need the ioapic technically, it borrows
    347  1.20  drochner  * from its kernel support)
    348  1.20  drochner  */
    349  1.20  drochner 
    350  1.20  drochner /* dummies, needed by common intr_establish code */
    351  1.20  drochner static void
    352  1.20  drochner msipic_hwmask(struct pic *pic, int pin)
    353  1.20  drochner {
    354  1.20  drochner }
    355  1.20  drochner static void
    356  1.20  drochner msipic_addroute(struct pic *pic, struct cpu_info *ci,
    357  1.20  drochner 		int pin, int vec, int type)
    358  1.20  drochner {
    359  1.20  drochner }
    360  1.20  drochner 
    361  1.20  drochner static struct pic msi_pic = {
    362  1.20  drochner 	.pic_name = "msi",
    363  1.20  drochner 	.pic_type = PIC_SOFT,
    364  1.20  drochner 	.pic_vecbase = 0,
    365  1.20  drochner 	.pic_apicid = 0,
    366  1.20  drochner 	.pic_lock = __SIMPLELOCK_UNLOCKED,
    367  1.20  drochner 	.pic_hwmask = msipic_hwmask,
    368  1.20  drochner 	.pic_hwunmask = msipic_hwmask,
    369  1.20  drochner 	.pic_addroute = msipic_addroute,
    370  1.20  drochner 	.pic_delroute = msipic_addroute,
    371  1.20  drochner 	.pic_edge_stubs = ioapic_edge_stubs,
    372  1.20  drochner };
    373  1.20  drochner 
    374  1.20  drochner struct msi_hdl {
    375  1.20  drochner 	struct intrhand *ih;
    376  1.20  drochner 	pci_chipset_tag_t pc;
    377  1.20  drochner 	pcitag_t tag;
    378  1.20  drochner 	int co;
    379  1.20  drochner };
    380  1.20  drochner 
    381  1.20  drochner void *
    382  1.20  drochner pci_msi_establish(struct pci_attach_args *pa, int level,
    383  1.20  drochner 		  int (*func)(void *), void *arg)
    384  1.20  drochner {
    385  1.20  drochner 	int co;
    386  1.21    dyoung 	struct intrhand *ih;
    387  1.20  drochner 	struct msi_hdl *msih;
    388  1.20  drochner 	struct cpu_info *ci;
    389  1.21    dyoung 	struct intrsource *is;
    390  1.21    dyoung 	pcireg_t reg;
    391  1.20  drochner 
    392  1.20  drochner 	if (!pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_MSI, &co, 0))
    393  1.20  drochner 		return NULL;
    394  1.20  drochner 
    395  1.21    dyoung 	ih = intr_establish(-1, &msi_pic, -1, IST_EDGE, level, func, arg, 0);
    396  1.21    dyoung 	if (ih == NULL)
    397  1.20  drochner 		return NULL;
    398  1.20  drochner 
    399  1.20  drochner 	msih = malloc(sizeof(*msih), M_DEVBUF, M_WAITOK);
    400  1.20  drochner 	msih->ih = ih;
    401  1.20  drochner 	msih->pc = pa->pa_pc;
    402  1.20  drochner 	msih->tag = pa->pa_tag;
    403  1.20  drochner 	msih->co = co;
    404  1.20  drochner 
    405  1.21    dyoung 	ci = ih->ih_cpu;
    406  1.21    dyoung 	is = ci->ci_isources[ih->ih_slot];
    407  1.21    dyoung 	reg = pci_conf_read(pa->pa_pc, pa->pa_tag, co + PCI_MSI_CTL);
    408  1.21    dyoung 	pci_conf_write(pa->pa_pc, pa->pa_tag, co + PCI_MSI_MADDR64_LO,
    409  1.26    dyoung 		       LAPIC_MSIADDR_BASE |
    410  1.26    dyoung 		       __SHIFTIN(ci->ci_cpuid, LAPIC_MSIADDR_DSTID_MASK));
    411  1.21    dyoung 	if (reg & PCI_MSI_CTL_64BIT_ADDR) {
    412  1.21    dyoung 		pci_conf_write(pa->pa_pc, pa->pa_tag, co + PCI_MSI_MADDR64_HI,
    413  1.21    dyoung 		    0);
    414  1.22    dyoung 		/* XXX according to the manual, ASSERT is unnecessary if
    415  1.22    dyoung 		 * EDGE
    416  1.22    dyoung 		 */
    417  1.21    dyoung 		pci_conf_write(pa->pa_pc, pa->pa_tag, co + PCI_MSI_MDATA64,
    418  1.26    dyoung 		    __SHIFTIN(is->is_idtvec, LAPIC_MSIDATA_VECTOR_MASK) |
    419  1.26    dyoung 		    LAPIC_MSIDATA_TRGMODE_EDGE | LAPIC_MSIDATA_LEVEL_ASSERT |
    420  1.26    dyoung 		    LAPIC_MSIDATA_DM_FIXED);
    421  1.22    dyoung 	} else {
    422  1.22    dyoung 		/* XXX according to the manual, ASSERT is unnecessary if
    423  1.22    dyoung 		 * EDGE
    424  1.22    dyoung 		 */
    425  1.21    dyoung 		pci_conf_write(pa->pa_pc, pa->pa_tag, co + PCI_MSI_MDATA,
    426  1.26    dyoung 		    __SHIFTIN(is->is_idtvec, LAPIC_MSIDATA_VECTOR_MASK) |
    427  1.26    dyoung 		    LAPIC_MSIDATA_TRGMODE_EDGE | LAPIC_MSIDATA_LEVEL_ASSERT |
    428  1.26    dyoung 		    LAPIC_MSIDATA_DM_FIXED);
    429  1.22    dyoung 	}
    430  1.21    dyoung 	pci_conf_write(pa->pa_pc, pa->pa_tag, co + PCI_MSI_CTL,
    431  1.21    dyoung 	    PCI_MSI_CTL_MSI_ENABLE);
    432  1.21    dyoung 	return msih;
    433  1.20  drochner }
    434  1.20  drochner 
    435  1.20  drochner void
    436  1.20  drochner pci_msi_disestablish(void *ih)
    437  1.20  drochner {
    438  1.20  drochner 	struct msi_hdl *msih = ih;
    439  1.20  drochner 
    440  1.21    dyoung 	pci_conf_write(msih->pc, msih->tag, msih->co + PCI_MSI_CTL, 0);
    441  1.20  drochner 	intr_disestablish(msih->ih);
    442  1.21    dyoung 	free(msih, M_DEVBUF);
    443  1.20  drochner }
    444  1.20  drochner #endif
    445