pci_intr_machdep.c revision 1.25 1 /* $NetBSD: pci_intr_machdep.c,v 1.25 2012/06/15 14:07:44 yamt Exp $ */
2
3 /*-
4 * Copyright (c) 1997, 1998, 2009 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 * NASA Ames Research Center.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 * POSSIBILITY OF SUCH DAMAGE.
31 */
32
33 /*
34 * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved.
35 * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
36 *
37 * Redistribution and use in source and binary forms, with or without
38 * modification, are permitted provided that the following conditions
39 * are met:
40 * 1. Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * 2. Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in the
44 * documentation and/or other materials provided with the distribution.
45 * 3. All advertising materials mentioning features or use of this software
46 * must display the following acknowledgement:
47 * This product includes software developed by Charles M. Hannum.
48 * 4. The name of the author may not be used to endorse or promote products
49 * derived from this software without specific prior written permission.
50 *
51 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
52 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
53 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
54 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
55 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
56 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
60 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 */
62
63 /*
64 * Machine-specific functions for PCI autoconfiguration.
65 *
66 * On PCs, there are two methods of generating PCI configuration cycles.
67 * We try to detect the appropriate mechanism for this machine and set
68 * up a few function pointers to access the correct method directly.
69 *
70 * The configuration method can be hard-coded in the config file by
71 * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
72 * as defined section 3.6.4.1, `Generating Configuration Cycles'.
73 */
74
75 #include <sys/cdefs.h>
76 __KERNEL_RCSID(0, "$NetBSD: pci_intr_machdep.c,v 1.25 2012/06/15 14:07:44 yamt Exp $");
77
78 #include <sys/types.h>
79 #include <sys/param.h>
80 #include <sys/time.h>
81 #include <sys/systm.h>
82 #include <sys/errno.h>
83 #include <sys/device.h>
84 #include <sys/intr.h>
85 #include <sys/malloc.h>
86
87 #include <dev/pci/pcivar.h>
88
89 #include "ioapic.h"
90 #include "eisa.h"
91 #include "acpica.h"
92 #include "opt_mpbios.h"
93 #include "opt_acpi.h"
94
95 #if NIOAPIC > 0 || NACPICA > 0
96 #include <machine/i82093reg.h>
97 #include <machine/i82093var.h>
98 #include <machine/mpconfig.h>
99 #include <machine/mpbiosvar.h>
100 #include <machine/pic.h>
101 #endif
102
103 #ifdef MPBIOS
104 #include <machine/mpbiosvar.h>
105 #endif
106
107 #if NACPICA > 0
108 #include <machine/mpacpi.h>
109 #endif
110
111 #define MPSAFE_MASK 0x80000000
112
113 int
114 pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
115 {
116 int pin = pa->pa_intrpin;
117 int line = pa->pa_intrline;
118 pci_chipset_tag_t ipc, pc = pa->pa_pc;
119 #if NIOAPIC > 0 || NACPICA > 0
120 int rawpin = pa->pa_rawintrpin;
121 int bus, dev, func;
122 #endif
123
124 for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
125 if ((ipc->pc_present & PCI_OVERRIDE_INTR_MAP) == 0)
126 continue;
127 return (*ipc->pc_ov->ov_intr_map)(ipc->pc_ctx, pa, ihp);
128 }
129
130 if (pin == 0) {
131 /* No IRQ used. */
132 goto bad;
133 }
134
135 *ihp = 0;
136
137 if (pin > PCI_INTERRUPT_PIN_MAX) {
138 aprint_normal("pci_intr_map: bad interrupt pin %d\n", pin);
139 goto bad;
140 }
141
142 #if NIOAPIC > 0 || NACPICA > 0
143 KASSERT(rawpin >= PCI_INTERRUPT_PIN_A);
144 KASSERT(rawpin <= PCI_INTERRUPT_PIN_D);
145 pci_decompose_tag(pc, pa->pa_tag, &bus, &dev, &func);
146 if (mp_busses != NULL) {
147 /*
148 * Note: PCI_INTERRUPT_PIN_A == 1 where intr_find_mpmapping
149 * wants pci bus_pin encoding which uses INT_A == 0.
150 */
151 if (intr_find_mpmapping(bus,
152 (dev << 2) | (rawpin - PCI_INTERRUPT_PIN_A), ihp) == 0) {
153 if (APIC_IRQ_LEGACY_IRQ(*ihp) == 0)
154 *ihp |= line;
155 return 0;
156 }
157 /*
158 * No explicit PCI mapping found. This is not fatal,
159 * we'll try the ISA (or possibly EISA) mappings next.
160 */
161 }
162 #endif
163
164 /*
165 * Section 6.2.4, `Miscellaneous Functions', says that 255 means
166 * `unknown' or `no connection' on a PC. We assume that a device with
167 * `no connection' either doesn't have an interrupt (in which case the
168 * pin number should be 0, and would have been noticed above), or
169 * wasn't configured by the BIOS (in which case we punt, since there's
170 * no real way we can know how the interrupt lines are mapped in the
171 * hardware).
172 *
173 * XXX
174 * Since IRQ 0 is only used by the clock, and we can't actually be sure
175 * that the BIOS did its job, we also recognize that as meaning that
176 * the BIOS has not configured the device.
177 */
178 if (line == 0 || line == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
179 aprint_normal("pci_intr_map: no mapping for pin %c (line=%02x)\n",
180 '@' + pin, line);
181 goto bad;
182 } else {
183 if (line >= NUM_LEGACY_IRQS) {
184 aprint_normal("pci_intr_map: bad interrupt line %d\n", line);
185 goto bad;
186 }
187 if (line == 2) {
188 aprint_normal("pci_intr_map: changed line 2 to line 9\n");
189 line = 9;
190 }
191 }
192 #if NIOAPIC > 0 || NACPICA > 0
193 if (mp_busses != NULL) {
194 if (intr_find_mpmapping(mp_isa_bus, line, ihp) == 0) {
195 if ((*ihp & 0xff) == 0)
196 *ihp |= line;
197 return 0;
198 }
199 #if NEISA > 0
200 if (intr_find_mpmapping(mp_eisa_bus, line, ihp) == 0) {
201 if ((*ihp & 0xff) == 0)
202 *ihp |= line;
203 return 0;
204 }
205 #endif
206 aprint_normal("pci_intr_map: bus %d dev %d func %d pin %d; line %d\n",
207 bus, dev, func, pin, line);
208 aprint_normal("pci_intr_map: no MP mapping found\n");
209 }
210 #endif
211
212 *ihp = line;
213 return 0;
214
215 bad:
216 *ihp = -1;
217 return 1;
218 }
219
220 const char *
221 pci_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih)
222 {
223 pci_chipset_tag_t ipc;
224
225 for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
226 if ((ipc->pc_present & PCI_OVERRIDE_INTR_STRING) == 0)
227 continue;
228 return (*ipc->pc_ov->ov_intr_string)(ipc->pc_ctx, pc, ih);
229 }
230
231 return intr_string(ih & ~MPSAFE_MASK);
232 }
233
234
235 const struct evcnt *
236 pci_intr_evcnt(pci_chipset_tag_t pc, pci_intr_handle_t ih)
237 {
238 pci_chipset_tag_t ipc;
239
240 for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
241 if ((ipc->pc_present & PCI_OVERRIDE_INTR_EVCNT) == 0)
242 continue;
243 return (*ipc->pc_ov->ov_intr_evcnt)(ipc->pc_ctx, pc, ih);
244 }
245
246 /* XXX for now, no evcnt parent reported */
247 return NULL;
248 }
249
250 int
251 pci_intr_setattr(pci_chipset_tag_t pc, pci_intr_handle_t *ih,
252 int attr, uint64_t data)
253 {
254
255 switch (attr) {
256 case PCI_INTR_MPSAFE:
257 if (data) {
258 *ih |= MPSAFE_MASK;
259 } else {
260 *ih &= ~MPSAFE_MASK;
261 }
262 /* XXX Set live if already mapped. */
263 return 0;
264 default:
265 return ENODEV;
266 }
267 }
268
269 void *
270 pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih,
271 int level, int (*func)(void *), void *arg)
272 {
273 int pin, irq;
274 struct pic *pic;
275 #if NIOAPIC > 0
276 struct ioapic_softc *ioapic;
277 #endif
278 bool mpsafe;
279 pci_chipset_tag_t ipc;
280
281 for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
282 if ((ipc->pc_present & PCI_OVERRIDE_INTR_ESTABLISH) == 0)
283 continue;
284 return (*ipc->pc_ov->ov_intr_establish)(ipc->pc_ctx,
285 pc, ih, level, func, arg);
286 }
287
288 pic = &i8259_pic;
289 pin = irq = (ih & ~MPSAFE_MASK);
290 mpsafe = ((ih & MPSAFE_MASK) != 0);
291
292 #if NIOAPIC > 0
293 if (ih & APIC_INT_VIA_APIC) {
294 ioapic = ioapic_find(APIC_IRQ_APIC(ih));
295 if (ioapic == NULL) {
296 aprint_normal("pci_intr_establish: bad ioapic %d\n",
297 APIC_IRQ_APIC(ih));
298 return NULL;
299 }
300 pic = &ioapic->sc_pic;
301 pin = APIC_IRQ_PIN(ih);
302 irq = APIC_IRQ_LEGACY_IRQ(ih);
303 if (irq < 0 || irq >= NUM_LEGACY_IRQS)
304 irq = -1;
305 }
306 #endif
307
308 return intr_establish(irq, pic, pin, IST_LEVEL, level, func, arg,
309 mpsafe);
310 }
311
312 void
313 pci_intr_disestablish(pci_chipset_tag_t pc, void *cookie)
314 {
315 pci_chipset_tag_t ipc;
316
317 for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
318 if ((ipc->pc_present & PCI_OVERRIDE_INTR_DISESTABLISH) == 0)
319 continue;
320 (*ipc->pc_ov->ov_intr_disestablish)(ipc->pc_ctx, pc, cookie);
321 return;
322 }
323
324 intr_disestablish(cookie);
325 }
326
327 #if NIOAPIC > 0
328 /*
329 * experimental support for MSI, does support a single vector,
330 * no MSI-X, 8-bit APIC IDs
331 * (while it doesn't need the ioapic technically, it borrows
332 * from its kernel support)
333 */
334
335 /* dummies, needed by common intr_establish code */
336 static void
337 msipic_hwmask(struct pic *pic, int pin)
338 {
339 }
340 static void
341 msipic_addroute(struct pic *pic, struct cpu_info *ci,
342 int pin, int vec, int type)
343 {
344 }
345
346 static struct pic msi_pic = {
347 .pic_name = "msi",
348 .pic_type = PIC_SOFT,
349 .pic_vecbase = 0,
350 .pic_apicid = 0,
351 .pic_lock = __SIMPLELOCK_UNLOCKED,
352 .pic_hwmask = msipic_hwmask,
353 .pic_hwunmask = msipic_hwmask,
354 .pic_addroute = msipic_addroute,
355 .pic_delroute = msipic_addroute,
356 .pic_edge_stubs = ioapic_edge_stubs,
357 };
358
359 struct msi_hdl {
360 struct intrhand *ih;
361 pci_chipset_tag_t pc;
362 pcitag_t tag;
363 int co;
364 };
365
366 void *
367 pci_msi_establish(struct pci_attach_args *pa, int level,
368 int (*func)(void *), void *arg)
369 {
370 int co;
371 struct intrhand *ih;
372 struct msi_hdl *msih;
373 struct cpu_info *ci;
374 struct intrsource *is;
375 pcireg_t reg;
376
377 if (!pci_get_capability(pa->pa_pc, pa->pa_tag, PCI_CAP_MSI, &co, 0))
378 return NULL;
379
380 ih = intr_establish(-1, &msi_pic, -1, IST_EDGE, level, func, arg, 0);
381 if (ih == NULL)
382 return NULL;
383
384 msih = malloc(sizeof(*msih), M_DEVBUF, M_WAITOK);
385 msih->ih = ih;
386 msih->pc = pa->pa_pc;
387 msih->tag = pa->pa_tag;
388 msih->co = co;
389
390 ci = ih->ih_cpu;
391 is = ci->ci_isources[ih->ih_slot];
392 reg = pci_conf_read(pa->pa_pc, pa->pa_tag, co + PCI_MSI_CTL);
393 pci_conf_write(pa->pa_pc, pa->pa_tag, co + PCI_MSI_MADDR64_LO,
394 IOAPIC_MSIADDR_BASE |
395 __SHIFTIN(ci->ci_cpuid, IOAPIC_MSIADDR_DSTID_MASK));
396 if (reg & PCI_MSI_CTL_64BIT_ADDR) {
397 pci_conf_write(pa->pa_pc, pa->pa_tag, co + PCI_MSI_MADDR64_HI,
398 0);
399 /* XXX according to the manual, ASSERT is unnecessary if
400 * EDGE
401 */
402 pci_conf_write(pa->pa_pc, pa->pa_tag, co + PCI_MSI_MDATA64,
403 __SHIFTIN(is->is_idtvec, IOAPIC_MSIDATA_VECTOR_MASK) |
404 IOAPIC_MSIDATA_TRGMODE_EDGE | IOAPIC_MSIDATA_LEVEL_ASSERT |
405 IOAPIC_MSIDATA_DM_FIXED);
406 } else {
407 /* XXX according to the manual, ASSERT is unnecessary if
408 * EDGE
409 */
410 pci_conf_write(pa->pa_pc, pa->pa_tag, co + PCI_MSI_MDATA,
411 __SHIFTIN(is->is_idtvec, IOAPIC_MSIDATA_VECTOR_MASK) |
412 IOAPIC_MSIDATA_TRGMODE_EDGE | IOAPIC_MSIDATA_LEVEL_ASSERT |
413 IOAPIC_MSIDATA_DM_FIXED);
414 }
415 pci_conf_write(pa->pa_pc, pa->pa_tag, co + PCI_MSI_CTL,
416 PCI_MSI_CTL_MSI_ENABLE);
417 return msih;
418 }
419
420 void
421 pci_msi_disestablish(void *ih)
422 {
423 struct msi_hdl *msih = ih;
424
425 pci_conf_write(msih->pc, msih->tag, msih->co + PCI_MSI_CTL, 0);
426 intr_disestablish(msih->ih);
427 free(msih, M_DEVBUF);
428 }
429 #endif
430