pci_intr_machdep.c revision 1.30 1 /* $NetBSD: pci_intr_machdep.c,v 1.30 2015/04/27 07:03:58 knakahara Exp $ */
2
3 /*-
4 * Copyright (c) 1997, 1998, 2009 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 * NASA Ames Research Center.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 * POSSIBILITY OF SUCH DAMAGE.
31 */
32
33 /*
34 * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved.
35 * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
36 *
37 * Redistribution and use in source and binary forms, with or without
38 * modification, are permitted provided that the following conditions
39 * are met:
40 * 1. Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * 2. Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in the
44 * documentation and/or other materials provided with the distribution.
45 * 3. All advertising materials mentioning features or use of this software
46 * must display the following acknowledgement:
47 * This product includes software developed by Charles M. Hannum.
48 * 4. The name of the author may not be used to endorse or promote products
49 * derived from this software without specific prior written permission.
50 *
51 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
52 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
53 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
54 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
55 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
56 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
60 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 */
62
63 /*
64 * Machine-specific functions for PCI autoconfiguration.
65 *
66 * On PCs, there are two methods of generating PCI configuration cycles.
67 * We try to detect the appropriate mechanism for this machine and set
68 * up a few function pointers to access the correct method directly.
69 *
70 * The configuration method can be hard-coded in the config file by
71 * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
72 * as defined section 3.6.4.1, `Generating Configuration Cycles'.
73 */
74
75 #include <sys/cdefs.h>
76 __KERNEL_RCSID(0, "$NetBSD: pci_intr_machdep.c,v 1.30 2015/04/27 07:03:58 knakahara Exp $");
77
78 #include <sys/types.h>
79 #include <sys/param.h>
80 #include <sys/time.h>
81 #include <sys/systm.h>
82 #include <sys/cpu.h>
83 #include <sys/errno.h>
84 #include <sys/device.h>
85 #include <sys/intr.h>
86 #include <sys/kmem.h>
87 #include <sys/malloc.h>
88
89 #include <dev/pci/pcivar.h>
90
91 #include "ioapic.h"
92 #include "eisa.h"
93 #include "acpica.h"
94 #include "opt_mpbios.h"
95 #include "opt_acpi.h"
96
97 #include <machine/i82489reg.h>
98
99 #if NIOAPIC > 0 || NACPICA > 0
100 #include <machine/i82093reg.h>
101 #include <machine/i82093var.h>
102 #include <machine/mpconfig.h>
103 #include <machine/mpbiosvar.h>
104 #include <machine/pic.h>
105 #endif
106
107 #ifdef MPBIOS
108 #include <machine/mpbiosvar.h>
109 #endif
110
111 #if NACPICA > 0
112 #include <machine/mpacpi.h>
113 #endif
114
115 int
116 pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
117 {
118 pci_intr_pin_t pin = pa->pa_intrpin;
119 pci_intr_line_t line = pa->pa_intrline;
120 pci_chipset_tag_t ipc, pc = pa->pa_pc;
121 #if NIOAPIC > 0 || NACPICA > 0
122 pci_intr_pin_t rawpin = pa->pa_rawintrpin;
123 int bus, dev, func;
124 #endif
125
126 for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
127 if ((ipc->pc_present & PCI_OVERRIDE_INTR_MAP) == 0)
128 continue;
129 return (*ipc->pc_ov->ov_intr_map)(ipc->pc_ctx, pa, ihp);
130 }
131
132 if (pin == 0) {
133 /* No IRQ used. */
134 goto bad;
135 }
136
137 *ihp = 0;
138
139 if (pin > PCI_INTERRUPT_PIN_MAX) {
140 aprint_normal("pci_intr_map: bad interrupt pin %d\n", pin);
141 goto bad;
142 }
143
144 #if NIOAPIC > 0 || NACPICA > 0
145 KASSERT(rawpin >= PCI_INTERRUPT_PIN_A);
146 KASSERT(rawpin <= PCI_INTERRUPT_PIN_D);
147 pci_decompose_tag(pc, pa->pa_tag, &bus, &dev, &func);
148 if (mp_busses != NULL) {
149 /*
150 * Note: PCI_INTERRUPT_PIN_A == 1 where intr_find_mpmapping
151 * wants pci bus_pin encoding which uses INT_A == 0.
152 */
153 if (intr_find_mpmapping(bus,
154 (dev << 2) | (rawpin - PCI_INTERRUPT_PIN_A), ihp) == 0) {
155 if (APIC_IRQ_LEGACY_IRQ(*ihp) == 0)
156 *ihp |= line;
157 return 0;
158 }
159 /*
160 * No explicit PCI mapping found. This is not fatal,
161 * we'll try the ISA (or possibly EISA) mappings next.
162 */
163 }
164 #endif
165
166 /*
167 * Section 6.2.4, `Miscellaneous Functions', says that 255 means
168 * `unknown' or `no connection' on a PC. We assume that a device with
169 * `no connection' either doesn't have an interrupt (in which case the
170 * pin number should be 0, and would have been noticed above), or
171 * wasn't configured by the BIOS (in which case we punt, since there's
172 * no real way we can know how the interrupt lines are mapped in the
173 * hardware).
174 *
175 * XXX
176 * Since IRQ 0 is only used by the clock, and we can't actually be sure
177 * that the BIOS did its job, we also recognize that as meaning that
178 * the BIOS has not configured the device.
179 */
180 if (line == 0 || line == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
181 aprint_normal("pci_intr_map: no mapping for pin %c (line=%02x)\n",
182 '@' + pin, line);
183 goto bad;
184 } else {
185 if (line >= NUM_LEGACY_IRQS) {
186 aprint_normal("pci_intr_map: bad interrupt line %d\n", line);
187 goto bad;
188 }
189 if (line == 2) {
190 aprint_normal("pci_intr_map: changed line 2 to line 9\n");
191 line = 9;
192 }
193 }
194 #if NIOAPIC > 0 || NACPICA > 0
195 if (mp_busses != NULL) {
196 if (intr_find_mpmapping(mp_isa_bus, line, ihp) == 0) {
197 if ((*ihp & 0xff) == 0)
198 *ihp |= line;
199 return 0;
200 }
201 #if NEISA > 0
202 if (intr_find_mpmapping(mp_eisa_bus, line, ihp) == 0) {
203 if ((*ihp & 0xff) == 0)
204 *ihp |= line;
205 return 0;
206 }
207 #endif
208 aprint_normal("pci_intr_map: bus %d dev %d func %d pin %d; line %d\n",
209 bus, dev, func, pin, line);
210 aprint_normal("pci_intr_map: no MP mapping found\n");
211 }
212 #endif
213
214 *ihp = line;
215 return 0;
216
217 bad:
218 *ihp = -1;
219 return 1;
220 }
221
222 const char *
223 pci_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih, char *buf,
224 size_t len)
225 {
226 pci_chipset_tag_t ipc;
227
228 if (INT_VIA_MSI(ih))
229 return pci_msi_string(pc, ih, buf, len);
230
231 for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
232 if ((ipc->pc_present & PCI_OVERRIDE_INTR_STRING) == 0)
233 continue;
234 return (*ipc->pc_ov->ov_intr_string)(ipc->pc_ctx, pc, ih,
235 buf, len);
236 }
237
238 return intr_string(ih & ~MPSAFE_MASK, buf, len);
239 }
240
241
242 const struct evcnt *
243 pci_intr_evcnt(pci_chipset_tag_t pc, pci_intr_handle_t ih)
244 {
245 pci_chipset_tag_t ipc;
246
247 for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
248 if ((ipc->pc_present & PCI_OVERRIDE_INTR_EVCNT) == 0)
249 continue;
250 return (*ipc->pc_ov->ov_intr_evcnt)(ipc->pc_ctx, pc, ih);
251 }
252
253 /* XXX for now, no evcnt parent reported */
254 return NULL;
255 }
256
257 int
258 pci_intr_setattr(pci_chipset_tag_t pc, pci_intr_handle_t *ih,
259 int attr, uint64_t data)
260 {
261
262 switch (attr) {
263 case PCI_INTR_MPSAFE:
264 if (data) {
265 *ih |= MPSAFE_MASK;
266 } else {
267 *ih &= ~MPSAFE_MASK;
268 }
269 /* XXX Set live if already mapped. */
270 return 0;
271 default:
272 return ENODEV;
273 }
274 }
275
276 void *
277 pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih,
278 int level, int (*func)(void *), void *arg)
279 {
280 int pin, irq;
281 struct pic *pic;
282 #if NIOAPIC > 0
283 struct ioapic_softc *ioapic;
284 #endif
285 bool mpsafe;
286 pci_chipset_tag_t ipc;
287
288 for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
289 if ((ipc->pc_present & PCI_OVERRIDE_INTR_ESTABLISH) == 0)
290 continue;
291 return (*ipc->pc_ov->ov_intr_establish)(ipc->pc_ctx,
292 pc, ih, level, func, arg);
293 }
294
295 pic = &i8259_pic;
296 pin = irq = APIC_IRQ_LEGACY_IRQ(ih);
297 mpsafe = ((ih & MPSAFE_MASK) != 0);
298
299 #if NIOAPIC > 0
300 if (ih & APIC_INT_VIA_APIC) {
301 ioapic = ioapic_find(APIC_IRQ_APIC(ih));
302 if (ioapic == NULL) {
303 aprint_normal("pci_intr_establish: bad ioapic %d\n",
304 APIC_IRQ_APIC(ih));
305 return NULL;
306 }
307 pic = &ioapic->sc_pic;
308 pin = APIC_IRQ_PIN(ih);
309 irq = APIC_IRQ_LEGACY_IRQ(ih);
310 if (irq < 0 || irq >= NUM_LEGACY_IRQS)
311 irq = -1;
312 }
313 #endif
314
315 return intr_establish(irq, pic, pin, IST_LEVEL, level, func, arg,
316 mpsafe);
317 }
318
319 void
320 pci_intr_disestablish(pci_chipset_tag_t pc, void *cookie)
321 {
322 pci_chipset_tag_t ipc;
323
324 for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
325 if ((ipc->pc_present & PCI_OVERRIDE_INTR_DISESTABLISH) == 0)
326 continue;
327 (*ipc->pc_ov->ov_intr_disestablish)(ipc->pc_ctx, pc, cookie);
328 return;
329 }
330
331 intr_disestablish(cookie);
332 }
333
334 int
335 pci_intr_distribute(void *cookie, const kcpuset_t *newset, kcpuset_t *oldset)
336 {
337
338 /* XXX Is pc_ov->ov_intr_distribute required? */
339
340 return intr_distribute(cookie, newset, oldset);
341 }
342
343 #if NIOAPIC > 0
344 int
345 pci_intx_alloc(const struct pci_attach_args *pa, pci_intr_handle_t **pih)
346 {
347 struct intrsource *isp;
348 pci_intr_handle_t *handle;
349 int error;
350 char intrstr_buf[INTRIDBUF];
351 const char *intrstr;
352
353 handle = kmem_zalloc(sizeof(*handle), KM_SLEEP);
354 if (handle == NULL) {
355 aprint_normal("cannot allocate pci_intr_handle_t\n");
356 return ENOMEM;
357 }
358
359 if (pci_intr_map(pa, handle) != 0) {
360 aprint_normal("cannot set up pci_intr_handle_t\n");
361 error = EINVAL;
362 goto error;
363 }
364
365 intrstr = pci_intr_string(pa->pa_pc, *handle,
366 intrstr_buf, sizeof(intrstr_buf));
367 mutex_enter(&cpu_lock);
368 isp = intr_allocate_io_intrsource(intrstr);
369 mutex_exit(&cpu_lock);
370 if (isp == NULL) {
371 aprint_normal("can't allocate io_intersource\n");
372 error = ENOMEM;
373 goto error;
374 }
375
376 *pih = handle;
377 return 0;
378
379 error:
380 kmem_free(handle, sizeof(*handle));
381 return error;
382 }
383
384 void
385 pci_intx_release(pci_chipset_tag_t pc, pci_intr_handle_t *pih)
386 {
387 char intrstr_buf[INTRIDBUF];
388 const char *intrstr;
389
390 if (pih == NULL)
391 return;
392
393 intrstr = pci_intr_string(NULL, *pih, intrstr_buf, sizeof(intrstr_buf));
394 mutex_enter(&cpu_lock);
395 intr_free_io_intrsource(intrstr);
396 mutex_exit(&cpu_lock);
397
398 kmem_free(pih, sizeof(*pih));
399 }
400 #endif
401