Home | History | Annotate | Line # | Download | only in pci
pci_intr_machdep.c revision 1.44
      1 /*	$NetBSD: pci_intr_machdep.c,v 1.44 2018/09/10 02:49:23 cherry Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 1997, 1998, 2009 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  * NASA Ames Research Center.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  *
     20  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30  * POSSIBILITY OF SUCH DAMAGE.
     31  */
     32 
     33 /*
     34  * Copyright (c) 1996 Christopher G. Demetriou.  All rights reserved.
     35  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
     36  *
     37  * Redistribution and use in source and binary forms, with or without
     38  * modification, are permitted provided that the following conditions
     39  * are met:
     40  * 1. Redistributions of source code must retain the above copyright
     41  *    notice, this list of conditions and the following disclaimer.
     42  * 2. Redistributions in binary form must reproduce the above copyright
     43  *    notice, this list of conditions and the following disclaimer in the
     44  *    documentation and/or other materials provided with the distribution.
     45  * 3. All advertising materials mentioning features or use of this software
     46  *    must display the following acknowledgement:
     47  *	This product includes software developed by Charles M. Hannum.
     48  * 4. The name of the author may not be used to endorse or promote products
     49  *    derived from this software without specific prior written permission.
     50  *
     51  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     52  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     53  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     54  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     55  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     56  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     57  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     58  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     59  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     60  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     61  */
     62 
     63 /*
     64  * Machine-specific functions for PCI autoconfiguration.
     65  *
     66  * On PCs, there are two methods of generating PCI configuration cycles.
     67  * We try to detect the appropriate mechanism for this machine and set
     68  * up a few function pointers to access the correct method directly.
     69  *
     70  * The configuration method can be hard-coded in the config file by
     71  * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
     72  * as defined section 3.6.4.1, `Generating Configuration Cycles'.
     73  */
     74 
     75 #include <sys/cdefs.h>
     76 __KERNEL_RCSID(0, "$NetBSD: pci_intr_machdep.c,v 1.44 2018/09/10 02:49:23 cherry Exp $");
     77 
     78 #include <sys/types.h>
     79 #include <sys/param.h>
     80 #include <sys/time.h>
     81 #include <sys/systm.h>
     82 #include <sys/cpu.h>
     83 #include <sys/errno.h>
     84 #include <sys/device.h>
     85 #include <sys/intr.h>
     86 #include <sys/kmem.h>
     87 
     88 #include <dev/pci/pcivar.h>
     89 
     90 #include "ioapic.h"
     91 #include "eisa.h"
     92 #include "acpica.h"
     93 #include "opt_mpbios.h"
     94 #include "opt_acpi.h"
     95 
     96 #include <machine/i82489reg.h>
     97 
     98 #if NIOAPIC > 0 || NACPICA > 0
     99 #include <machine/i82093reg.h>
    100 #include <machine/i82093var.h>
    101 #include <machine/mpconfig.h>
    102 #include <machine/mpbiosvar.h>
    103 #include <machine/pic.h>
    104 #include <x86/pci/pci_msi_machdep.h>
    105 #endif
    106 
    107 #ifdef MPBIOS
    108 #include <machine/mpbiosvar.h>
    109 #endif
    110 
    111 #if NACPICA > 0
    112 #include <machine/mpacpi.h>
    113 #endif
    114 
    115 int
    116 pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    117 {
    118 	pci_intr_pin_t pin = pa->pa_intrpin;
    119 	pci_intr_line_t line = pa->pa_intrline;
    120 	pci_chipset_tag_t ipc, pc = pa->pa_pc;
    121 #if NIOAPIC > 0 || NACPICA > 0
    122 	pci_intr_pin_t rawpin = pa->pa_rawintrpin;
    123 	int bus, dev, func;
    124 #endif
    125 
    126 	for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
    127 		if ((ipc->pc_present & PCI_OVERRIDE_INTR_MAP) == 0)
    128 			continue;
    129 		return (*ipc->pc_ov->ov_intr_map)(ipc->pc_ctx, pa, ihp);
    130 	}
    131 
    132 	if (pin == 0) {
    133 		/* No IRQ used. */
    134 		goto bad;
    135 	}
    136 
    137 	*ihp = 0;
    138 
    139 	if (pin > PCI_INTERRUPT_PIN_MAX) {
    140 		aprint_normal("pci_intr_map: bad interrupt pin %d\n", pin);
    141 		goto bad;
    142 	}
    143 
    144 #if NIOAPIC > 0 || NACPICA > 0
    145 	KASSERT(rawpin >= PCI_INTERRUPT_PIN_A);
    146 	KASSERT(rawpin <= PCI_INTERRUPT_PIN_D);
    147 	pci_decompose_tag(pc, pa->pa_tag, &bus, &dev, &func);
    148 	if (mp_busses != NULL) {
    149 		/*
    150 		 * Note: PCI_INTERRUPT_PIN_A == 1 where intr_find_mpmapping
    151 		 * wants pci bus_pin encoding which uses INT_A == 0.
    152 		 */
    153 		if (intr_find_mpmapping(bus,
    154 		    (dev << 2) | (rawpin - PCI_INTERRUPT_PIN_A), ihp) == 0) {
    155 			if (APIC_IRQ_LEGACY_IRQ(*ihp) == 0)
    156 				*ihp |= line;
    157 			return 0;
    158 		}
    159 		/*
    160 		 * No explicit PCI mapping found. This is not fatal,
    161 		 * we'll try the ISA (or possibly EISA) mappings next.
    162 		 */
    163 	}
    164 #endif
    165 
    166 	/*
    167 	 * Section 6.2.4, `Miscellaneous Functions', says that 255 means
    168 	 * `unknown' or `no connection' on a PC.  We assume that a device with
    169 	 * `no connection' either doesn't have an interrupt (in which case the
    170 	 * pin number should be 0, and would have been noticed above), or
    171 	 * wasn't configured by the BIOS (in which case we punt, since there's
    172 	 * no real way we can know how the interrupt lines are mapped in the
    173 	 * hardware).
    174 	 *
    175 	 * XXX
    176 	 * Since IRQ 0 is only used by the clock, and we can't actually be sure
    177 	 * that the BIOS did its job, we also recognize that as meaning that
    178 	 * the BIOS has not configured the device.
    179 	 */
    180 	if (line == 0 || line == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
    181 		aprint_normal("pci_intr_map: no mapping for pin %c (line=%02x)\n",
    182 		       '@' + pin, line);
    183 		goto bad;
    184 	} else {
    185 		if (line >= NUM_LEGACY_IRQS) {
    186 			aprint_normal("pci_intr_map: bad interrupt line %d\n", line);
    187 			goto bad;
    188 		}
    189 		if (line == 2) {
    190 			aprint_normal("pci_intr_map: changed line 2 to line 9\n");
    191 			line = 9;
    192 		}
    193 	}
    194 #if NIOAPIC > 0 || NACPICA > 0
    195 	if (mp_busses != NULL) {
    196 		if (intr_find_mpmapping(mp_isa_bus, line, ihp) == 0) {
    197 			if ((*ihp & 0xff) == 0)
    198 				*ihp |= line;
    199 			return 0;
    200 		}
    201 #if NEISA > 0
    202 		if (intr_find_mpmapping(mp_eisa_bus, line, ihp) == 0) {
    203 			if ((*ihp & 0xff) == 0)
    204 				*ihp |= line;
    205 			return 0;
    206 		}
    207 #endif
    208 		aprint_normal("pci_intr_map: bus %d dev %d func %d pin %d; line %d\n",
    209 		    bus, dev, func, pin, line);
    210 		aprint_normal("pci_intr_map: no MP mapping found\n");
    211 	}
    212 #endif
    213 
    214 	*ihp = line;
    215 	return 0;
    216 
    217 bad:
    218 	*ihp = -1;
    219 	return 1;
    220 }
    221 
    222 const char *
    223 pci_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih, char *buf,
    224     size_t len)
    225 {
    226 	pci_chipset_tag_t ipc;
    227 
    228 	for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
    229 		if ((ipc->pc_present & PCI_OVERRIDE_INTR_STRING) == 0)
    230 			continue;
    231 		return (*ipc->pc_ov->ov_intr_string)(ipc->pc_ctx, pc, ih,
    232 		    buf, len);
    233 	}
    234 
    235 	if (INT_VIA_MSI(ih))
    236 		return x86_pci_msi_string(pc, ih, buf, len);
    237 
    238 	return intr_string(ih & ~MPSAFE_MASK, buf, len);
    239 }
    240 
    241 
    242 const struct evcnt *
    243 pci_intr_evcnt(pci_chipset_tag_t pc, pci_intr_handle_t ih)
    244 {
    245 	pci_chipset_tag_t ipc;
    246 
    247 	for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
    248 		if ((ipc->pc_present & PCI_OVERRIDE_INTR_EVCNT) == 0)
    249 			continue;
    250 		return (*ipc->pc_ov->ov_intr_evcnt)(ipc->pc_ctx, pc, ih);
    251 	}
    252 
    253 	/* XXX for now, no evcnt parent reported */
    254 	return NULL;
    255 }
    256 
    257 int
    258 pci_intr_setattr(pci_chipset_tag_t pc, pci_intr_handle_t *ih,
    259 		 int attr, uint64_t data)
    260 {
    261 
    262 	switch (attr) {
    263 	case PCI_INTR_MPSAFE:
    264 		if (data) {
    265 			 *ih |= MPSAFE_MASK;
    266 		} else {
    267 			 *ih &= ~MPSAFE_MASK;
    268 		}
    269 		/* XXX Set live if already mapped. */
    270 		return 0;
    271 	default:
    272 		return ENODEV;
    273 	}
    274 }
    275 
    276 static int
    277 pci_intr_find_intx_irq(pci_intr_handle_t ih, int *irq, struct pic **pic,
    278     int *pin)
    279 {
    280 
    281 	KASSERT(irq != NULL);
    282 	KASSERT(pic != NULL);
    283 	KASSERT(pin != NULL);
    284 
    285 	*pic = &i8259_pic;
    286 	*pin = *irq = APIC_IRQ_LEGACY_IRQ(ih);
    287 
    288 #if NIOAPIC > 0
    289 	if (ih & APIC_INT_VIA_APIC) {
    290 		struct ioapic_softc *ioapic;
    291 
    292 		ioapic = ioapic_find(APIC_IRQ_APIC(ih));
    293 		if (ioapic == NULL)
    294 			return ENOENT;
    295 		*pic = &ioapic->sc_pic;
    296 		*pin = APIC_IRQ_PIN(ih);
    297 		*irq = -1; /* PCI doesn't use legacy irq */
    298 	}
    299 #endif
    300 
    301 	return 0;
    302 }
    303 
    304 static void *
    305 pci_intr_establish_xname_internal(pci_chipset_tag_t pc, pci_intr_handle_t ih,
    306     int level, int (*func)(void *), void *arg, const char *xname)
    307 {
    308 	int pin, irq;
    309 	struct pic *pic;
    310 	bool mpsafe;
    311 	pci_chipset_tag_t ipc;
    312 
    313 	for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
    314 		if ((ipc->pc_present & PCI_OVERRIDE_INTR_ESTABLISH) == 0)
    315 			continue;
    316 		return (*ipc->pc_ov->ov_intr_establish)(ipc->pc_ctx,
    317 		    pc, ih, level, func, arg);
    318 	}
    319 
    320 	if (INT_VIA_MSI(ih)) {
    321 		if (MSI_INT_IS_MSIX(ih))
    322 			return x86_pci_msix_establish(pc, ih, level, func, arg,
    323 			    xname);
    324 		else
    325 			return x86_pci_msi_establish(pc, ih, level, func, arg,
    326 			    xname);
    327 	}
    328 
    329 	if (pci_intr_find_intx_irq(ih, &irq, &pic, &pin)) {
    330 		aprint_normal("%s: bad pic %d\n", __func__,
    331 		    APIC_IRQ_APIC(ih));
    332 		return NULL;
    333 	}
    334 
    335 	mpsafe = ((ih & MPSAFE_MASK) != 0);
    336 
    337 	return intr_establish_xname(irq, pic, pin, IST_LEVEL, level, func, arg,
    338 	    mpsafe, xname);
    339 }
    340 
    341 void *
    342 pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih,
    343     int level, int (*func)(void *), void *arg)
    344 {
    345 
    346 	return pci_intr_establish_xname_internal(pc, ih, level, func, arg, "unknown");
    347 }
    348 
    349 void *
    350 pci_intr_establish_xname(pci_chipset_tag_t pc, pci_intr_handle_t ih,
    351     int level, int (*func)(void *), void *arg, const char *xname)
    352 {
    353 
    354 	return pci_intr_establish_xname_internal(pc, ih, level, func, arg, xname);
    355 }
    356 
    357 
    358 void
    359 pci_intr_disestablish(pci_chipset_tag_t pc, void *cookie)
    360 {
    361 	pci_chipset_tag_t ipc;
    362 
    363 	for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
    364 		if ((ipc->pc_present & PCI_OVERRIDE_INTR_DISESTABLISH) == 0)
    365 			continue;
    366 		(*ipc->pc_ov->ov_intr_disestablish)(ipc->pc_ctx, pc, cookie);
    367 		return;
    368 	}
    369 
    370 	/* MSI/MSI-X processing is switched in intr_disestablish(). */
    371 	intr_disestablish(cookie);
    372 }
    373 
    374 #if NIOAPIC > 0
    375 #ifdef __HAVE_PCI_MSI_MSIX
    376 pci_intr_type_t
    377 pci_intr_type(pci_chipset_tag_t pc, pci_intr_handle_t ih)
    378 {
    379 
    380 	if (INT_VIA_MSI(ih)) {
    381 		if (MSI_INT_IS_MSIX(ih))
    382 			return PCI_INTR_TYPE_MSIX;
    383 		else
    384 			return PCI_INTR_TYPE_MSI;
    385 	} else {
    386 		return PCI_INTR_TYPE_INTX;
    387 	}
    388 }
    389 
    390 static const char *
    391 x86_pci_intx_create_intrid(pci_chipset_tag_t pc, pci_intr_handle_t ih, char *buf,
    392     size_t len)
    393 {
    394 #if !defined(XEN)
    395 	int pin, irq;
    396 	struct pic *pic;
    397 
    398 	KASSERT(!INT_VIA_MSI(ih));
    399 
    400 	pic = &i8259_pic;
    401 	pin = irq = APIC_IRQ_LEGACY_IRQ(ih);
    402 
    403 	if (pci_intr_find_intx_irq(ih, &irq, &pic, &pin)) {
    404 		aprint_normal("%s: bad pic %d\n", __func__,
    405 		    APIC_IRQ_APIC(ih));
    406 		return NULL;
    407 	}
    408 
    409 	return intr_create_intrid(irq, pic, pin, buf, len);
    410 #else
    411 	return pci_intr_string(pc, ih, buf, len);
    412 #endif /* !XEN */
    413 }
    414 
    415 static void
    416 x86_pci_intx_release(pci_chipset_tag_t pc, pci_intr_handle_t *pih)
    417 {
    418 	char intrstr_buf[INTRIDBUF];
    419 	const char *intrstr;
    420 
    421 	intrstr = pci_intr_string(NULL, *pih, intrstr_buf, sizeof(intrstr_buf));
    422 	mutex_enter(&cpu_lock);
    423 	intr_free_io_intrsource(intrstr);
    424 	mutex_exit(&cpu_lock);
    425 
    426 	kmem_free(pih, sizeof(*pih));
    427 }
    428 
    429 int
    430 pci_intx_alloc(const struct pci_attach_args *pa, pci_intr_handle_t **pih)
    431 {
    432 	struct intrsource *isp;
    433 	pci_intr_handle_t *handle;
    434 	int error;
    435 	char intrstr_buf[INTRIDBUF];
    436 	const char *intrstr;
    437 
    438 	handle = kmem_zalloc(sizeof(*handle), KM_SLEEP);
    439 	if (pci_intr_map(pa, handle) != 0) {
    440 		aprint_normal("cannot set up pci_intr_handle_t\n");
    441 		error = EINVAL;
    442 		goto error;
    443 	}
    444 
    445 	/*
    446 	 * must be the same intrstr as intr_establish_xname()
    447 	 */
    448 	intrstr = x86_pci_intx_create_intrid(pa->pa_pc, *handle, intrstr_buf,
    449 	    sizeof(intrstr_buf));
    450 	mutex_enter(&cpu_lock);
    451 	isp = intr_allocate_io_intrsource(intrstr);
    452 	mutex_exit(&cpu_lock);
    453 	if (isp == NULL) {
    454 		aprint_normal("can't allocate io_intersource\n");
    455 		error = ENOMEM;
    456 		goto error;
    457 	}
    458 
    459 	*pih = handle;
    460 	return 0;
    461 
    462 error:
    463 	kmem_free(handle, sizeof(*handle));
    464 	return error;
    465 }
    466 
    467 /*
    468  * Interrupt handler allocation utility. This function calls each allocation
    469  * function as specified by arguments.
    470  * Currently callee functions are pci_intx_alloc(), pci_msi_alloc_exact(),
    471  * and pci_msix_alloc_exact().
    472  * pa       : pci_attach_args
    473  * ihps     : interrupt handlers
    474  * counts   : The array of number of required interrupt handlers.
    475  *            It is overwritten by allocated the number of handlers.
    476  *            CAUTION: The size of counts[] must be PCI_INTR_TYPE_SIZE.
    477  * max_type : "max" type of using interrupts. See below.
    478  *     e.g.
    479  *         If you want to use 5 MSI-X, 1 MSI, or INTx, you use "counts" as
    480  *             int counts[PCI_INTR_TYPE_SIZE];
    481  *             counts[PCI_INTR_TYPE_MSIX] = 5;
    482  *             counts[PCI_INTR_TYPE_MSI] = 1;
    483  *             counts[PCI_INTR_TYPE_INTX] = 1;
    484  *             error = pci_intr_alloc(pa, ihps, counts, PCI_INTR_TYPE_MSIX);
    485  *
    486  *         If you want to use hardware max number MSI-X or 1 MSI,
    487  *         and not to use INTx, you use "counts" as
    488  *             int counts[PCI_INTR_TYPE_SIZE];
    489  *             counts[PCI_INTR_TYPE_MSIX] = -1;
    490  *             counts[PCI_INTR_TYPE_MSI] = 1;
    491  *             counts[PCI_INTR_TYPE_INTX] = 0;
    492  *             error = pci_intr_alloc(pa, ihps, counts, PCI_INTR_TYPE_MSIX);
    493  *
    494  *         If you want to use 3 MSI or INTx, you can use "counts" as
    495  *             int counts[PCI_INTR_TYPE_SIZE];
    496  *             counts[PCI_INTR_TYPE_MSI] = 3;
    497  *             counts[PCI_INTR_TYPE_INTX] = 1;
    498  *             error = pci_intr_alloc(pa, ihps, counts, PCI_INTR_TYPE_MSI);
    499  *
    500  *         If you want to use 1 MSI or INTx (probably most general usage),
    501  *         you can simply use this API like
    502  *         below
    503  *             error = pci_intr_alloc(pa, ihps, NULL, 0);
    504  *                                                    ^ ignored
    505  */
    506 int
    507 pci_intr_alloc(const struct pci_attach_args *pa, pci_intr_handle_t **ihps,
    508     int *counts, pci_intr_type_t max_type)
    509 {
    510 	int error;
    511 	int intx_count, msi_count, msix_count;
    512 
    513 	intx_count = msi_count = msix_count = 0;
    514 	if (counts == NULL) { /* simple pattern */
    515 		msi_count = 1;
    516 		intx_count = 1;
    517 	} else {
    518 		switch(max_type) {
    519 		case PCI_INTR_TYPE_MSIX:
    520 			msix_count = counts[PCI_INTR_TYPE_MSIX];
    521 			/* FALLTHROUGH */
    522 		case PCI_INTR_TYPE_MSI:
    523 			msi_count = counts[PCI_INTR_TYPE_MSI];
    524 			/* FALLTHROUGH */
    525 		case PCI_INTR_TYPE_INTX:
    526 			intx_count = counts[PCI_INTR_TYPE_INTX];
    527 			break;
    528 		default:
    529 			return EINVAL;
    530 		}
    531 	}
    532 
    533 	if (counts != NULL)
    534 		memset(counts, 0, sizeof(counts[0]) * PCI_INTR_TYPE_SIZE);
    535 	error = EINVAL;
    536 
    537 	/* try MSI-X */
    538 	if (msix_count == -1) /* use hardware max */
    539 		msix_count = pci_msix_count(pa->pa_pc, pa->pa_tag);
    540 	if (msix_count > 0) {
    541 		error = pci_msix_alloc_exact(pa, ihps, msix_count);
    542 		if (error == 0) {
    543 			KASSERTMSG(counts != NULL,
    544 			    "If MSI-X is used, counts must not be NULL.");
    545 			counts[PCI_INTR_TYPE_MSIX] = msix_count;
    546 			goto out;
    547 		}
    548 	}
    549 
    550 	/* try MSI */
    551 	if (msi_count == -1) /* use hardware max */
    552 		msi_count = pci_msi_count(pa->pa_pc, pa->pa_tag);
    553 	if (msi_count > 0) {
    554 		error = pci_msi_alloc_exact(pa, ihps, msi_count);
    555 		if (error == 0) {
    556 			if (counts != NULL)
    557 				counts[PCI_INTR_TYPE_MSI] = msi_count;
    558 			goto out;
    559 		}
    560 	}
    561 
    562 	/* try INTx */
    563 	if (intx_count != 0) { /* The number of INTx is always 1. */
    564 		error = pci_intx_alloc(pa, ihps);
    565 		if (error == 0) {
    566 			if (counts != NULL)
    567 				counts[PCI_INTR_TYPE_INTX] = 1;
    568 		}
    569 	}
    570 
    571  out:
    572 	return error;
    573 }
    574 
    575 void
    576 pci_intr_release(pci_chipset_tag_t pc, pci_intr_handle_t *pih, int count)
    577 {
    578 	if (pih == NULL)
    579 		return;
    580 
    581 	if (INT_VIA_MSI(*pih)) {
    582 		if (MSI_INT_IS_MSIX(*pih))
    583 			return x86_pci_msix_release(pc, pih, count);
    584 		else
    585 			return x86_pci_msi_release(pc, pih, count);
    586 	} else {
    587 		KASSERT(count == 1);
    588 		return x86_pci_intx_release(pc, pih);
    589 	}
    590 
    591 }
    592 #endif /* __HAVE_PCI_MSI_MSIX */
    593 #endif /*  NIOAPIC > 0 */
    594