Home | History | Annotate | Line # | Download | only in pci
pci_machdep.c revision 1.10
      1  1.10  yamt /*	$NetBSD: pci_machdep.c,v 1.10 2005/04/16 07:53:35 yamt Exp $	*/
      2   1.1  fvdl 
      3   1.1  fvdl /*-
      4   1.1  fvdl  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5   1.1  fvdl  * All rights reserved.
      6   1.1  fvdl  *
      7   1.1  fvdl  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1  fvdl  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.1  fvdl  * NASA Ames Research Center.
     10   1.1  fvdl  *
     11   1.1  fvdl  * Redistribution and use in source and binary forms, with or without
     12   1.1  fvdl  * modification, are permitted provided that the following conditions
     13   1.1  fvdl  * are met:
     14   1.1  fvdl  * 1. Redistributions of source code must retain the above copyright
     15   1.1  fvdl  *    notice, this list of conditions and the following disclaimer.
     16   1.1  fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1  fvdl  *    notice, this list of conditions and the following disclaimer in the
     18   1.1  fvdl  *    documentation and/or other materials provided with the distribution.
     19   1.1  fvdl  * 3. All advertising materials mentioning features or use of this software
     20   1.1  fvdl  *    must display the following acknowledgement:
     21   1.1  fvdl  *	This product includes software developed by the NetBSD
     22   1.1  fvdl  *	Foundation, Inc. and its contributors.
     23   1.1  fvdl  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24   1.1  fvdl  *    contributors may be used to endorse or promote products derived
     25   1.1  fvdl  *    from this software without specific prior written permission.
     26   1.1  fvdl  *
     27   1.1  fvdl  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28   1.1  fvdl  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29   1.1  fvdl  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30   1.1  fvdl  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31   1.1  fvdl  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32   1.1  fvdl  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33   1.1  fvdl  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34   1.1  fvdl  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35   1.1  fvdl  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36   1.1  fvdl  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37   1.1  fvdl  * POSSIBILITY OF SUCH DAMAGE.
     38   1.1  fvdl  */
     39   1.1  fvdl 
     40   1.1  fvdl /*
     41   1.1  fvdl  * Copyright (c) 1996 Christopher G. Demetriou.  All rights reserved.
     42   1.1  fvdl  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
     43   1.1  fvdl  *
     44   1.1  fvdl  * Redistribution and use in source and binary forms, with or without
     45   1.1  fvdl  * modification, are permitted provided that the following conditions
     46   1.1  fvdl  * are met:
     47   1.1  fvdl  * 1. Redistributions of source code must retain the above copyright
     48   1.1  fvdl  *    notice, this list of conditions and the following disclaimer.
     49   1.1  fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     50   1.1  fvdl  *    notice, this list of conditions and the following disclaimer in the
     51   1.1  fvdl  *    documentation and/or other materials provided with the distribution.
     52   1.1  fvdl  * 3. All advertising materials mentioning features or use of this software
     53   1.1  fvdl  *    must display the following acknowledgement:
     54   1.1  fvdl  *	This product includes software developed by Charles M. Hannum.
     55   1.1  fvdl  * 4. The name of the author may not be used to endorse or promote products
     56   1.1  fvdl  *    derived from this software without specific prior written permission.
     57   1.1  fvdl  *
     58   1.1  fvdl  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     59   1.1  fvdl  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     60   1.1  fvdl  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     61   1.1  fvdl  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     62   1.1  fvdl  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     63   1.1  fvdl  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     64   1.1  fvdl  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     65   1.1  fvdl  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     66   1.1  fvdl  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     67   1.1  fvdl  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     68   1.1  fvdl  */
     69   1.1  fvdl 
     70   1.1  fvdl /*
     71   1.1  fvdl  * Machine-specific functions for PCI autoconfiguration.
     72   1.1  fvdl  *
     73   1.1  fvdl  * On PCs, there are two methods of generating PCI configuration cycles.
     74   1.1  fvdl  * We try to detect the appropriate mechanism for this machine and set
     75   1.1  fvdl  * up a few function pointers to access the correct method directly.
     76   1.1  fvdl  *
     77   1.1  fvdl  * The configuration method can be hard-coded in the config file by
     78   1.1  fvdl  * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
     79   1.1  fvdl  * as defined section 3.6.4.1, `Generating Configuration Cycles'.
     80   1.1  fvdl  */
     81   1.1  fvdl 
     82   1.1  fvdl #include <sys/cdefs.h>
     83  1.10  yamt __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.10 2005/04/16 07:53:35 yamt Exp $");
     84   1.1  fvdl 
     85   1.1  fvdl #include <sys/types.h>
     86   1.1  fvdl #include <sys/param.h>
     87   1.1  fvdl #include <sys/time.h>
     88   1.1  fvdl #include <sys/systm.h>
     89   1.1  fvdl #include <sys/errno.h>
     90   1.1  fvdl #include <sys/device.h>
     91   1.1  fvdl #include <sys/lock.h>
     92   1.1  fvdl 
     93   1.1  fvdl #include <uvm/uvm_extern.h>
     94   1.1  fvdl 
     95   1.1  fvdl #include <machine/bus.h>
     96  1.10  yamt #include <machine/bus_private.h>
     97   1.1  fvdl 
     98   1.1  fvdl #include <machine/pio.h>
     99   1.1  fvdl #include <machine/intr.h>
    100   1.1  fvdl 
    101   1.3  fvdl #include <dev/isa/isareg.h>
    102   1.1  fvdl #include <dev/isa/isavar.h>
    103   1.1  fvdl #include <dev/pci/pcivar.h>
    104   1.1  fvdl #include <dev/pci/pcireg.h>
    105   1.1  fvdl #include <dev/pci/pcidevs.h>
    106   1.1  fvdl 
    107   1.1  fvdl #include "ioapic.h"
    108   1.2  fvdl #include "eisa.h"
    109   1.4  fvdl #include "opt_mpbios.h"
    110   1.4  fvdl #include "opt_mpacpi.h"
    111   1.1  fvdl 
    112   1.1  fvdl #if NIOAPIC > 0
    113   1.1  fvdl #include <machine/i82093var.h>
    114   1.1  fvdl #include <machine/mpbiosvar.h>
    115   1.6  fvdl #include <machine/pic.h>
    116   1.1  fvdl #endif
    117   1.1  fvdl 
    118   1.4  fvdl #ifdef MPBIOS
    119   1.4  fvdl #include <machine/mpbiosvar.h>
    120   1.4  fvdl #endif
    121   1.4  fvdl 
    122   1.4  fvdl #ifdef MPACPI
    123   1.4  fvdl #include <machine/mpacpi.h>
    124   1.4  fvdl #endif
    125   1.4  fvdl 
    126   1.1  fvdl #include "opt_pci_conf_mode.h"
    127   1.1  fvdl 
    128   1.1  fvdl int pci_mode = -1;
    129   1.1  fvdl 
    130   1.1  fvdl struct simplelock pci_conf_slock = SIMPLELOCK_INITIALIZER;
    131   1.1  fvdl 
    132   1.1  fvdl #define	PCI_CONF_LOCK(s)						\
    133   1.1  fvdl do {									\
    134   1.1  fvdl 	(s) = splhigh();						\
    135   1.1  fvdl 	simple_lock(&pci_conf_slock);					\
    136   1.1  fvdl } while (0)
    137   1.1  fvdl 
    138   1.1  fvdl #define	PCI_CONF_UNLOCK(s)						\
    139   1.1  fvdl do {									\
    140   1.1  fvdl 	simple_unlock(&pci_conf_slock);					\
    141   1.1  fvdl 	splx((s));							\
    142   1.1  fvdl } while (0)
    143   1.1  fvdl 
    144   1.1  fvdl #define	PCI_MODE1_ENABLE	0x80000000UL
    145   1.1  fvdl #define	PCI_MODE1_ADDRESS_REG	0x0cf8
    146   1.1  fvdl #define	PCI_MODE1_DATA_REG	0x0cfc
    147   1.1  fvdl 
    148   1.1  fvdl #define	PCI_MODE2_ENABLE_REG	0x0cf8
    149   1.1  fvdl #define	PCI_MODE2_FORWARD_REG	0x0cfa
    150   1.1  fvdl 
    151   1.1  fvdl #define _m1tag(b, d, f) \
    152   1.1  fvdl 	(PCI_MODE1_ENABLE | ((b) << 16) | ((d) << 11) | ((f) << 8))
    153   1.1  fvdl #define _qe(bus, dev, fcn, vend, prod) \
    154   1.1  fvdl 	{_m1tag(bus, dev, fcn), PCI_ID_CODE(vend, prod)}
    155   1.1  fvdl struct {
    156   1.1  fvdl 	u_int32_t tag;
    157   1.1  fvdl 	pcireg_t id;
    158   1.1  fvdl } pcim1_quirk_tbl[] = {
    159   1.1  fvdl 	_qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX1),
    160   1.1  fvdl 	/* XXX Triflex2 not tested */
    161   1.1  fvdl 	_qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX2),
    162   1.1  fvdl 	_qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX4),
    163   1.1  fvdl 	/* Triton needed for Connectix Virtual PC */
    164   1.1  fvdl 	_qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437FX),
    165   1.1  fvdl 	/* Connectix Virtual PC 5 has a 440BX */
    166   1.1  fvdl 	_qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX_NOAGP),
    167   1.1  fvdl 	{0, 0xffffffff} /* patchable */
    168   1.1  fvdl };
    169   1.1  fvdl #undef _m1tag
    170   1.1  fvdl #undef _id
    171   1.1  fvdl #undef _qe
    172   1.1  fvdl 
    173   1.1  fvdl /*
    174   1.1  fvdl  * PCI doesn't have any special needs; just use the generic versions
    175   1.1  fvdl  * of these functions.
    176   1.1  fvdl  */
    177   1.1  fvdl struct x86_bus_dma_tag pci_bus_dma_tag = {
    178   1.3  fvdl #if defined(_LP64) || defined(PAE)
    179   1.3  fvdl 	PCI32_DMA_BOUNCE_THRESHOLD,	/* bounce_thresh */
    180   1.3  fvdl 	ISA_DMA_BOUNCE_THRESHOLD,	/* bounce_alloclo */
    181   1.3  fvdl 	PCI32_DMA_BOUNCE_THRESHOLD,	/* bounce_allochi */
    182   1.3  fvdl #else
    183   1.3  fvdl 	0,
    184   1.3  fvdl 	0,
    185   1.3  fvdl 	0,
    186   1.3  fvdl #endif
    187   1.3  fvdl 	NULL,			/* _may_bounce */
    188   1.1  fvdl 	_bus_dmamap_create,
    189   1.1  fvdl 	_bus_dmamap_destroy,
    190   1.1  fvdl 	_bus_dmamap_load,
    191   1.1  fvdl 	_bus_dmamap_load_mbuf,
    192   1.1  fvdl 	_bus_dmamap_load_uio,
    193   1.1  fvdl 	_bus_dmamap_load_raw,
    194   1.1  fvdl 	_bus_dmamap_unload,
    195   1.3  fvdl #if defined(_LP64) || defined(PAE)
    196   1.3  fvdl 	_bus_dmamap_sync,
    197   1.3  fvdl #else
    198   1.3  fvdl 	NULL,
    199   1.3  fvdl #endif
    200   1.1  fvdl 	_bus_dmamem_alloc,
    201   1.1  fvdl 	_bus_dmamem_free,
    202   1.1  fvdl 	_bus_dmamem_map,
    203   1.1  fvdl 	_bus_dmamem_unmap,
    204   1.1  fvdl 	_bus_dmamem_mmap,
    205   1.1  fvdl };
    206   1.5  fvdl 
    207   1.5  fvdl #ifdef _LP64
    208   1.5  fvdl struct x86_bus_dma_tag pci_bus_dma64_tag = {
    209   1.5  fvdl 	0,
    210   1.5  fvdl 	0,
    211   1.5  fvdl 	0,
    212   1.5  fvdl 	NULL,			/* _may_bounce */
    213   1.5  fvdl 	_bus_dmamap_create,
    214   1.5  fvdl 	_bus_dmamap_destroy,
    215   1.5  fvdl 	_bus_dmamap_load,
    216   1.5  fvdl 	_bus_dmamap_load_mbuf,
    217   1.5  fvdl 	_bus_dmamap_load_uio,
    218   1.5  fvdl 	_bus_dmamap_load_raw,
    219   1.5  fvdl 	_bus_dmamap_unload,
    220   1.5  fvdl 	NULL,
    221   1.5  fvdl 	_bus_dmamem_alloc,
    222   1.5  fvdl 	_bus_dmamem_free,
    223   1.5  fvdl 	_bus_dmamem_map,
    224   1.5  fvdl 	_bus_dmamem_unmap,
    225   1.5  fvdl 	_bus_dmamem_mmap,
    226   1.5  fvdl };
    227   1.5  fvdl #endif
    228   1.1  fvdl 
    229   1.1  fvdl void
    230   1.1  fvdl pci_attach_hook(parent, self, pba)
    231   1.1  fvdl 	struct device *parent, *self;
    232   1.1  fvdl 	struct pcibus_attach_args *pba;
    233   1.1  fvdl {
    234   1.1  fvdl 
    235   1.1  fvdl 	if (pba->pba_bus == 0)
    236   1.1  fvdl 		printf(": configuration mode %d", pci_mode);
    237   1.4  fvdl #ifdef MPBIOS
    238   1.4  fvdl 	mpbios_pci_attach_hook(parent, self, pba);
    239   1.4  fvdl #endif
    240   1.4  fvdl #ifdef MPACPI
    241   1.4  fvdl 	mpacpi_pci_attach_hook(parent, self, pba);
    242   1.4  fvdl #endif
    243   1.1  fvdl }
    244   1.1  fvdl 
    245   1.1  fvdl int
    246   1.1  fvdl pci_bus_maxdevs(pc, busno)
    247   1.1  fvdl 	pci_chipset_tag_t pc;
    248   1.1  fvdl 	int busno;
    249   1.1  fvdl {
    250   1.1  fvdl 
    251   1.1  fvdl 	/*
    252   1.1  fvdl 	 * Bus number is irrelevant.  If Configuration Mechanism 2 is in
    253   1.1  fvdl 	 * use, can only have devices 0-15 on any bus.  If Configuration
    254   1.1  fvdl 	 * Mechanism 1 is in use, can have devices 0-32 (i.e. the `normal'
    255   1.1  fvdl 	 * range).
    256   1.1  fvdl 	 */
    257   1.1  fvdl 	if (pci_mode == 2)
    258   1.1  fvdl 		return (16);
    259   1.1  fvdl 	else
    260   1.1  fvdl 		return (32);
    261   1.1  fvdl }
    262   1.1  fvdl 
    263   1.1  fvdl pcitag_t
    264   1.1  fvdl pci_make_tag(pc, bus, device, function)
    265   1.1  fvdl 	pci_chipset_tag_t pc;
    266   1.1  fvdl 	int bus, device, function;
    267   1.1  fvdl {
    268   1.1  fvdl 	pcitag_t tag;
    269   1.1  fvdl 
    270   1.1  fvdl #ifndef PCI_CONF_MODE
    271   1.1  fvdl 	switch (pci_mode) {
    272   1.1  fvdl 	case 1:
    273   1.1  fvdl 		goto mode1;
    274   1.1  fvdl 	case 2:
    275   1.1  fvdl 		goto mode2;
    276   1.1  fvdl 	default:
    277   1.1  fvdl 		panic("pci_make_tag: mode not configured");
    278   1.1  fvdl 	}
    279   1.1  fvdl #endif
    280   1.1  fvdl 
    281   1.1  fvdl #if !defined(PCI_CONF_MODE) || (PCI_CONF_MODE == 1)
    282   1.1  fvdl #ifndef PCI_CONF_MODE
    283   1.1  fvdl mode1:
    284   1.1  fvdl #endif
    285   1.1  fvdl 	if (bus >= 256 || device >= 32 || function >= 8)
    286   1.1  fvdl 		panic("pci_make_tag: bad request");
    287   1.1  fvdl 
    288   1.1  fvdl 	tag.mode1 = PCI_MODE1_ENABLE |
    289   1.1  fvdl 		    (bus << 16) | (device << 11) | (function << 8);
    290   1.1  fvdl 	return tag;
    291   1.1  fvdl #endif
    292   1.1  fvdl 
    293   1.1  fvdl #if !defined(PCI_CONF_MODE) || (PCI_CONF_MODE == 2)
    294   1.1  fvdl #ifndef PCI_CONF_MODE
    295   1.1  fvdl mode2:
    296   1.1  fvdl #endif
    297   1.1  fvdl 	if (bus >= 256 || device >= 16 || function >= 8)
    298   1.1  fvdl 		panic("pci_make_tag: bad request");
    299   1.1  fvdl 
    300   1.1  fvdl 	tag.mode2.port = 0xc000 | (device << 8);
    301   1.1  fvdl 	tag.mode2.enable = 0xf0 | (function << 1);
    302   1.1  fvdl 	tag.mode2.forward = bus;
    303   1.1  fvdl 	return tag;
    304   1.1  fvdl #endif
    305   1.1  fvdl }
    306   1.1  fvdl 
    307   1.1  fvdl void
    308   1.1  fvdl pci_decompose_tag(pc, tag, bp, dp, fp)
    309   1.1  fvdl 	pci_chipset_tag_t pc;
    310   1.1  fvdl 	pcitag_t tag;
    311   1.1  fvdl 	int *bp, *dp, *fp;
    312   1.1  fvdl {
    313   1.1  fvdl 
    314   1.1  fvdl #ifndef PCI_CONF_MODE
    315   1.1  fvdl 	switch (pci_mode) {
    316   1.1  fvdl 	case 1:
    317   1.1  fvdl 		goto mode1;
    318   1.1  fvdl 	case 2:
    319   1.1  fvdl 		goto mode2;
    320   1.1  fvdl 	default:
    321   1.1  fvdl 		panic("pci_decompose_tag: mode not configured");
    322   1.1  fvdl 	}
    323   1.1  fvdl #endif
    324   1.1  fvdl 
    325   1.1  fvdl #if !defined(PCI_CONF_MODE) || (PCI_CONF_MODE == 1)
    326   1.1  fvdl #ifndef PCI_CONF_MODE
    327   1.1  fvdl mode1:
    328   1.1  fvdl #endif
    329   1.1  fvdl 	if (bp != NULL)
    330   1.1  fvdl 		*bp = (tag.mode1 >> 16) & 0xff;
    331   1.1  fvdl 	if (dp != NULL)
    332   1.1  fvdl 		*dp = (tag.mode1 >> 11) & 0x1f;
    333   1.1  fvdl 	if (fp != NULL)
    334   1.1  fvdl 		*fp = (tag.mode1 >> 8) & 0x7;
    335   1.1  fvdl 	return;
    336   1.1  fvdl #endif
    337   1.1  fvdl 
    338   1.1  fvdl #if !defined(PCI_CONF_MODE) || (PCI_CONF_MODE == 2)
    339   1.1  fvdl #ifndef PCI_CONF_MODE
    340   1.1  fvdl mode2:
    341   1.1  fvdl #endif
    342   1.1  fvdl 	if (bp != NULL)
    343   1.1  fvdl 		*bp = tag.mode2.forward & 0xff;
    344   1.1  fvdl 	if (dp != NULL)
    345   1.1  fvdl 		*dp = (tag.mode2.port >> 8) & 0xf;
    346   1.1  fvdl 	if (fp != NULL)
    347   1.1  fvdl 		*fp = (tag.mode2.enable >> 1) & 0x7;
    348   1.1  fvdl #endif
    349   1.1  fvdl }
    350   1.1  fvdl 
    351   1.1  fvdl pcireg_t
    352   1.1  fvdl pci_conf_read(pc, tag, reg)
    353   1.1  fvdl 	pci_chipset_tag_t pc;
    354   1.1  fvdl 	pcitag_t tag;
    355   1.1  fvdl 	int reg;
    356   1.1  fvdl {
    357   1.1  fvdl 	pcireg_t data;
    358   1.1  fvdl 	int s;
    359   1.1  fvdl 
    360   1.1  fvdl #ifndef PCI_CONF_MODE
    361   1.1  fvdl 	switch (pci_mode) {
    362   1.1  fvdl 	case 1:
    363   1.1  fvdl 		goto mode1;
    364   1.1  fvdl 	case 2:
    365   1.1  fvdl 		goto mode2;
    366   1.1  fvdl 	default:
    367   1.1  fvdl 		panic("pci_conf_read: mode not configured");
    368   1.1  fvdl 	}
    369   1.1  fvdl #endif
    370   1.1  fvdl 
    371   1.1  fvdl #if !defined(PCI_CONF_MODE) || (PCI_CONF_MODE == 1)
    372   1.1  fvdl #ifndef PCI_CONF_MODE
    373   1.1  fvdl mode1:
    374   1.1  fvdl #endif
    375   1.1  fvdl 	PCI_CONF_LOCK(s);
    376   1.1  fvdl 	outl(PCI_MODE1_ADDRESS_REG, tag.mode1 | reg);
    377   1.1  fvdl 	data = inl(PCI_MODE1_DATA_REG);
    378   1.1  fvdl 	outl(PCI_MODE1_ADDRESS_REG, 0);
    379   1.1  fvdl 	PCI_CONF_UNLOCK(s);
    380   1.1  fvdl 	return data;
    381   1.1  fvdl #endif
    382   1.1  fvdl 
    383   1.1  fvdl #if !defined(PCI_CONF_MODE) || (PCI_CONF_MODE == 2)
    384   1.1  fvdl #ifndef PCI_CONF_MODE
    385   1.1  fvdl mode2:
    386   1.1  fvdl #endif
    387   1.1  fvdl 	PCI_CONF_LOCK(s);
    388   1.1  fvdl 	outb(PCI_MODE2_ENABLE_REG, tag.mode2.enable);
    389   1.1  fvdl 	outb(PCI_MODE2_FORWARD_REG, tag.mode2.forward);
    390   1.1  fvdl 	data = inl(tag.mode2.port | reg);
    391   1.1  fvdl 	outb(PCI_MODE2_ENABLE_REG, 0);
    392   1.1  fvdl 	PCI_CONF_UNLOCK(s);
    393   1.1  fvdl 	return data;
    394   1.1  fvdl #endif
    395   1.1  fvdl }
    396   1.1  fvdl 
    397   1.1  fvdl void
    398   1.1  fvdl pci_conf_write(pc, tag, reg, data)
    399   1.1  fvdl 	pci_chipset_tag_t pc;
    400   1.1  fvdl 	pcitag_t tag;
    401   1.1  fvdl 	int reg;
    402   1.1  fvdl 	pcireg_t data;
    403   1.1  fvdl {
    404   1.1  fvdl 	int s;
    405   1.1  fvdl 
    406   1.1  fvdl #ifndef PCI_CONF_MODE
    407   1.1  fvdl 	switch (pci_mode) {
    408   1.1  fvdl 	case 1:
    409   1.1  fvdl 		goto mode1;
    410   1.1  fvdl 	case 2:
    411   1.1  fvdl 		goto mode2;
    412   1.1  fvdl 	default:
    413   1.1  fvdl 		panic("pci_conf_write: mode not configured");
    414   1.1  fvdl 	}
    415   1.1  fvdl #endif
    416   1.1  fvdl 
    417   1.1  fvdl #if !defined(PCI_CONF_MODE) || (PCI_CONF_MODE == 1)
    418   1.1  fvdl #ifndef PCI_CONF_MODE
    419   1.1  fvdl mode1:
    420   1.1  fvdl #endif
    421   1.1  fvdl 	PCI_CONF_LOCK(s);
    422   1.1  fvdl 	outl(PCI_MODE1_ADDRESS_REG, tag.mode1 | reg);
    423   1.1  fvdl 	outl(PCI_MODE1_DATA_REG, data);
    424   1.1  fvdl 	outl(PCI_MODE1_ADDRESS_REG, 0);
    425   1.1  fvdl 	PCI_CONF_UNLOCK(s);
    426   1.1  fvdl 	return;
    427   1.1  fvdl #endif
    428   1.1  fvdl 
    429   1.1  fvdl #if !defined(PCI_CONF_MODE) || (PCI_CONF_MODE == 2)
    430   1.1  fvdl #ifndef PCI_CONF_MODE
    431   1.1  fvdl mode2:
    432   1.1  fvdl #endif
    433   1.1  fvdl 	PCI_CONF_LOCK(s);
    434   1.1  fvdl 	outb(PCI_MODE2_ENABLE_REG, tag.mode2.enable);
    435   1.1  fvdl 	outb(PCI_MODE2_FORWARD_REG, tag.mode2.forward);
    436   1.1  fvdl 	outl(tag.mode2.port | reg, data);
    437   1.1  fvdl 	outb(PCI_MODE2_ENABLE_REG, 0);
    438   1.1  fvdl 	PCI_CONF_UNLOCK(s);
    439   1.1  fvdl #endif
    440   1.1  fvdl }
    441   1.1  fvdl 
    442   1.1  fvdl int
    443   1.1  fvdl pci_mode_detect()
    444   1.1  fvdl {
    445   1.1  fvdl 
    446   1.1  fvdl #ifdef PCI_CONF_MODE
    447   1.1  fvdl #if (PCI_CONF_MODE == 1) || (PCI_CONF_MODE == 2)
    448   1.1  fvdl 	return (pci_mode = PCI_CONF_MODE);
    449   1.1  fvdl #else
    450   1.1  fvdl #error Invalid PCI configuration mode.
    451   1.1  fvdl #endif
    452   1.1  fvdl #else
    453   1.1  fvdl 	u_int32_t sav, val;
    454   1.1  fvdl 	int i;
    455   1.1  fvdl 	pcireg_t idreg;
    456   1.1  fvdl 
    457   1.1  fvdl 	if (pci_mode != -1)
    458   1.1  fvdl 		return pci_mode;
    459   1.1  fvdl 
    460   1.1  fvdl 	/*
    461   1.1  fvdl 	 * We try to divine which configuration mode the host bridge wants.
    462   1.1  fvdl 	 */
    463   1.1  fvdl 
    464   1.1  fvdl 	sav = inl(PCI_MODE1_ADDRESS_REG);
    465   1.1  fvdl 
    466   1.1  fvdl 	pci_mode = 1; /* assume this for now */
    467   1.1  fvdl 	/*
    468   1.1  fvdl 	 * catch some known buggy implementations of mode 1
    469   1.1  fvdl 	 */
    470   1.1  fvdl 	for (i = 0; i < sizeof(pcim1_quirk_tbl) / sizeof(pcim1_quirk_tbl[0]);
    471   1.1  fvdl 	     i++) {
    472   1.1  fvdl 		pcitag_t t;
    473   1.1  fvdl 
    474   1.1  fvdl 		if (!pcim1_quirk_tbl[i].tag)
    475   1.1  fvdl 			break;
    476   1.1  fvdl 		t.mode1 = pcim1_quirk_tbl[i].tag;
    477   1.1  fvdl 		idreg = pci_conf_read(0, t, PCI_ID_REG); /* needs "pci_mode" */
    478   1.1  fvdl 		if (idreg == pcim1_quirk_tbl[i].id) {
    479   1.1  fvdl #ifdef DEBUG
    480   1.1  fvdl 			printf("known mode 1 PCI chipset (%08x)\n",
    481   1.1  fvdl 			       idreg);
    482   1.1  fvdl #endif
    483   1.1  fvdl 			return (pci_mode);
    484   1.1  fvdl 		}
    485   1.1  fvdl 	}
    486   1.1  fvdl 
    487   1.1  fvdl 	/*
    488   1.1  fvdl 	 * Strong check for standard compliant mode 1:
    489   1.1  fvdl 	 * 1. bit 31 ("enable") can be set
    490   1.1  fvdl 	 * 2. byte/word access does not affect register
    491   1.1  fvdl 	 */
    492   1.1  fvdl 	outl(PCI_MODE1_ADDRESS_REG, PCI_MODE1_ENABLE);
    493   1.1  fvdl 	outb(PCI_MODE1_ADDRESS_REG + 3, 0);
    494   1.1  fvdl 	outw(PCI_MODE1_ADDRESS_REG + 2, 0);
    495   1.1  fvdl 	val = inl(PCI_MODE1_ADDRESS_REG);
    496   1.1  fvdl 	if ((val & 0x80fffffc) != PCI_MODE1_ENABLE) {
    497   1.1  fvdl #ifdef DEBUG
    498   1.1  fvdl 		printf("pci_mode_detect: mode 1 enable failed (%x)\n",
    499   1.1  fvdl 		       val);
    500   1.1  fvdl #endif
    501   1.1  fvdl 		goto not1;
    502   1.1  fvdl 	}
    503   1.1  fvdl 	outl(PCI_MODE1_ADDRESS_REG, 0);
    504   1.1  fvdl 	val = inl(PCI_MODE1_ADDRESS_REG);
    505   1.1  fvdl 	if ((val & 0x80fffffc) != 0)
    506   1.1  fvdl 		goto not1;
    507   1.1  fvdl 	return (pci_mode);
    508   1.1  fvdl not1:
    509   1.1  fvdl 	outl(PCI_MODE1_ADDRESS_REG, sav);
    510   1.1  fvdl 
    511   1.1  fvdl 	/*
    512   1.1  fvdl 	 * This mode 2 check is quite weak (and known to give false
    513   1.1  fvdl 	 * positives on some Compaq machines).
    514   1.1  fvdl 	 * However, this doesn't matter, because this is the
    515   1.1  fvdl 	 * last test, and simply no PCI devices will be found if
    516   1.1  fvdl 	 * this happens.
    517   1.1  fvdl 	 */
    518   1.1  fvdl 	outb(PCI_MODE2_ENABLE_REG, 0);
    519   1.1  fvdl 	outb(PCI_MODE2_FORWARD_REG, 0);
    520   1.1  fvdl 	if (inb(PCI_MODE2_ENABLE_REG) != 0 ||
    521   1.1  fvdl 	    inb(PCI_MODE2_FORWARD_REG) != 0)
    522   1.1  fvdl 		goto not2;
    523   1.1  fvdl 	return (pci_mode = 2);
    524   1.1  fvdl not2:
    525   1.1  fvdl 
    526   1.1  fvdl 	return (pci_mode = 0);
    527   1.1  fvdl #endif
    528   1.1  fvdl }
    529   1.1  fvdl 
    530   1.1  fvdl int
    531   1.1  fvdl pci_intr_map(pa, ihp)
    532   1.1  fvdl 	struct pci_attach_args *pa;
    533   1.1  fvdl 	pci_intr_handle_t *ihp;
    534   1.1  fvdl {
    535   1.1  fvdl 	int pin = pa->pa_intrpin;
    536   1.1  fvdl 	int line = pa->pa_intrline;
    537   1.1  fvdl #if NIOAPIC > 0
    538   1.1  fvdl 	int rawpin = pa->pa_rawintrpin;
    539   1.1  fvdl 	pci_chipset_tag_t pc = pa->pa_pc;
    540   1.1  fvdl 	int bus, dev, func;
    541   1.1  fvdl #endif
    542   1.1  fvdl 
    543   1.1  fvdl 	if (pin == 0) {
    544   1.1  fvdl 		/* No IRQ used. */
    545   1.1  fvdl 		goto bad;
    546   1.1  fvdl 	}
    547   1.1  fvdl 
    548   1.1  fvdl 	if (pin > PCI_INTERRUPT_PIN_MAX) {
    549   1.1  fvdl 		printf("pci_intr_map: bad interrupt pin %d\n", pin);
    550   1.1  fvdl 		goto bad;
    551   1.1  fvdl 	}
    552   1.1  fvdl 
    553   1.1  fvdl #if NIOAPIC > 0
    554   1.1  fvdl 	pci_decompose_tag(pc, pa->pa_tag, &bus, &dev, &func);
    555   1.1  fvdl 	if (mp_busses != NULL) {
    556   1.9  fvdl 		if (intr_find_mpmapping(bus, (dev<<2)|(rawpin-1), ihp) == 0) {
    557   1.1  fvdl 			*ihp |= line;
    558   1.1  fvdl 			return 0;
    559   1.1  fvdl 		}
    560   1.1  fvdl 		/*
    561   1.1  fvdl 		 * No explicit PCI mapping found. This is not fatal,
    562   1.1  fvdl 		 * we'll try the ISA (or possibly EISA) mappings next.
    563   1.1  fvdl 		 */
    564   1.1  fvdl 	}
    565   1.1  fvdl #endif
    566   1.1  fvdl 
    567   1.1  fvdl 	/*
    568   1.1  fvdl 	 * Section 6.2.4, `Miscellaneous Functions', says that 255 means
    569   1.1  fvdl 	 * `unknown' or `no connection' on a PC.  We assume that a device with
    570   1.1  fvdl 	 * `no connection' either doesn't have an interrupt (in which case the
    571   1.1  fvdl 	 * pin number should be 0, and would have been noticed above), or
    572   1.1  fvdl 	 * wasn't configured by the BIOS (in which case we punt, since there's
    573   1.1  fvdl 	 * no real way we can know how the interrupt lines are mapped in the
    574   1.1  fvdl 	 * hardware).
    575   1.1  fvdl 	 *
    576   1.1  fvdl 	 * XXX
    577   1.1  fvdl 	 * Since IRQ 0 is only used by the clock, and we can't actually be sure
    578   1.1  fvdl 	 * that the BIOS did its job, we also recognize that as meaning that
    579   1.1  fvdl 	 * the BIOS has not configured the device.
    580   1.1  fvdl 	 */
    581   1.1  fvdl 	if (line == 0 || line == X86_PCI_INTERRUPT_LINE_NO_CONNECTION) {
    582   1.1  fvdl 		printf("pci_intr_map: no mapping for pin %c (line=%02x)\n",
    583   1.1  fvdl 		       '@' + pin, line);
    584   1.1  fvdl 		goto bad;
    585   1.1  fvdl 	} else {
    586   1.1  fvdl 		if (line >= NUM_LEGACY_IRQS) {
    587   1.1  fvdl 			printf("pci_intr_map: bad interrupt line %d\n", line);
    588   1.1  fvdl 			goto bad;
    589   1.1  fvdl 		}
    590   1.1  fvdl 		if (line == 2) {
    591   1.1  fvdl 			printf("pci_intr_map: changed line 2 to line 9\n");
    592   1.1  fvdl 			line = 9;
    593   1.1  fvdl 		}
    594   1.1  fvdl 	}
    595   1.1  fvdl #if NIOAPIC > 0
    596   1.1  fvdl 	if (mp_busses != NULL) {
    597   1.9  fvdl 		if (intr_find_mpmapping(mp_isa_bus, line, ihp) == 0) {
    598   1.1  fvdl 			*ihp |= line;
    599   1.1  fvdl 			return 0;
    600   1.1  fvdl 		}
    601   1.1  fvdl #if NEISA > 0
    602   1.9  fvdl 		if (intr_find_mpmapping(mp_eisa_bus, line, ihp) == 0) {
    603   1.1  fvdl 			*ihp |= line;
    604   1.1  fvdl 			return 0;
    605   1.1  fvdl 		}
    606   1.1  fvdl #endif
    607   1.1  fvdl 		printf("pci_intr_map: bus %d dev %d func %d pin %d; line %d\n",
    608   1.1  fvdl 		    bus, dev, func, pin, line);
    609   1.1  fvdl 		printf("pci_intr_map: no MP mapping found\n");
    610   1.1  fvdl 	}
    611   1.1  fvdl #endif
    612   1.1  fvdl 
    613   1.1  fvdl 	*ihp = line;
    614   1.1  fvdl 	return 0;
    615   1.1  fvdl 
    616   1.1  fvdl bad:
    617   1.1  fvdl 	*ihp = -1;
    618   1.1  fvdl 	return 1;
    619   1.1  fvdl }
    620   1.1  fvdl 
    621   1.1  fvdl const char *
    622   1.1  fvdl pci_intr_string(pc, ih)
    623   1.1  fvdl 	pci_chipset_tag_t pc;
    624   1.1  fvdl 	pci_intr_handle_t ih;
    625   1.1  fvdl {
    626   1.7  fvdl 	return intr_string(ih);
    627   1.7  fvdl }
    628   1.1  fvdl 
    629   1.1  fvdl 
    630   1.1  fvdl const struct evcnt *
    631   1.1  fvdl pci_intr_evcnt(pc, ih)
    632   1.1  fvdl 	pci_chipset_tag_t pc;
    633   1.1  fvdl 	pci_intr_handle_t ih;
    634   1.1  fvdl {
    635   1.1  fvdl 
    636   1.1  fvdl 	/* XXX for now, no evcnt parent reported */
    637   1.1  fvdl 	return NULL;
    638   1.1  fvdl }
    639   1.1  fvdl 
    640   1.1  fvdl void *
    641   1.1  fvdl pci_intr_establish(pc, ih, level, func, arg)
    642   1.1  fvdl 	pci_chipset_tag_t pc;
    643   1.1  fvdl 	pci_intr_handle_t ih;
    644   1.1  fvdl 	int level, (*func) __P((void *));
    645   1.1  fvdl 	void *arg;
    646   1.1  fvdl {
    647   1.1  fvdl 	int pin, irq;
    648   1.1  fvdl 	struct pic *pic;
    649   1.1  fvdl 
    650   1.1  fvdl 	pic = &i8259_pic;
    651   1.1  fvdl 	pin = irq = ih;
    652   1.1  fvdl 
    653   1.1  fvdl #if NIOAPIC > 0
    654   1.1  fvdl 	if (ih & APIC_INT_VIA_APIC) {
    655   1.1  fvdl 		pic = (struct pic *)ioapic_find(APIC_IRQ_APIC(ih));
    656   1.1  fvdl 		if (pic == NULL) {
    657   1.1  fvdl 			printf("pci_intr_establish: bad ioapic %d\n",
    658   1.1  fvdl 			    APIC_IRQ_APIC(ih));
    659   1.1  fvdl 			return NULL;
    660   1.1  fvdl 		}
    661   1.1  fvdl 		pin = APIC_IRQ_PIN(ih);
    662   1.1  fvdl 		irq = APIC_IRQ_LEGACY_IRQ(ih);
    663   1.1  fvdl 		if (irq < 0 || irq >= NUM_LEGACY_IRQS)
    664   1.1  fvdl 			irq = -1;
    665   1.1  fvdl 	}
    666   1.1  fvdl #endif
    667   1.1  fvdl 
    668   1.1  fvdl 	return intr_establish(irq, pic, pin, IST_LEVEL, level, func, arg);
    669   1.1  fvdl }
    670   1.1  fvdl 
    671   1.1  fvdl void
    672   1.1  fvdl pci_intr_disestablish(pc, cookie)
    673   1.1  fvdl 	pci_chipset_tag_t pc;
    674   1.1  fvdl 	void *cookie;
    675   1.1  fvdl {
    676   1.1  fvdl 
    677   1.1  fvdl 	intr_disestablish(cookie);
    678   1.1  fvdl }
    679   1.1  fvdl 
    680   1.1  fvdl /*
    681   1.1  fvdl  * Determine which flags should be passed to the primary PCI bus's
    682   1.1  fvdl  * autoconfiguration node.  We use this to detect broken chipsets
    683   1.1  fvdl  * which cannot safely use memory-mapped device access.
    684   1.1  fvdl  */
    685   1.1  fvdl int
    686   1.1  fvdl pci_bus_flags()
    687   1.1  fvdl {
    688   1.1  fvdl 	int rval = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED |
    689   1.1  fvdl 	    PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY;
    690   1.1  fvdl 	int device, maxndevs;
    691   1.1  fvdl 	pcitag_t tag;
    692   1.1  fvdl 	pcireg_t id;
    693   1.1  fvdl 
    694   1.1  fvdl 	maxndevs = pci_bus_maxdevs(NULL, 0);
    695   1.1  fvdl 
    696   1.1  fvdl 	for (device = 0; device < maxndevs; device++) {
    697   1.1  fvdl 		tag = pci_make_tag(NULL, 0, device, 0);
    698   1.1  fvdl 		id = pci_conf_read(NULL, tag, PCI_ID_REG);
    699   1.1  fvdl 
    700   1.1  fvdl 		/* Invalid vendor ID value? */
    701   1.1  fvdl 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    702   1.1  fvdl 			continue;
    703   1.1  fvdl 		/* XXX Not invalid, but we've done this ~forever. */
    704   1.1  fvdl 		if (PCI_VENDOR(id) == 0)
    705   1.1  fvdl 			continue;
    706   1.1  fvdl 
    707   1.1  fvdl 		switch (PCI_VENDOR(id)) {
    708   1.1  fvdl 		case PCI_VENDOR_SIS:
    709   1.1  fvdl 			switch (PCI_PRODUCT(id)) {
    710   1.1  fvdl 			case PCI_PRODUCT_SIS_85C496:
    711   1.1  fvdl 				goto disable_mem;
    712   1.1  fvdl 			}
    713   1.1  fvdl 			break;
    714   1.1  fvdl 		}
    715   1.1  fvdl 	}
    716   1.1  fvdl 
    717   1.1  fvdl 	return (rval);
    718   1.1  fvdl 
    719   1.1  fvdl  disable_mem:
    720   1.1  fvdl 	printf("Warning: broken PCI-Host bridge detected; "
    721   1.1  fvdl 	    "disabling memory-mapped access\n");
    722   1.1  fvdl 	rval &= ~(PCI_FLAGS_MEM_ENABLED|PCI_FLAGS_MRL_OKAY|PCI_FLAGS_MRM_OKAY|
    723   1.1  fvdl 	    PCI_FLAGS_MWI_OKAY);
    724   1.1  fvdl 	return (rval);
    725   1.1  fvdl }
    726