Home | History | Annotate | Line # | Download | only in pci
pci_machdep.c revision 1.38
      1  1.38    dyoung /*	$NetBSD: pci_machdep.c,v 1.38 2010/02/16 00:03:47 dyoung Exp $	*/
      2   1.1      fvdl 
      3   1.1      fvdl /*-
      4   1.1      fvdl  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5   1.1      fvdl  * All rights reserved.
      6   1.1      fvdl  *
      7   1.1      fvdl  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1      fvdl  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.1      fvdl  * NASA Ames Research Center.
     10   1.1      fvdl  *
     11   1.1      fvdl  * Redistribution and use in source and binary forms, with or without
     12   1.1      fvdl  * modification, are permitted provided that the following conditions
     13   1.1      fvdl  * are met:
     14   1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     15   1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     16   1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     18   1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     19   1.1      fvdl  *
     20   1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21   1.1      fvdl  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22   1.1      fvdl  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23   1.1      fvdl  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24   1.1      fvdl  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   1.1      fvdl  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   1.1      fvdl  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   1.1      fvdl  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   1.1      fvdl  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   1.1      fvdl  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   1.1      fvdl  * POSSIBILITY OF SUCH DAMAGE.
     31   1.1      fvdl  */
     32   1.1      fvdl 
     33   1.1      fvdl /*
     34   1.1      fvdl  * Copyright (c) 1996 Christopher G. Demetriou.  All rights reserved.
     35   1.1      fvdl  * Copyright (c) 1994 Charles M. Hannum.  All rights reserved.
     36   1.1      fvdl  *
     37   1.1      fvdl  * Redistribution and use in source and binary forms, with or without
     38   1.1      fvdl  * modification, are permitted provided that the following conditions
     39   1.1      fvdl  * are met:
     40   1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     41   1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     42   1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     43   1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     44   1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     45   1.1      fvdl  * 3. All advertising materials mentioning features or use of this software
     46   1.1      fvdl  *    must display the following acknowledgement:
     47   1.1      fvdl  *	This product includes software developed by Charles M. Hannum.
     48   1.1      fvdl  * 4. The name of the author may not be used to endorse or promote products
     49   1.1      fvdl  *    derived from this software without specific prior written permission.
     50   1.1      fvdl  *
     51   1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     52   1.1      fvdl  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     53   1.1      fvdl  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     54   1.1      fvdl  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     55   1.1      fvdl  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     56   1.1      fvdl  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     57   1.1      fvdl  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     58   1.1      fvdl  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     59   1.1      fvdl  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     60   1.1      fvdl  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     61   1.1      fvdl  */
     62   1.1      fvdl 
     63   1.1      fvdl /*
     64   1.1      fvdl  * Machine-specific functions for PCI autoconfiguration.
     65   1.1      fvdl  *
     66   1.1      fvdl  * On PCs, there are two methods of generating PCI configuration cycles.
     67   1.1      fvdl  * We try to detect the appropriate mechanism for this machine and set
     68   1.1      fvdl  * up a few function pointers to access the correct method directly.
     69   1.1      fvdl  *
     70   1.1      fvdl  * The configuration method can be hard-coded in the config file by
     71   1.1      fvdl  * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
     72   1.1      fvdl  * as defined section 3.6.4.1, `Generating Configuration Cycles'.
     73   1.1      fvdl  */
     74   1.1      fvdl 
     75   1.1      fvdl #include <sys/cdefs.h>
     76  1.38    dyoung __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.38 2010/02/16 00:03:47 dyoung Exp $");
     77   1.1      fvdl 
     78   1.1      fvdl #include <sys/types.h>
     79   1.1      fvdl #include <sys/param.h>
     80   1.1      fvdl #include <sys/time.h>
     81   1.1      fvdl #include <sys/systm.h>
     82   1.1      fvdl #include <sys/errno.h>
     83   1.1      fvdl #include <sys/device.h>
     84  1.29        ad #include <sys/bus.h>
     85   1.1      fvdl 
     86   1.1      fvdl #include <uvm/uvm_extern.h>
     87   1.1      fvdl 
     88  1.10      yamt #include <machine/bus_private.h>
     89   1.1      fvdl 
     90   1.1      fvdl #include <machine/pio.h>
     91  1.30        ad #include <machine/lock.h>
     92   1.1      fvdl 
     93   1.3      fvdl #include <dev/isa/isareg.h>
     94   1.1      fvdl #include <dev/isa/isavar.h>
     95   1.1      fvdl #include <dev/pci/pcivar.h>
     96   1.1      fvdl #include <dev/pci/pcireg.h>
     97   1.1      fvdl #include <dev/pci/pcidevs.h>
     98   1.1      fvdl 
     99  1.37  jmcneill #include "acpica.h"
    100  1.14    bouyer #include "opt_mpbios.h"
    101  1.16  christos #include "opt_acpi.h"
    102  1.14    bouyer 
    103  1.14    bouyer #ifdef MPBIOS
    104  1.14    bouyer #include <machine/mpbiosvar.h>
    105  1.14    bouyer #endif
    106  1.14    bouyer 
    107  1.37  jmcneill #if NACPICA > 0
    108  1.14    bouyer #include <machine/mpacpi.h>
    109  1.14    bouyer #endif
    110  1.14    bouyer 
    111  1.16  christos #include <machine/mpconfig.h>
    112  1.16  christos 
    113   1.1      fvdl #include "opt_pci_conf_mode.h"
    114   1.1      fvdl 
    115  1.19  jmcneill #ifdef __i386__
    116  1.19  jmcneill #include "opt_xbox.h"
    117  1.19  jmcneill #ifdef XBOX
    118  1.19  jmcneill #include <machine/xbox.h>
    119  1.19  jmcneill #endif
    120  1.19  jmcneill #endif
    121  1.19  jmcneill 
    122  1.38    dyoung #ifdef PCI_CONF_MODE
    123  1.38    dyoung #if (PCI_CONF_MODE == 1) || (PCI_CONF_MODE == 2)
    124  1.38    dyoung static int pci_mode = PCI_CONF_MODE;
    125  1.38    dyoung #else
    126  1.38    dyoung #error Invalid PCI configuration mode.
    127  1.38    dyoung #endif
    128  1.38    dyoung #else
    129  1.38    dyoung static int pci_mode = -1;
    130  1.38    dyoung #endif
    131   1.1      fvdl 
    132  1.11    sekiya static void pci_bridge_hook(pci_chipset_tag_t, pcitag_t, void *);
    133  1.11    sekiya struct pci_bridge_hook_arg {
    134  1.11    sekiya 	void (*func)(pci_chipset_tag_t, pcitag_t, void *);
    135  1.11    sekiya 	void *arg;
    136  1.11    sekiya };
    137  1.11    sekiya 
    138  1.11    sekiya 
    139  1.23        ad __cpu_simple_lock_t pci_conf_lock = __SIMPLELOCK_UNLOCKED;
    140   1.1      fvdl 
    141   1.1      fvdl #define	PCI_CONF_LOCK(s)						\
    142   1.1      fvdl do {									\
    143   1.1      fvdl 	(s) = splhigh();						\
    144  1.23        ad 	__cpu_simple_lock(&pci_conf_lock);				\
    145   1.1      fvdl } while (0)
    146   1.1      fvdl 
    147   1.1      fvdl #define	PCI_CONF_UNLOCK(s)						\
    148   1.1      fvdl do {									\
    149  1.23        ad 	__cpu_simple_unlock(&pci_conf_lock);				\
    150   1.1      fvdl 	splx((s));							\
    151   1.1      fvdl } while (0)
    152   1.1      fvdl 
    153   1.1      fvdl #define	PCI_MODE1_ENABLE	0x80000000UL
    154   1.1      fvdl #define	PCI_MODE1_ADDRESS_REG	0x0cf8
    155   1.1      fvdl #define	PCI_MODE1_DATA_REG	0x0cfc
    156   1.1      fvdl 
    157   1.1      fvdl #define	PCI_MODE2_ENABLE_REG	0x0cf8
    158   1.1      fvdl #define	PCI_MODE2_FORWARD_REG	0x0cfa
    159   1.1      fvdl 
    160   1.1      fvdl #define _m1tag(b, d, f) \
    161   1.1      fvdl 	(PCI_MODE1_ENABLE | ((b) << 16) | ((d) << 11) | ((f) << 8))
    162   1.1      fvdl #define _qe(bus, dev, fcn, vend, prod) \
    163   1.1      fvdl 	{_m1tag(bus, dev, fcn), PCI_ID_CODE(vend, prod)}
    164   1.1      fvdl struct {
    165  1.33    cegger 	uint32_t tag;
    166   1.1      fvdl 	pcireg_t id;
    167   1.1      fvdl } pcim1_quirk_tbl[] = {
    168   1.1      fvdl 	_qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX1),
    169   1.1      fvdl 	/* XXX Triflex2 not tested */
    170   1.1      fvdl 	_qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX2),
    171   1.1      fvdl 	_qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX4),
    172   1.1      fvdl 	/* Triton needed for Connectix Virtual PC */
    173   1.1      fvdl 	_qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437FX),
    174   1.1      fvdl 	/* Connectix Virtual PC 5 has a 440BX */
    175   1.1      fvdl 	_qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX_NOAGP),
    176  1.15     soren 	/* Parallels Desktop for Mac */
    177  1.15     soren 	_qe(0, 2, 0, PCI_VENDOR_PARALLELS, PCI_PRODUCT_PARALLELS_VIDEO),
    178  1.15     soren 	_qe(0, 3, 0, PCI_VENDOR_PARALLELS, PCI_PRODUCT_PARALLELS_TOOLS),
    179  1.36  drochner 	/* SIS 740 */
    180  1.36  drochner 	_qe(0, 0, 0, PCI_VENDOR_SIS, PCI_PRODUCT_SIS_740),
    181  1.12  christos 	/* SIS 741 */
    182  1.12  christos 	_qe(0, 0, 0, PCI_VENDOR_SIS, PCI_PRODUCT_SIS_741),
    183   1.1      fvdl 	{0, 0xffffffff} /* patchable */
    184   1.1      fvdl };
    185   1.1      fvdl #undef _m1tag
    186   1.1      fvdl #undef _id
    187   1.1      fvdl #undef _qe
    188   1.1      fvdl 
    189   1.1      fvdl /*
    190   1.1      fvdl  * PCI doesn't have any special needs; just use the generic versions
    191   1.1      fvdl  * of these functions.
    192   1.1      fvdl  */
    193   1.1      fvdl struct x86_bus_dma_tag pci_bus_dma_tag = {
    194  1.21       mrg 	0,				/* tag_needs_free */
    195   1.3      fvdl #if defined(_LP64) || defined(PAE)
    196   1.3      fvdl 	PCI32_DMA_BOUNCE_THRESHOLD,	/* bounce_thresh */
    197   1.3      fvdl 	ISA_DMA_BOUNCE_THRESHOLD,	/* bounce_alloclo */
    198   1.3      fvdl 	PCI32_DMA_BOUNCE_THRESHOLD,	/* bounce_allochi */
    199   1.3      fvdl #else
    200   1.3      fvdl 	0,
    201   1.3      fvdl 	0,
    202   1.3      fvdl 	0,
    203   1.3      fvdl #endif
    204   1.3      fvdl 	NULL,			/* _may_bounce */
    205   1.1      fvdl 	_bus_dmamap_create,
    206   1.1      fvdl 	_bus_dmamap_destroy,
    207   1.1      fvdl 	_bus_dmamap_load,
    208   1.1      fvdl 	_bus_dmamap_load_mbuf,
    209   1.1      fvdl 	_bus_dmamap_load_uio,
    210   1.1      fvdl 	_bus_dmamap_load_raw,
    211   1.1      fvdl 	_bus_dmamap_unload,
    212   1.3      fvdl 	_bus_dmamap_sync,
    213   1.1      fvdl 	_bus_dmamem_alloc,
    214   1.1      fvdl 	_bus_dmamem_free,
    215   1.1      fvdl 	_bus_dmamem_map,
    216   1.1      fvdl 	_bus_dmamem_unmap,
    217   1.1      fvdl 	_bus_dmamem_mmap,
    218  1.21       mrg 	_bus_dmatag_subregion,
    219  1.21       mrg 	_bus_dmatag_destroy,
    220   1.1      fvdl };
    221   1.5      fvdl 
    222   1.5      fvdl #ifdef _LP64
    223   1.5      fvdl struct x86_bus_dma_tag pci_bus_dma64_tag = {
    224  1.22      matt 	0,				/* tag_needs_free */
    225   1.5      fvdl 	0,
    226   1.5      fvdl 	0,
    227   1.5      fvdl 	0,
    228   1.5      fvdl 	NULL,			/* _may_bounce */
    229   1.5      fvdl 	_bus_dmamap_create,
    230   1.5      fvdl 	_bus_dmamap_destroy,
    231   1.5      fvdl 	_bus_dmamap_load,
    232   1.5      fvdl 	_bus_dmamap_load_mbuf,
    233   1.5      fvdl 	_bus_dmamap_load_uio,
    234   1.5      fvdl 	_bus_dmamap_load_raw,
    235   1.5      fvdl 	_bus_dmamap_unload,
    236   1.5      fvdl 	NULL,
    237   1.5      fvdl 	_bus_dmamem_alloc,
    238   1.5      fvdl 	_bus_dmamem_free,
    239   1.5      fvdl 	_bus_dmamem_map,
    240   1.5      fvdl 	_bus_dmamem_unmap,
    241   1.5      fvdl 	_bus_dmamem_mmap,
    242  1.21       mrg 	_bus_dmatag_subregion,
    243  1.21       mrg 	_bus_dmatag_destroy,
    244   1.5      fvdl };
    245   1.5      fvdl #endif
    246   1.1      fvdl 
    247   1.1      fvdl void
    248  1.32    dyoung pci_attach_hook(device_t parent, device_t self, struct pcibus_attach_args *pba)
    249   1.1      fvdl {
    250   1.1      fvdl 
    251   1.1      fvdl 	if (pba->pba_bus == 0)
    252  1.26       mjf 		aprint_normal(": configuration mode %d", pci_mode);
    253   1.4      fvdl #ifdef MPBIOS
    254   1.4      fvdl 	mpbios_pci_attach_hook(parent, self, pba);
    255   1.4      fvdl #endif
    256  1.37  jmcneill #if NACPICA > 0
    257   1.4      fvdl 	mpacpi_pci_attach_hook(parent, self, pba);
    258   1.4      fvdl #endif
    259   1.1      fvdl }
    260   1.1      fvdl 
    261   1.1      fvdl int
    262  1.18  christos pci_bus_maxdevs(pci_chipset_tag_t pc, int busno)
    263   1.1      fvdl {
    264   1.1      fvdl 
    265  1.19  jmcneill #if defined(__i386__) && defined(XBOX)
    266  1.19  jmcneill 	/*
    267  1.19  jmcneill 	 * Scanning above the first device is fatal on the Microsoft Xbox.
    268  1.19  jmcneill 	 * If busno=1, only allow for one device.
    269  1.19  jmcneill 	 */
    270  1.19  jmcneill 	if (arch_i386_is_xbox) {
    271  1.19  jmcneill 		if (busno == 1)
    272  1.19  jmcneill 			return 1;
    273  1.19  jmcneill 		else if (busno > 1)
    274  1.19  jmcneill 			return 0;
    275  1.19  jmcneill 	}
    276  1.19  jmcneill #endif
    277  1.19  jmcneill 
    278   1.1      fvdl 	/*
    279   1.1      fvdl 	 * Bus number is irrelevant.  If Configuration Mechanism 2 is in
    280   1.1      fvdl 	 * use, can only have devices 0-15 on any bus.  If Configuration
    281   1.1      fvdl 	 * Mechanism 1 is in use, can have devices 0-32 (i.e. the `normal'
    282   1.1      fvdl 	 * range).
    283   1.1      fvdl 	 */
    284   1.1      fvdl 	if (pci_mode == 2)
    285   1.1      fvdl 		return (16);
    286   1.1      fvdl 	else
    287   1.1      fvdl 		return (32);
    288   1.1      fvdl }
    289   1.1      fvdl 
    290   1.1      fvdl pcitag_t
    291  1.18  christos pci_make_tag(pci_chipset_tag_t pc, int bus, int device, int function)
    292   1.1      fvdl {
    293   1.1      fvdl 	pcitag_t tag;
    294   1.1      fvdl 
    295   1.1      fvdl 	switch (pci_mode) {
    296   1.1      fvdl 	case 1:
    297  1.38    dyoung 		if (bus >= 256 || device >= 32 || function >= 8)
    298  1.38    dyoung 			panic("pci_make_tag: bad request");
    299  1.38    dyoung 
    300  1.38    dyoung 		tag.mode1 = PCI_MODE1_ENABLE |
    301  1.38    dyoung 			    (bus << 16) | (device << 11) | (function << 8);
    302  1.38    dyoung 		return tag;
    303   1.1      fvdl 	case 2:
    304  1.38    dyoung 		if (bus >= 256 || device >= 16 || function >= 8)
    305  1.38    dyoung 			panic("pci_make_tag: bad request");
    306  1.38    dyoung 
    307  1.38    dyoung 		tag.mode2.port = 0xc000 | (device << 8);
    308  1.38    dyoung 		tag.mode2.enable = 0xf0 | (function << 1);
    309  1.38    dyoung 		tag.mode2.forward = bus;
    310  1.38    dyoung 		return tag;
    311   1.1      fvdl 	default:
    312   1.1      fvdl 		panic("pci_make_tag: mode not configured");
    313   1.1      fvdl 	}
    314   1.1      fvdl }
    315   1.1      fvdl 
    316   1.1      fvdl void
    317  1.18  christos pci_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag,
    318  1.17  christos     int *bp, int *dp, int *fp)
    319   1.1      fvdl {
    320   1.1      fvdl 
    321   1.1      fvdl 	switch (pci_mode) {
    322   1.1      fvdl 	case 1:
    323  1.38    dyoung 		if (bp != NULL)
    324  1.38    dyoung 			*bp = (tag.mode1 >> 16) & 0xff;
    325  1.38    dyoung 		if (dp != NULL)
    326  1.38    dyoung 			*dp = (tag.mode1 >> 11) & 0x1f;
    327  1.38    dyoung 		if (fp != NULL)
    328  1.38    dyoung 			*fp = (tag.mode1 >> 8) & 0x7;
    329  1.38    dyoung 		return;
    330   1.1      fvdl 	case 2:
    331  1.38    dyoung 		if (bp != NULL)
    332  1.38    dyoung 			*bp = tag.mode2.forward & 0xff;
    333  1.38    dyoung 		if (dp != NULL)
    334  1.38    dyoung 			*dp = (tag.mode2.port >> 8) & 0xf;
    335  1.38    dyoung 		if (fp != NULL)
    336  1.38    dyoung 			*fp = (tag.mode2.enable >> 1) & 0x7;
    337  1.38    dyoung 		return;
    338   1.1      fvdl 	default:
    339   1.1      fvdl 		panic("pci_decompose_tag: mode not configured");
    340   1.1      fvdl 	}
    341   1.1      fvdl }
    342   1.1      fvdl 
    343   1.1      fvdl pcireg_t
    344  1.18  christos pci_conf_read( pci_chipset_tag_t pc, pcitag_t tag,
    345  1.18  christos     int reg)
    346   1.1      fvdl {
    347   1.1      fvdl 	pcireg_t data;
    348   1.1      fvdl 	int s;
    349   1.1      fvdl 
    350  1.31    dyoung 	KASSERT((reg & 0x3) == 0);
    351  1.20  jmcneill #if defined(__i386__) && defined(XBOX)
    352  1.20  jmcneill 	if (arch_i386_is_xbox) {
    353  1.20  jmcneill 		int bus, dev, fn;
    354  1.20  jmcneill 		pci_decompose_tag(pc, tag, &bus, &dev, &fn);
    355  1.20  jmcneill 		if (bus == 0 && dev == 0 && (fn == 1 || fn == 2))
    356  1.20  jmcneill 			return (pcireg_t)-1;
    357  1.20  jmcneill 	}
    358  1.20  jmcneill #endif
    359  1.20  jmcneill 
    360   1.1      fvdl 	switch (pci_mode) {
    361   1.1      fvdl 	case 1:
    362  1.38    dyoung 		PCI_CONF_LOCK(s);
    363  1.38    dyoung 		outl(PCI_MODE1_ADDRESS_REG, tag.mode1 | reg);
    364  1.38    dyoung 		data = inl(PCI_MODE1_DATA_REG);
    365  1.38    dyoung 		outl(PCI_MODE1_ADDRESS_REG, 0);
    366  1.38    dyoung 		PCI_CONF_UNLOCK(s);
    367  1.38    dyoung 		return data;
    368   1.1      fvdl 	case 2:
    369  1.38    dyoung 		PCI_CONF_LOCK(s);
    370  1.38    dyoung 		outb(PCI_MODE2_ENABLE_REG, tag.mode2.enable);
    371  1.38    dyoung 		outb(PCI_MODE2_FORWARD_REG, tag.mode2.forward);
    372  1.38    dyoung 		data = inl(tag.mode2.port | reg);
    373  1.38    dyoung 		outb(PCI_MODE2_ENABLE_REG, 0);
    374  1.38    dyoung 		PCI_CONF_UNLOCK(s);
    375  1.38    dyoung 		return data;
    376   1.1      fvdl 	default:
    377   1.1      fvdl 		panic("pci_conf_read: mode not configured");
    378   1.1      fvdl 	}
    379   1.1      fvdl }
    380   1.1      fvdl 
    381   1.1      fvdl void
    382  1.18  christos pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg,
    383  1.17  christos     pcireg_t data)
    384   1.1      fvdl {
    385   1.1      fvdl 	int s;
    386   1.1      fvdl 
    387  1.31    dyoung 	KASSERT((reg & 0x3) == 0);
    388  1.20  jmcneill #if defined(__i386__) && defined(XBOX)
    389  1.20  jmcneill 	if (arch_i386_is_xbox) {
    390  1.20  jmcneill 		int bus, dev, fn;
    391  1.20  jmcneill 		pci_decompose_tag(pc, tag, &bus, &dev, &fn);
    392  1.20  jmcneill 		if (bus == 0 && dev == 0 && (fn == 1 || fn == 2))
    393  1.20  jmcneill 			return;
    394  1.20  jmcneill 	}
    395  1.20  jmcneill #endif
    396  1.20  jmcneill 
    397   1.1      fvdl 	switch (pci_mode) {
    398   1.1      fvdl 	case 1:
    399  1.38    dyoung 		PCI_CONF_LOCK(s);
    400  1.38    dyoung 		outl(PCI_MODE1_ADDRESS_REG, tag.mode1 | reg);
    401  1.38    dyoung 		outl(PCI_MODE1_DATA_REG, data);
    402  1.38    dyoung 		outl(PCI_MODE1_ADDRESS_REG, 0);
    403  1.38    dyoung 		PCI_CONF_UNLOCK(s);
    404  1.38    dyoung 		return;
    405   1.1      fvdl 	case 2:
    406  1.38    dyoung 		PCI_CONF_LOCK(s);
    407  1.38    dyoung 		outb(PCI_MODE2_ENABLE_REG, tag.mode2.enable);
    408  1.38    dyoung 		outb(PCI_MODE2_FORWARD_REG, tag.mode2.forward);
    409  1.38    dyoung 		outl(tag.mode2.port | reg, data);
    410  1.38    dyoung 		outb(PCI_MODE2_ENABLE_REG, 0);
    411  1.38    dyoung 		PCI_CONF_UNLOCK(s);
    412  1.38    dyoung 		return;
    413   1.1      fvdl 	default:
    414   1.1      fvdl 		panic("pci_conf_write: mode not configured");
    415   1.1      fvdl 	}
    416  1.38    dyoung }
    417   1.1      fvdl 
    418  1.38    dyoung void
    419  1.38    dyoung pci_mode_set(int mode)
    420  1.38    dyoung {
    421  1.38    dyoung 	KASSERT(pci_mode == -1 || pci_mode == mode);
    422   1.1      fvdl 
    423  1.38    dyoung 	pci_mode = mode;
    424   1.1      fvdl }
    425   1.1      fvdl 
    426   1.1      fvdl int
    427  1.33    cegger pci_mode_detect(void)
    428   1.1      fvdl {
    429  1.33    cegger 	uint32_t sav, val;
    430   1.1      fvdl 	int i;
    431   1.1      fvdl 	pcireg_t idreg;
    432   1.1      fvdl 
    433   1.1      fvdl 	if (pci_mode != -1)
    434   1.1      fvdl 		return pci_mode;
    435   1.1      fvdl 
    436   1.1      fvdl 	/*
    437   1.1      fvdl 	 * We try to divine which configuration mode the host bridge wants.
    438   1.1      fvdl 	 */
    439   1.1      fvdl 
    440   1.1      fvdl 	sav = inl(PCI_MODE1_ADDRESS_REG);
    441   1.1      fvdl 
    442   1.1      fvdl 	pci_mode = 1; /* assume this for now */
    443   1.1      fvdl 	/*
    444   1.1      fvdl 	 * catch some known buggy implementations of mode 1
    445   1.1      fvdl 	 */
    446  1.27    dyoung 	for (i = 0; i < __arraycount(pcim1_quirk_tbl); i++) {
    447   1.1      fvdl 		pcitag_t t;
    448   1.1      fvdl 
    449   1.1      fvdl 		if (!pcim1_quirk_tbl[i].tag)
    450   1.1      fvdl 			break;
    451   1.1      fvdl 		t.mode1 = pcim1_quirk_tbl[i].tag;
    452   1.1      fvdl 		idreg = pci_conf_read(0, t, PCI_ID_REG); /* needs "pci_mode" */
    453   1.1      fvdl 		if (idreg == pcim1_quirk_tbl[i].id) {
    454   1.1      fvdl #ifdef DEBUG
    455   1.1      fvdl 			printf("known mode 1 PCI chipset (%08x)\n",
    456   1.1      fvdl 			       idreg);
    457   1.1      fvdl #endif
    458   1.1      fvdl 			return (pci_mode);
    459   1.1      fvdl 		}
    460   1.1      fvdl 	}
    461   1.1      fvdl 
    462   1.1      fvdl 	/*
    463   1.1      fvdl 	 * Strong check for standard compliant mode 1:
    464   1.1      fvdl 	 * 1. bit 31 ("enable") can be set
    465   1.1      fvdl 	 * 2. byte/word access does not affect register
    466   1.1      fvdl 	 */
    467   1.1      fvdl 	outl(PCI_MODE1_ADDRESS_REG, PCI_MODE1_ENABLE);
    468   1.1      fvdl 	outb(PCI_MODE1_ADDRESS_REG + 3, 0);
    469   1.1      fvdl 	outw(PCI_MODE1_ADDRESS_REG + 2, 0);
    470   1.1      fvdl 	val = inl(PCI_MODE1_ADDRESS_REG);
    471   1.1      fvdl 	if ((val & 0x80fffffc) != PCI_MODE1_ENABLE) {
    472   1.1      fvdl #ifdef DEBUG
    473   1.1      fvdl 		printf("pci_mode_detect: mode 1 enable failed (%x)\n",
    474   1.1      fvdl 		       val);
    475   1.1      fvdl #endif
    476   1.1      fvdl 		goto not1;
    477   1.1      fvdl 	}
    478   1.1      fvdl 	outl(PCI_MODE1_ADDRESS_REG, 0);
    479   1.1      fvdl 	val = inl(PCI_MODE1_ADDRESS_REG);
    480   1.1      fvdl 	if ((val & 0x80fffffc) != 0)
    481   1.1      fvdl 		goto not1;
    482   1.1      fvdl 	return (pci_mode);
    483   1.1      fvdl not1:
    484   1.1      fvdl 	outl(PCI_MODE1_ADDRESS_REG, sav);
    485   1.1      fvdl 
    486   1.1      fvdl 	/*
    487   1.1      fvdl 	 * This mode 2 check is quite weak (and known to give false
    488   1.1      fvdl 	 * positives on some Compaq machines).
    489   1.1      fvdl 	 * However, this doesn't matter, because this is the
    490   1.1      fvdl 	 * last test, and simply no PCI devices will be found if
    491   1.1      fvdl 	 * this happens.
    492   1.1      fvdl 	 */
    493   1.1      fvdl 	outb(PCI_MODE2_ENABLE_REG, 0);
    494   1.1      fvdl 	outb(PCI_MODE2_FORWARD_REG, 0);
    495   1.1      fvdl 	if (inb(PCI_MODE2_ENABLE_REG) != 0 ||
    496   1.1      fvdl 	    inb(PCI_MODE2_FORWARD_REG) != 0)
    497   1.1      fvdl 		goto not2;
    498   1.1      fvdl 	return (pci_mode = 2);
    499   1.1      fvdl not2:
    500   1.1      fvdl 
    501   1.1      fvdl 	return (pci_mode = 0);
    502   1.1      fvdl }
    503   1.1      fvdl 
    504   1.1      fvdl /*
    505   1.1      fvdl  * Determine which flags should be passed to the primary PCI bus's
    506   1.1      fvdl  * autoconfiguration node.  We use this to detect broken chipsets
    507   1.1      fvdl  * which cannot safely use memory-mapped device access.
    508   1.1      fvdl  */
    509   1.1      fvdl int
    510  1.35    cegger pci_bus_flags(void)
    511   1.1      fvdl {
    512   1.1      fvdl 	int rval = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED |
    513   1.1      fvdl 	    PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY;
    514   1.1      fvdl 	int device, maxndevs;
    515   1.1      fvdl 	pcitag_t tag;
    516   1.1      fvdl 	pcireg_t id;
    517   1.1      fvdl 
    518   1.1      fvdl 	maxndevs = pci_bus_maxdevs(NULL, 0);
    519   1.1      fvdl 
    520   1.1      fvdl 	for (device = 0; device < maxndevs; device++) {
    521   1.1      fvdl 		tag = pci_make_tag(NULL, 0, device, 0);
    522   1.1      fvdl 		id = pci_conf_read(NULL, tag, PCI_ID_REG);
    523   1.1      fvdl 
    524   1.1      fvdl 		/* Invalid vendor ID value? */
    525   1.1      fvdl 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    526   1.1      fvdl 			continue;
    527   1.1      fvdl 		/* XXX Not invalid, but we've done this ~forever. */
    528   1.1      fvdl 		if (PCI_VENDOR(id) == 0)
    529   1.1      fvdl 			continue;
    530   1.1      fvdl 
    531   1.1      fvdl 		switch (PCI_VENDOR(id)) {
    532   1.1      fvdl 		case PCI_VENDOR_SIS:
    533   1.1      fvdl 			switch (PCI_PRODUCT(id)) {
    534   1.1      fvdl 			case PCI_PRODUCT_SIS_85C496:
    535   1.1      fvdl 				goto disable_mem;
    536   1.1      fvdl 			}
    537   1.1      fvdl 			break;
    538   1.1      fvdl 		}
    539   1.1      fvdl 	}
    540   1.1      fvdl 
    541   1.1      fvdl 	return (rval);
    542   1.1      fvdl 
    543   1.1      fvdl  disable_mem:
    544   1.1      fvdl 	printf("Warning: broken PCI-Host bridge detected; "
    545   1.1      fvdl 	    "disabling memory-mapped access\n");
    546   1.1      fvdl 	rval &= ~(PCI_FLAGS_MEM_ENABLED|PCI_FLAGS_MRL_OKAY|PCI_FLAGS_MRM_OKAY|
    547   1.1      fvdl 	    PCI_FLAGS_MWI_OKAY);
    548   1.1      fvdl 	return (rval);
    549   1.1      fvdl }
    550  1.11    sekiya 
    551  1.11    sekiya void
    552  1.11    sekiya pci_device_foreach(pci_chipset_tag_t pc, int maxbus,
    553  1.11    sekiya 	void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *context)
    554  1.11    sekiya {
    555  1.11    sekiya 	pci_device_foreach_min(pc, 0, maxbus, func, context);
    556  1.11    sekiya }
    557  1.11    sekiya 
    558  1.11    sekiya void
    559  1.11    sekiya pci_device_foreach_min(pci_chipset_tag_t pc, int minbus, int maxbus,
    560  1.11    sekiya 	void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *context)
    561  1.11    sekiya {
    562  1.11    sekiya 	const struct pci_quirkdata *qd;
    563  1.11    sekiya 	int bus, device, function, maxdevs, nfuncs;
    564  1.11    sekiya 	pcireg_t id, bhlcr;
    565  1.11    sekiya 	pcitag_t tag;
    566  1.11    sekiya 
    567  1.11    sekiya 	for (bus = minbus; bus <= maxbus; bus++) {
    568  1.11    sekiya 		maxdevs = pci_bus_maxdevs(pc, bus);
    569  1.11    sekiya 		for (device = 0; device < maxdevs; device++) {
    570  1.11    sekiya 			tag = pci_make_tag(pc, bus, device, 0);
    571  1.11    sekiya 			id = pci_conf_read(pc, tag, PCI_ID_REG);
    572  1.11    sekiya 
    573  1.11    sekiya 			/* Invalid vendor ID value? */
    574  1.11    sekiya 			if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    575  1.11    sekiya 				continue;
    576  1.11    sekiya 			/* XXX Not invalid, but we've done this ~forever. */
    577  1.11    sekiya 			if (PCI_VENDOR(id) == 0)
    578  1.11    sekiya 				continue;
    579  1.11    sekiya 
    580  1.11    sekiya 			qd = pci_lookup_quirkdata(PCI_VENDOR(id),
    581  1.11    sekiya 				PCI_PRODUCT(id));
    582  1.11    sekiya 
    583  1.11    sekiya 			bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
    584  1.11    sekiya 			if (PCI_HDRTYPE_MULTIFN(bhlcr) ||
    585  1.11    sekiya 			     (qd != NULL &&
    586  1.11    sekiya 		  	     (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0))
    587  1.11    sekiya 				nfuncs = 8;
    588  1.11    sekiya 			else
    589  1.11    sekiya 				nfuncs = 1;
    590  1.11    sekiya 
    591  1.11    sekiya 			for (function = 0; function < nfuncs; function++) {
    592  1.11    sekiya 				tag = pci_make_tag(pc, bus, device, function);
    593  1.11    sekiya 				id = pci_conf_read(pc, tag, PCI_ID_REG);
    594  1.11    sekiya 
    595  1.11    sekiya 				/* Invalid vendor ID value? */
    596  1.11    sekiya 				if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    597  1.11    sekiya 					continue;
    598  1.11    sekiya 				/*
    599  1.11    sekiya 				 * XXX Not invalid, but we've done this
    600  1.11    sekiya 				 * ~forever.
    601  1.11    sekiya 				 */
    602  1.11    sekiya 				if (PCI_VENDOR(id) == 0)
    603  1.11    sekiya 					continue;
    604  1.11    sekiya 				(*func)(pc, tag, context);
    605  1.11    sekiya 			}
    606  1.11    sekiya 		}
    607  1.11    sekiya 	}
    608  1.11    sekiya }
    609  1.11    sekiya 
    610  1.11    sekiya void
    611  1.11    sekiya pci_bridge_foreach(pci_chipset_tag_t pc, int minbus, int maxbus,
    612  1.11    sekiya 	void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *ctx)
    613  1.11    sekiya {
    614  1.11    sekiya 	struct pci_bridge_hook_arg bridge_hook;
    615  1.11    sekiya 
    616  1.11    sekiya 	bridge_hook.func = func;
    617  1.11    sekiya 	bridge_hook.arg = ctx;
    618  1.11    sekiya 
    619  1.11    sekiya 	pci_device_foreach_min(pc, minbus, maxbus, pci_bridge_hook,
    620  1.11    sekiya 		&bridge_hook);
    621  1.11    sekiya }
    622  1.11    sekiya 
    623  1.11    sekiya static void
    624  1.11    sekiya pci_bridge_hook(pci_chipset_tag_t pc, pcitag_t tag, void *ctx)
    625  1.11    sekiya {
    626  1.11    sekiya 	struct pci_bridge_hook_arg *bridge_hook = (void *)ctx;
    627  1.11    sekiya 	pcireg_t reg;
    628  1.11    sekiya 
    629  1.11    sekiya 	reg = pci_conf_read(pc, tag, PCI_CLASS_REG);
    630  1.11    sekiya 	if (PCI_CLASS(reg) == PCI_CLASS_BRIDGE &&
    631  1.11    sekiya  	     (PCI_SUBCLASS(reg) == PCI_SUBCLASS_BRIDGE_PCI ||
    632  1.11    sekiya 		PCI_SUBCLASS(reg) == PCI_SUBCLASS_BRIDGE_CARDBUS)) {
    633  1.11    sekiya 		(*bridge_hook->func)(pc, tag, bridge_hook->arg);
    634  1.11    sekiya 	}
    635  1.11    sekiya }
    636