pci_machdep.c revision 1.51 1 1.51 dyoung /* $NetBSD: pci_machdep.c,v 1.51 2011/09/13 17:58:42 dyoung Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 fvdl * All rights reserved.
6 1.1 fvdl *
7 1.1 fvdl * This code is derived from software contributed to The NetBSD Foundation
8 1.1 fvdl * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 fvdl * NASA Ames Research Center.
10 1.1 fvdl *
11 1.1 fvdl * Redistribution and use in source and binary forms, with or without
12 1.1 fvdl * modification, are permitted provided that the following conditions
13 1.1 fvdl * are met:
14 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
15 1.1 fvdl * notice, this list of conditions and the following disclaimer.
16 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
18 1.1 fvdl * documentation and/or other materials provided with the distribution.
19 1.1 fvdl *
20 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 fvdl * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 fvdl * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 fvdl * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 fvdl * POSSIBILITY OF SUCH DAMAGE.
31 1.1 fvdl */
32 1.1 fvdl
33 1.1 fvdl /*
34 1.1 fvdl * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved.
35 1.1 fvdl * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
36 1.1 fvdl *
37 1.1 fvdl * Redistribution and use in source and binary forms, with or without
38 1.1 fvdl * modification, are permitted provided that the following conditions
39 1.1 fvdl * are met:
40 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
41 1.1 fvdl * notice, this list of conditions and the following disclaimer.
42 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
43 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
44 1.1 fvdl * documentation and/or other materials provided with the distribution.
45 1.1 fvdl * 3. All advertising materials mentioning features or use of this software
46 1.1 fvdl * must display the following acknowledgement:
47 1.1 fvdl * This product includes software developed by Charles M. Hannum.
48 1.1 fvdl * 4. The name of the author may not be used to endorse or promote products
49 1.1 fvdl * derived from this software without specific prior written permission.
50 1.1 fvdl *
51 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
52 1.1 fvdl * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
53 1.1 fvdl * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
54 1.1 fvdl * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
55 1.1 fvdl * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
56 1.1 fvdl * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 1.1 fvdl * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 1.1 fvdl * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 1.1 fvdl * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
60 1.1 fvdl * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 1.1 fvdl */
62 1.1 fvdl
63 1.1 fvdl /*
64 1.1 fvdl * Machine-specific functions for PCI autoconfiguration.
65 1.1 fvdl *
66 1.1 fvdl * On PCs, there are two methods of generating PCI configuration cycles.
67 1.1 fvdl * We try to detect the appropriate mechanism for this machine and set
68 1.1 fvdl * up a few function pointers to access the correct method directly.
69 1.1 fvdl *
70 1.1 fvdl * The configuration method can be hard-coded in the config file by
71 1.1 fvdl * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
72 1.1 fvdl * as defined section 3.6.4.1, `Generating Configuration Cycles'.
73 1.1 fvdl */
74 1.1 fvdl
75 1.1 fvdl #include <sys/cdefs.h>
76 1.51 dyoung __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.51 2011/09/13 17:58:42 dyoung Exp $");
77 1.1 fvdl
78 1.1 fvdl #include <sys/types.h>
79 1.1 fvdl #include <sys/param.h>
80 1.1 fvdl #include <sys/time.h>
81 1.1 fvdl #include <sys/systm.h>
82 1.1 fvdl #include <sys/errno.h>
83 1.1 fvdl #include <sys/device.h>
84 1.29 ad #include <sys/bus.h>
85 1.42 dyoung #include <sys/cpu.h>
86 1.43 dyoung #include <sys/kmem.h>
87 1.1 fvdl
88 1.1 fvdl #include <uvm/uvm_extern.h>
89 1.1 fvdl
90 1.10 yamt #include <machine/bus_private.h>
91 1.1 fvdl
92 1.1 fvdl #include <machine/pio.h>
93 1.30 ad #include <machine/lock.h>
94 1.1 fvdl
95 1.3 fvdl #include <dev/isa/isareg.h>
96 1.1 fvdl #include <dev/isa/isavar.h>
97 1.1 fvdl #include <dev/pci/pcivar.h>
98 1.1 fvdl #include <dev/pci/pcireg.h>
99 1.43 dyoung #include <dev/pci/pccbbreg.h>
100 1.1 fvdl #include <dev/pci/pcidevs.h>
101 1.1 fvdl
102 1.37 jmcneill #include "acpica.h"
103 1.14 bouyer #include "opt_mpbios.h"
104 1.16 christos #include "opt_acpi.h"
105 1.14 bouyer
106 1.14 bouyer #ifdef MPBIOS
107 1.14 bouyer #include <machine/mpbiosvar.h>
108 1.14 bouyer #endif
109 1.14 bouyer
110 1.37 jmcneill #if NACPICA > 0
111 1.14 bouyer #include <machine/mpacpi.h>
112 1.14 bouyer #endif
113 1.14 bouyer
114 1.16 christos #include <machine/mpconfig.h>
115 1.16 christos
116 1.1 fvdl #include "opt_pci_conf_mode.h"
117 1.1 fvdl
118 1.19 jmcneill #ifdef __i386__
119 1.19 jmcneill #include "opt_xbox.h"
120 1.19 jmcneill #ifdef XBOX
121 1.19 jmcneill #include <machine/xbox.h>
122 1.19 jmcneill #endif
123 1.19 jmcneill #endif
124 1.19 jmcneill
125 1.38 dyoung #ifdef PCI_CONF_MODE
126 1.38 dyoung #if (PCI_CONF_MODE == 1) || (PCI_CONF_MODE == 2)
127 1.38 dyoung static int pci_mode = PCI_CONF_MODE;
128 1.38 dyoung #else
129 1.38 dyoung #error Invalid PCI configuration mode.
130 1.38 dyoung #endif
131 1.38 dyoung #else
132 1.38 dyoung static int pci_mode = -1;
133 1.38 dyoung #endif
134 1.1 fvdl
135 1.42 dyoung struct pci_conf_lock {
136 1.42 dyoung uint32_t cl_cpuno; /* 0: unlocked
137 1.42 dyoung * 1 + n: locked by CPU n (0 <= n)
138 1.42 dyoung */
139 1.42 dyoung uint32_t cl_sel; /* the address that's being read. */
140 1.42 dyoung };
141 1.42 dyoung
142 1.42 dyoung static void pci_conf_unlock(struct pci_conf_lock *);
143 1.42 dyoung static uint32_t pci_conf_selector(pcitag_t, int);
144 1.42 dyoung static unsigned int pci_conf_port(pcitag_t, int);
145 1.42 dyoung static void pci_conf_select(uint32_t);
146 1.42 dyoung static void pci_conf_lock(struct pci_conf_lock *, uint32_t);
147 1.11 sekiya static void pci_bridge_hook(pci_chipset_tag_t, pcitag_t, void *);
148 1.11 sekiya struct pci_bridge_hook_arg {
149 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *);
150 1.11 sekiya void *arg;
151 1.11 sekiya };
152 1.11 sekiya
153 1.1 fvdl #define PCI_MODE1_ENABLE 0x80000000UL
154 1.1 fvdl #define PCI_MODE1_ADDRESS_REG 0x0cf8
155 1.1 fvdl #define PCI_MODE1_DATA_REG 0x0cfc
156 1.1 fvdl
157 1.1 fvdl #define PCI_MODE2_ENABLE_REG 0x0cf8
158 1.1 fvdl #define PCI_MODE2_FORWARD_REG 0x0cfa
159 1.1 fvdl
160 1.1 fvdl #define _m1tag(b, d, f) \
161 1.1 fvdl (PCI_MODE1_ENABLE | ((b) << 16) | ((d) << 11) | ((f) << 8))
162 1.1 fvdl #define _qe(bus, dev, fcn, vend, prod) \
163 1.1 fvdl {_m1tag(bus, dev, fcn), PCI_ID_CODE(vend, prod)}
164 1.1 fvdl struct {
165 1.33 cegger uint32_t tag;
166 1.1 fvdl pcireg_t id;
167 1.1 fvdl } pcim1_quirk_tbl[] = {
168 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX1),
169 1.1 fvdl /* XXX Triflex2 not tested */
170 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX2),
171 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX4),
172 1.1 fvdl /* Triton needed for Connectix Virtual PC */
173 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437FX),
174 1.1 fvdl /* Connectix Virtual PC 5 has a 440BX */
175 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX_NOAGP),
176 1.15 soren /* Parallels Desktop for Mac */
177 1.15 soren _qe(0, 2, 0, PCI_VENDOR_PARALLELS, PCI_PRODUCT_PARALLELS_VIDEO),
178 1.15 soren _qe(0, 3, 0, PCI_VENDOR_PARALLELS, PCI_PRODUCT_PARALLELS_TOOLS),
179 1.36 drochner /* SIS 740 */
180 1.36 drochner _qe(0, 0, 0, PCI_VENDOR_SIS, PCI_PRODUCT_SIS_740),
181 1.12 christos /* SIS 741 */
182 1.12 christos _qe(0, 0, 0, PCI_VENDOR_SIS, PCI_PRODUCT_SIS_741),
183 1.1 fvdl {0, 0xffffffff} /* patchable */
184 1.1 fvdl };
185 1.1 fvdl #undef _m1tag
186 1.1 fvdl #undef _id
187 1.1 fvdl #undef _qe
188 1.1 fvdl
189 1.1 fvdl /*
190 1.1 fvdl * PCI doesn't have any special needs; just use the generic versions
191 1.1 fvdl * of these functions.
192 1.1 fvdl */
193 1.1 fvdl struct x86_bus_dma_tag pci_bus_dma_tag = {
194 1.46 christos ._tag_needs_free = 0,
195 1.3 fvdl #if defined(_LP64) || defined(PAE)
196 1.46 christos ._bounce_thresh = PCI32_DMA_BOUNCE_THRESHOLD,
197 1.46 christos ._bounce_alloc_lo = ISA_DMA_BOUNCE_THRESHOLD,
198 1.46 christos ._bounce_alloc_hi = PCI32_DMA_BOUNCE_THRESHOLD,
199 1.3 fvdl #else
200 1.46 christos ._bounce_thresh = 0,
201 1.46 christos ._bounce_alloc_lo = 0,
202 1.46 christos ._bounce_alloc_hi = 0,
203 1.46 christos #endif
204 1.46 christos ._may_bounce = NULL,
205 1.1 fvdl };
206 1.5 fvdl
207 1.5 fvdl #ifdef _LP64
208 1.5 fvdl struct x86_bus_dma_tag pci_bus_dma64_tag = {
209 1.46 christos ._tag_needs_free = 0,
210 1.46 christos ._bounce_thresh = 0,
211 1.46 christos ._bounce_alloc_lo = 0,
212 1.46 christos ._bounce_alloc_hi = 0,
213 1.46 christos ._may_bounce = NULL,
214 1.5 fvdl };
215 1.5 fvdl #endif
216 1.1 fvdl
217 1.42 dyoung static struct pci_conf_lock cl0 = {
218 1.42 dyoung .cl_cpuno = 0UL
219 1.42 dyoung , .cl_sel = 0UL
220 1.42 dyoung };
221 1.42 dyoung
222 1.42 dyoung static struct pci_conf_lock * const cl = &cl0;
223 1.42 dyoung
224 1.42 dyoung static void
225 1.42 dyoung pci_conf_lock(struct pci_conf_lock *ocl, uint32_t sel)
226 1.42 dyoung {
227 1.42 dyoung uint32_t cpuno;
228 1.42 dyoung
229 1.42 dyoung KASSERT(sel != 0);
230 1.42 dyoung
231 1.42 dyoung kpreempt_disable();
232 1.42 dyoung cpuno = cpu_number() + 1;
233 1.42 dyoung /* If the kernel enters pci_conf_lock() through an interrupt
234 1.42 dyoung * handler, then the CPU may already hold the lock.
235 1.42 dyoung *
236 1.42 dyoung * If the CPU does not already hold the lock, spin until
237 1.42 dyoung * we can acquire it.
238 1.42 dyoung */
239 1.42 dyoung if (cpuno == cl->cl_cpuno) {
240 1.42 dyoung ocl->cl_cpuno = cpuno;
241 1.42 dyoung } else {
242 1.44 dyoung u_int spins;
243 1.44 dyoung
244 1.42 dyoung ocl->cl_cpuno = 0;
245 1.44 dyoung
246 1.44 dyoung spins = SPINLOCK_BACKOFF_MIN;
247 1.44 dyoung while (atomic_cas_32(&cl->cl_cpuno, 0, cpuno) != 0) {
248 1.44 dyoung SPINLOCK_BACKOFF(spins);
249 1.44 dyoung #ifdef LOCKDEBUG
250 1.44 dyoung if (SPINLOCK_SPINOUT(spins)) {
251 1.44 dyoung panic("%s: cpu %" PRId32
252 1.44 dyoung " spun out waiting for cpu %" PRId32,
253 1.44 dyoung __func__, cpuno, cl->cl_cpuno);
254 1.44 dyoung }
255 1.44 dyoung #endif /* LOCKDEBUG */
256 1.44 dyoung }
257 1.42 dyoung }
258 1.42 dyoung
259 1.42 dyoung /* Only one CPU can be here, so an interlocked atomic_swap(3)
260 1.42 dyoung * is not necessary.
261 1.42 dyoung *
262 1.42 dyoung * Evaluating atomic_cas_32_ni()'s argument, cl->cl_sel,
263 1.42 dyoung * and applying atomic_cas_32_ni() is not an atomic operation,
264 1.42 dyoung * however, any interrupt that, in the middle of the
265 1.42 dyoung * operation, modifies cl->cl_sel, will also restore
266 1.42 dyoung * cl->cl_sel. So cl->cl_sel will have the same value when
267 1.42 dyoung * we apply atomic_cas_32_ni() as when we evaluated it,
268 1.42 dyoung * before.
269 1.42 dyoung */
270 1.42 dyoung ocl->cl_sel = atomic_cas_32_ni(&cl->cl_sel, cl->cl_sel, sel);
271 1.42 dyoung pci_conf_select(sel);
272 1.42 dyoung }
273 1.42 dyoung
274 1.42 dyoung static void
275 1.42 dyoung pci_conf_unlock(struct pci_conf_lock *ocl)
276 1.42 dyoung {
277 1.42 dyoung uint32_t sel;
278 1.42 dyoung
279 1.42 dyoung sel = atomic_cas_32_ni(&cl->cl_sel, cl->cl_sel, ocl->cl_sel);
280 1.42 dyoung pci_conf_select(ocl->cl_sel);
281 1.42 dyoung if (ocl->cl_cpuno != cl->cl_cpuno)
282 1.42 dyoung atomic_cas_32(&cl->cl_cpuno, cl->cl_cpuno, ocl->cl_cpuno);
283 1.42 dyoung kpreempt_enable();
284 1.42 dyoung }
285 1.42 dyoung
286 1.39 dyoung static uint32_t
287 1.39 dyoung pci_conf_selector(pcitag_t tag, int reg)
288 1.39 dyoung {
289 1.39 dyoung static const pcitag_t mode2_mask = {
290 1.39 dyoung .mode2 = {
291 1.39 dyoung .enable = 0xff
292 1.39 dyoung , .forward = 0xff
293 1.39 dyoung }
294 1.39 dyoung };
295 1.39 dyoung
296 1.39 dyoung switch (pci_mode) {
297 1.39 dyoung case 1:
298 1.39 dyoung return tag.mode1 | reg;
299 1.39 dyoung case 2:
300 1.39 dyoung return tag.mode1 & mode2_mask.mode1;
301 1.39 dyoung default:
302 1.39 dyoung panic("%s: mode not configured", __func__);
303 1.39 dyoung }
304 1.39 dyoung }
305 1.39 dyoung
306 1.39 dyoung static unsigned int
307 1.39 dyoung pci_conf_port(pcitag_t tag, int reg)
308 1.39 dyoung {
309 1.39 dyoung switch (pci_mode) {
310 1.39 dyoung case 1:
311 1.39 dyoung return PCI_MODE1_DATA_REG;
312 1.39 dyoung case 2:
313 1.39 dyoung return tag.mode2.port | reg;
314 1.39 dyoung default:
315 1.39 dyoung panic("%s: mode not configured", __func__);
316 1.39 dyoung }
317 1.39 dyoung }
318 1.39 dyoung
319 1.39 dyoung static void
320 1.42 dyoung pci_conf_select(uint32_t sel)
321 1.39 dyoung {
322 1.39 dyoung pcitag_t tag;
323 1.39 dyoung
324 1.39 dyoung switch (pci_mode) {
325 1.39 dyoung case 1:
326 1.42 dyoung outl(PCI_MODE1_ADDRESS_REG, sel);
327 1.39 dyoung return;
328 1.39 dyoung case 2:
329 1.42 dyoung tag.mode1 = sel;
330 1.39 dyoung outb(PCI_MODE2_ENABLE_REG, tag.mode2.enable);
331 1.39 dyoung if (tag.mode2.enable != 0)
332 1.39 dyoung outb(PCI_MODE2_FORWARD_REG, tag.mode2.forward);
333 1.39 dyoung return;
334 1.39 dyoung default:
335 1.39 dyoung panic("%s: mode not configured", __func__);
336 1.39 dyoung }
337 1.39 dyoung }
338 1.39 dyoung
339 1.1 fvdl void
340 1.32 dyoung pci_attach_hook(device_t parent, device_t self, struct pcibus_attach_args *pba)
341 1.1 fvdl {
342 1.1 fvdl
343 1.1 fvdl if (pba->pba_bus == 0)
344 1.26 mjf aprint_normal(": configuration mode %d", pci_mode);
345 1.4 fvdl #ifdef MPBIOS
346 1.4 fvdl mpbios_pci_attach_hook(parent, self, pba);
347 1.4 fvdl #endif
348 1.37 jmcneill #if NACPICA > 0
349 1.4 fvdl mpacpi_pci_attach_hook(parent, self, pba);
350 1.4 fvdl #endif
351 1.1 fvdl }
352 1.1 fvdl
353 1.1 fvdl int
354 1.18 christos pci_bus_maxdevs(pci_chipset_tag_t pc, int busno)
355 1.1 fvdl {
356 1.1 fvdl
357 1.19 jmcneill #if defined(__i386__) && defined(XBOX)
358 1.19 jmcneill /*
359 1.19 jmcneill * Scanning above the first device is fatal on the Microsoft Xbox.
360 1.19 jmcneill * If busno=1, only allow for one device.
361 1.19 jmcneill */
362 1.19 jmcneill if (arch_i386_is_xbox) {
363 1.19 jmcneill if (busno == 1)
364 1.19 jmcneill return 1;
365 1.19 jmcneill else if (busno > 1)
366 1.19 jmcneill return 0;
367 1.19 jmcneill }
368 1.19 jmcneill #endif
369 1.19 jmcneill
370 1.1 fvdl /*
371 1.1 fvdl * Bus number is irrelevant. If Configuration Mechanism 2 is in
372 1.1 fvdl * use, can only have devices 0-15 on any bus. If Configuration
373 1.1 fvdl * Mechanism 1 is in use, can have devices 0-32 (i.e. the `normal'
374 1.1 fvdl * range).
375 1.1 fvdl */
376 1.1 fvdl if (pci_mode == 2)
377 1.1 fvdl return (16);
378 1.1 fvdl else
379 1.1 fvdl return (32);
380 1.1 fvdl }
381 1.1 fvdl
382 1.1 fvdl pcitag_t
383 1.18 christos pci_make_tag(pci_chipset_tag_t pc, int bus, int device, int function)
384 1.1 fvdl {
385 1.47 dyoung pci_chipset_tag_t ipc;
386 1.1 fvdl pcitag_t tag;
387 1.1 fvdl
388 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
389 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_MAKE_TAG) == 0)
390 1.47 dyoung continue;
391 1.47 dyoung return (*ipc->pc_ov->ov_make_tag)(ipc->pc_ctx,
392 1.47 dyoung pc, bus, device, function);
393 1.41 dyoung }
394 1.40 dyoung
395 1.1 fvdl switch (pci_mode) {
396 1.1 fvdl case 1:
397 1.38 dyoung if (bus >= 256 || device >= 32 || function >= 8)
398 1.39 dyoung panic("%s: bad request", __func__);
399 1.38 dyoung
400 1.38 dyoung tag.mode1 = PCI_MODE1_ENABLE |
401 1.38 dyoung (bus << 16) | (device << 11) | (function << 8);
402 1.38 dyoung return tag;
403 1.1 fvdl case 2:
404 1.38 dyoung if (bus >= 256 || device >= 16 || function >= 8)
405 1.39 dyoung panic("%s: bad request", __func__);
406 1.38 dyoung
407 1.38 dyoung tag.mode2.port = 0xc000 | (device << 8);
408 1.38 dyoung tag.mode2.enable = 0xf0 | (function << 1);
409 1.38 dyoung tag.mode2.forward = bus;
410 1.38 dyoung return tag;
411 1.1 fvdl default:
412 1.39 dyoung panic("%s: mode not configured", __func__);
413 1.1 fvdl }
414 1.1 fvdl }
415 1.1 fvdl
416 1.1 fvdl void
417 1.18 christos pci_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag,
418 1.17 christos int *bp, int *dp, int *fp)
419 1.1 fvdl {
420 1.47 dyoung pci_chipset_tag_t ipc;
421 1.1 fvdl
422 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
423 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_DECOMPOSE_TAG) == 0)
424 1.47 dyoung continue;
425 1.47 dyoung (*ipc->pc_ov->ov_decompose_tag)(ipc->pc_ctx,
426 1.47 dyoung pc, tag, bp, dp, fp);
427 1.47 dyoung return;
428 1.40 dyoung }
429 1.40 dyoung
430 1.1 fvdl switch (pci_mode) {
431 1.1 fvdl case 1:
432 1.38 dyoung if (bp != NULL)
433 1.38 dyoung *bp = (tag.mode1 >> 16) & 0xff;
434 1.38 dyoung if (dp != NULL)
435 1.38 dyoung *dp = (tag.mode1 >> 11) & 0x1f;
436 1.38 dyoung if (fp != NULL)
437 1.38 dyoung *fp = (tag.mode1 >> 8) & 0x7;
438 1.38 dyoung return;
439 1.1 fvdl case 2:
440 1.38 dyoung if (bp != NULL)
441 1.38 dyoung *bp = tag.mode2.forward & 0xff;
442 1.38 dyoung if (dp != NULL)
443 1.38 dyoung *dp = (tag.mode2.port >> 8) & 0xf;
444 1.38 dyoung if (fp != NULL)
445 1.38 dyoung *fp = (tag.mode2.enable >> 1) & 0x7;
446 1.38 dyoung return;
447 1.1 fvdl default:
448 1.39 dyoung panic("%s: mode not configured", __func__);
449 1.1 fvdl }
450 1.1 fvdl }
451 1.1 fvdl
452 1.1 fvdl pcireg_t
453 1.43 dyoung pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
454 1.1 fvdl {
455 1.47 dyoung pci_chipset_tag_t ipc;
456 1.1 fvdl pcireg_t data;
457 1.42 dyoung struct pci_conf_lock ocl;
458 1.1 fvdl
459 1.31 dyoung KASSERT((reg & 0x3) == 0);
460 1.40 dyoung
461 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
462 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_CONF_READ) == 0)
463 1.47 dyoung continue;
464 1.47 dyoung return (*ipc->pc_ov->ov_conf_read)(ipc->pc_ctx, pc, tag, reg);
465 1.41 dyoung }
466 1.40 dyoung
467 1.20 jmcneill #if defined(__i386__) && defined(XBOX)
468 1.20 jmcneill if (arch_i386_is_xbox) {
469 1.20 jmcneill int bus, dev, fn;
470 1.20 jmcneill pci_decompose_tag(pc, tag, &bus, &dev, &fn);
471 1.20 jmcneill if (bus == 0 && dev == 0 && (fn == 1 || fn == 2))
472 1.20 jmcneill return (pcireg_t)-1;
473 1.20 jmcneill }
474 1.20 jmcneill #endif
475 1.20 jmcneill
476 1.42 dyoung pci_conf_lock(&ocl, pci_conf_selector(tag, reg));
477 1.39 dyoung data = inl(pci_conf_port(tag, reg));
478 1.42 dyoung pci_conf_unlock(&ocl);
479 1.39 dyoung return data;
480 1.1 fvdl }
481 1.1 fvdl
482 1.1 fvdl void
483 1.43 dyoung pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
484 1.1 fvdl {
485 1.47 dyoung pci_chipset_tag_t ipc;
486 1.42 dyoung struct pci_conf_lock ocl;
487 1.1 fvdl
488 1.31 dyoung KASSERT((reg & 0x3) == 0);
489 1.40 dyoung
490 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
491 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_CONF_WRITE) == 0)
492 1.47 dyoung continue;
493 1.47 dyoung (*ipc->pc_ov->ov_conf_write)(ipc->pc_ctx, pc, tag, reg,
494 1.47 dyoung data);
495 1.47 dyoung return;
496 1.40 dyoung }
497 1.40 dyoung
498 1.20 jmcneill #if defined(__i386__) && defined(XBOX)
499 1.20 jmcneill if (arch_i386_is_xbox) {
500 1.20 jmcneill int bus, dev, fn;
501 1.20 jmcneill pci_decompose_tag(pc, tag, &bus, &dev, &fn);
502 1.20 jmcneill if (bus == 0 && dev == 0 && (fn == 1 || fn == 2))
503 1.20 jmcneill return;
504 1.20 jmcneill }
505 1.20 jmcneill #endif
506 1.20 jmcneill
507 1.42 dyoung pci_conf_lock(&ocl, pci_conf_selector(tag, reg));
508 1.39 dyoung outl(pci_conf_port(tag, reg), data);
509 1.42 dyoung pci_conf_unlock(&ocl);
510 1.38 dyoung }
511 1.1 fvdl
512 1.38 dyoung void
513 1.38 dyoung pci_mode_set(int mode)
514 1.38 dyoung {
515 1.38 dyoung KASSERT(pci_mode == -1 || pci_mode == mode);
516 1.1 fvdl
517 1.38 dyoung pci_mode = mode;
518 1.1 fvdl }
519 1.1 fvdl
520 1.1 fvdl int
521 1.33 cegger pci_mode_detect(void)
522 1.1 fvdl {
523 1.33 cegger uint32_t sav, val;
524 1.1 fvdl int i;
525 1.1 fvdl pcireg_t idreg;
526 1.1 fvdl
527 1.1 fvdl if (pci_mode != -1)
528 1.1 fvdl return pci_mode;
529 1.1 fvdl
530 1.1 fvdl /*
531 1.1 fvdl * We try to divine which configuration mode the host bridge wants.
532 1.1 fvdl */
533 1.1 fvdl
534 1.1 fvdl sav = inl(PCI_MODE1_ADDRESS_REG);
535 1.1 fvdl
536 1.1 fvdl pci_mode = 1; /* assume this for now */
537 1.1 fvdl /*
538 1.1 fvdl * catch some known buggy implementations of mode 1
539 1.1 fvdl */
540 1.27 dyoung for (i = 0; i < __arraycount(pcim1_quirk_tbl); i++) {
541 1.1 fvdl pcitag_t t;
542 1.1 fvdl
543 1.1 fvdl if (!pcim1_quirk_tbl[i].tag)
544 1.1 fvdl break;
545 1.1 fvdl t.mode1 = pcim1_quirk_tbl[i].tag;
546 1.1 fvdl idreg = pci_conf_read(0, t, PCI_ID_REG); /* needs "pci_mode" */
547 1.1 fvdl if (idreg == pcim1_quirk_tbl[i].id) {
548 1.1 fvdl #ifdef DEBUG
549 1.1 fvdl printf("known mode 1 PCI chipset (%08x)\n",
550 1.1 fvdl idreg);
551 1.1 fvdl #endif
552 1.1 fvdl return (pci_mode);
553 1.1 fvdl }
554 1.1 fvdl }
555 1.1 fvdl
556 1.1 fvdl /*
557 1.1 fvdl * Strong check for standard compliant mode 1:
558 1.1 fvdl * 1. bit 31 ("enable") can be set
559 1.1 fvdl * 2. byte/word access does not affect register
560 1.1 fvdl */
561 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, PCI_MODE1_ENABLE);
562 1.1 fvdl outb(PCI_MODE1_ADDRESS_REG + 3, 0);
563 1.1 fvdl outw(PCI_MODE1_ADDRESS_REG + 2, 0);
564 1.1 fvdl val = inl(PCI_MODE1_ADDRESS_REG);
565 1.1 fvdl if ((val & 0x80fffffc) != PCI_MODE1_ENABLE) {
566 1.1 fvdl #ifdef DEBUG
567 1.1 fvdl printf("pci_mode_detect: mode 1 enable failed (%x)\n",
568 1.1 fvdl val);
569 1.1 fvdl #endif
570 1.1 fvdl goto not1;
571 1.1 fvdl }
572 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, 0);
573 1.1 fvdl val = inl(PCI_MODE1_ADDRESS_REG);
574 1.1 fvdl if ((val & 0x80fffffc) != 0)
575 1.1 fvdl goto not1;
576 1.1 fvdl return (pci_mode);
577 1.1 fvdl not1:
578 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, sav);
579 1.1 fvdl
580 1.1 fvdl /*
581 1.1 fvdl * This mode 2 check is quite weak (and known to give false
582 1.1 fvdl * positives on some Compaq machines).
583 1.1 fvdl * However, this doesn't matter, because this is the
584 1.1 fvdl * last test, and simply no PCI devices will be found if
585 1.1 fvdl * this happens.
586 1.1 fvdl */
587 1.1 fvdl outb(PCI_MODE2_ENABLE_REG, 0);
588 1.1 fvdl outb(PCI_MODE2_FORWARD_REG, 0);
589 1.1 fvdl if (inb(PCI_MODE2_ENABLE_REG) != 0 ||
590 1.1 fvdl inb(PCI_MODE2_FORWARD_REG) != 0)
591 1.1 fvdl goto not2;
592 1.1 fvdl return (pci_mode = 2);
593 1.1 fvdl not2:
594 1.1 fvdl
595 1.1 fvdl return (pci_mode = 0);
596 1.1 fvdl }
597 1.1 fvdl
598 1.1 fvdl /*
599 1.1 fvdl * Determine which flags should be passed to the primary PCI bus's
600 1.1 fvdl * autoconfiguration node. We use this to detect broken chipsets
601 1.1 fvdl * which cannot safely use memory-mapped device access.
602 1.1 fvdl */
603 1.1 fvdl int
604 1.35 cegger pci_bus_flags(void)
605 1.1 fvdl {
606 1.45 dyoung int rval = PCI_FLAGS_IO_OKAY | PCI_FLAGS_MEM_OKAY |
607 1.1 fvdl PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY;
608 1.1 fvdl int device, maxndevs;
609 1.1 fvdl pcitag_t tag;
610 1.1 fvdl pcireg_t id;
611 1.1 fvdl
612 1.1 fvdl maxndevs = pci_bus_maxdevs(NULL, 0);
613 1.1 fvdl
614 1.1 fvdl for (device = 0; device < maxndevs; device++) {
615 1.1 fvdl tag = pci_make_tag(NULL, 0, device, 0);
616 1.1 fvdl id = pci_conf_read(NULL, tag, PCI_ID_REG);
617 1.1 fvdl
618 1.1 fvdl /* Invalid vendor ID value? */
619 1.1 fvdl if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
620 1.1 fvdl continue;
621 1.1 fvdl /* XXX Not invalid, but we've done this ~forever. */
622 1.1 fvdl if (PCI_VENDOR(id) == 0)
623 1.1 fvdl continue;
624 1.1 fvdl
625 1.1 fvdl switch (PCI_VENDOR(id)) {
626 1.1 fvdl case PCI_VENDOR_SIS:
627 1.1 fvdl switch (PCI_PRODUCT(id)) {
628 1.1 fvdl case PCI_PRODUCT_SIS_85C496:
629 1.1 fvdl goto disable_mem;
630 1.1 fvdl }
631 1.1 fvdl break;
632 1.1 fvdl }
633 1.1 fvdl }
634 1.1 fvdl
635 1.1 fvdl return (rval);
636 1.1 fvdl
637 1.1 fvdl disable_mem:
638 1.1 fvdl printf("Warning: broken PCI-Host bridge detected; "
639 1.1 fvdl "disabling memory-mapped access\n");
640 1.45 dyoung rval &= ~(PCI_FLAGS_MEM_OKAY|PCI_FLAGS_MRL_OKAY|PCI_FLAGS_MRM_OKAY|
641 1.1 fvdl PCI_FLAGS_MWI_OKAY);
642 1.1 fvdl return (rval);
643 1.1 fvdl }
644 1.11 sekiya
645 1.11 sekiya void
646 1.11 sekiya pci_device_foreach(pci_chipset_tag_t pc, int maxbus,
647 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *context)
648 1.11 sekiya {
649 1.11 sekiya pci_device_foreach_min(pc, 0, maxbus, func, context);
650 1.11 sekiya }
651 1.11 sekiya
652 1.11 sekiya void
653 1.11 sekiya pci_device_foreach_min(pci_chipset_tag_t pc, int minbus, int maxbus,
654 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *context)
655 1.11 sekiya {
656 1.11 sekiya const struct pci_quirkdata *qd;
657 1.11 sekiya int bus, device, function, maxdevs, nfuncs;
658 1.11 sekiya pcireg_t id, bhlcr;
659 1.11 sekiya pcitag_t tag;
660 1.11 sekiya
661 1.11 sekiya for (bus = minbus; bus <= maxbus; bus++) {
662 1.11 sekiya maxdevs = pci_bus_maxdevs(pc, bus);
663 1.11 sekiya for (device = 0; device < maxdevs; device++) {
664 1.11 sekiya tag = pci_make_tag(pc, bus, device, 0);
665 1.11 sekiya id = pci_conf_read(pc, tag, PCI_ID_REG);
666 1.11 sekiya
667 1.11 sekiya /* Invalid vendor ID value? */
668 1.11 sekiya if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
669 1.11 sekiya continue;
670 1.11 sekiya /* XXX Not invalid, but we've done this ~forever. */
671 1.11 sekiya if (PCI_VENDOR(id) == 0)
672 1.11 sekiya continue;
673 1.11 sekiya
674 1.11 sekiya qd = pci_lookup_quirkdata(PCI_VENDOR(id),
675 1.11 sekiya PCI_PRODUCT(id));
676 1.11 sekiya
677 1.11 sekiya bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
678 1.11 sekiya if (PCI_HDRTYPE_MULTIFN(bhlcr) ||
679 1.11 sekiya (qd != NULL &&
680 1.11 sekiya (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0))
681 1.11 sekiya nfuncs = 8;
682 1.11 sekiya else
683 1.11 sekiya nfuncs = 1;
684 1.11 sekiya
685 1.11 sekiya for (function = 0; function < nfuncs; function++) {
686 1.11 sekiya tag = pci_make_tag(pc, bus, device, function);
687 1.11 sekiya id = pci_conf_read(pc, tag, PCI_ID_REG);
688 1.11 sekiya
689 1.11 sekiya /* Invalid vendor ID value? */
690 1.11 sekiya if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
691 1.11 sekiya continue;
692 1.11 sekiya /*
693 1.11 sekiya * XXX Not invalid, but we've done this
694 1.11 sekiya * ~forever.
695 1.11 sekiya */
696 1.11 sekiya if (PCI_VENDOR(id) == 0)
697 1.11 sekiya continue;
698 1.11 sekiya (*func)(pc, tag, context);
699 1.11 sekiya }
700 1.11 sekiya }
701 1.11 sekiya }
702 1.11 sekiya }
703 1.11 sekiya
704 1.11 sekiya void
705 1.11 sekiya pci_bridge_foreach(pci_chipset_tag_t pc, int minbus, int maxbus,
706 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *ctx)
707 1.11 sekiya {
708 1.11 sekiya struct pci_bridge_hook_arg bridge_hook;
709 1.11 sekiya
710 1.11 sekiya bridge_hook.func = func;
711 1.11 sekiya bridge_hook.arg = ctx;
712 1.11 sekiya
713 1.11 sekiya pci_device_foreach_min(pc, minbus, maxbus, pci_bridge_hook,
714 1.11 sekiya &bridge_hook);
715 1.11 sekiya }
716 1.11 sekiya
717 1.11 sekiya static void
718 1.11 sekiya pci_bridge_hook(pci_chipset_tag_t pc, pcitag_t tag, void *ctx)
719 1.11 sekiya {
720 1.11 sekiya struct pci_bridge_hook_arg *bridge_hook = (void *)ctx;
721 1.11 sekiya pcireg_t reg;
722 1.11 sekiya
723 1.11 sekiya reg = pci_conf_read(pc, tag, PCI_CLASS_REG);
724 1.11 sekiya if (PCI_CLASS(reg) == PCI_CLASS_BRIDGE &&
725 1.11 sekiya (PCI_SUBCLASS(reg) == PCI_SUBCLASS_BRIDGE_PCI ||
726 1.11 sekiya PCI_SUBCLASS(reg) == PCI_SUBCLASS_BRIDGE_CARDBUS)) {
727 1.11 sekiya (*bridge_hook->func)(pc, tag, bridge_hook->arg);
728 1.11 sekiya }
729 1.11 sekiya }
730 1.43 dyoung
731 1.43 dyoung static const void *
732 1.43 dyoung bit_to_function_pointer(const struct pci_overrides *ov, uint64_t bit)
733 1.43 dyoung {
734 1.43 dyoung switch (bit) {
735 1.43 dyoung case PCI_OVERRIDE_CONF_READ:
736 1.43 dyoung return ov->ov_conf_read;
737 1.43 dyoung case PCI_OVERRIDE_CONF_WRITE:
738 1.43 dyoung return ov->ov_conf_write;
739 1.43 dyoung case PCI_OVERRIDE_INTR_MAP:
740 1.43 dyoung return ov->ov_intr_map;
741 1.43 dyoung case PCI_OVERRIDE_INTR_STRING:
742 1.43 dyoung return ov->ov_intr_string;
743 1.43 dyoung case PCI_OVERRIDE_INTR_EVCNT:
744 1.43 dyoung return ov->ov_intr_evcnt;
745 1.43 dyoung case PCI_OVERRIDE_INTR_ESTABLISH:
746 1.43 dyoung return ov->ov_intr_establish;
747 1.43 dyoung case PCI_OVERRIDE_INTR_DISESTABLISH:
748 1.43 dyoung return ov->ov_intr_disestablish;
749 1.43 dyoung case PCI_OVERRIDE_MAKE_TAG:
750 1.43 dyoung return ov->ov_make_tag;
751 1.43 dyoung case PCI_OVERRIDE_DECOMPOSE_TAG:
752 1.43 dyoung return ov->ov_decompose_tag;
753 1.43 dyoung default:
754 1.43 dyoung return NULL;
755 1.43 dyoung }
756 1.43 dyoung }
757 1.43 dyoung
758 1.43 dyoung void
759 1.43 dyoung pci_chipset_tag_destroy(pci_chipset_tag_t pc)
760 1.43 dyoung {
761 1.43 dyoung kmem_free(pc, sizeof(struct pci_chipset_tag));
762 1.43 dyoung }
763 1.43 dyoung
764 1.43 dyoung int
765 1.43 dyoung pci_chipset_tag_create(pci_chipset_tag_t opc, const uint64_t present,
766 1.43 dyoung const struct pci_overrides *ov, void *ctx, pci_chipset_tag_t *pcp)
767 1.43 dyoung {
768 1.43 dyoung uint64_t bit, bits, nbits;
769 1.43 dyoung pci_chipset_tag_t pc;
770 1.43 dyoung const void *fp;
771 1.43 dyoung
772 1.43 dyoung if (ov == NULL || present == 0)
773 1.43 dyoung return EINVAL;
774 1.43 dyoung
775 1.43 dyoung pc = kmem_alloc(sizeof(struct pci_chipset_tag), KM_SLEEP);
776 1.43 dyoung
777 1.43 dyoung if (pc == NULL)
778 1.43 dyoung return ENOMEM;
779 1.43 dyoung
780 1.43 dyoung pc->pc_super = opc;
781 1.43 dyoung
782 1.43 dyoung for (bits = present; bits != 0; bits = nbits) {
783 1.43 dyoung nbits = bits & (bits - 1);
784 1.43 dyoung bit = nbits ^ bits;
785 1.43 dyoung if ((fp = bit_to_function_pointer(ov, bit)) == NULL) {
786 1.51 dyoung #ifdef DEBUG
787 1.43 dyoung printf("%s: missing bit %" PRIx64 "\n", __func__, bit);
788 1.51 dyoung #endif
789 1.43 dyoung goto einval;
790 1.43 dyoung }
791 1.43 dyoung }
792 1.43 dyoung
793 1.43 dyoung pc->pc_ov = ov;
794 1.43 dyoung pc->pc_present = present;
795 1.43 dyoung pc->pc_ctx = ctx;
796 1.43 dyoung
797 1.43 dyoung *pcp = pc;
798 1.43 dyoung
799 1.43 dyoung return 0;
800 1.43 dyoung einval:
801 1.43 dyoung kmem_free(pc, sizeof(struct pci_chipset_tag));
802 1.43 dyoung return EINVAL;
803 1.43 dyoung }
804