pci_machdep.c revision 1.60 1 1.60 macallan /* $NetBSD: pci_machdep.c,v 1.60 2013/07/31 19:27:51 macallan Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 fvdl * All rights reserved.
6 1.1 fvdl *
7 1.1 fvdl * This code is derived from software contributed to The NetBSD Foundation
8 1.1 fvdl * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 fvdl * NASA Ames Research Center.
10 1.1 fvdl *
11 1.1 fvdl * Redistribution and use in source and binary forms, with or without
12 1.1 fvdl * modification, are permitted provided that the following conditions
13 1.1 fvdl * are met:
14 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
15 1.1 fvdl * notice, this list of conditions and the following disclaimer.
16 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
18 1.1 fvdl * documentation and/or other materials provided with the distribution.
19 1.1 fvdl *
20 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 fvdl * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 fvdl * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 fvdl * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 fvdl * POSSIBILITY OF SUCH DAMAGE.
31 1.1 fvdl */
32 1.1 fvdl
33 1.1 fvdl /*
34 1.1 fvdl * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved.
35 1.1 fvdl * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
36 1.1 fvdl *
37 1.1 fvdl * Redistribution and use in source and binary forms, with or without
38 1.1 fvdl * modification, are permitted provided that the following conditions
39 1.1 fvdl * are met:
40 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
41 1.1 fvdl * notice, this list of conditions and the following disclaimer.
42 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
43 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
44 1.1 fvdl * documentation and/or other materials provided with the distribution.
45 1.1 fvdl * 3. All advertising materials mentioning features or use of this software
46 1.1 fvdl * must display the following acknowledgement:
47 1.1 fvdl * This product includes software developed by Charles M. Hannum.
48 1.1 fvdl * 4. The name of the author may not be used to endorse or promote products
49 1.1 fvdl * derived from this software without specific prior written permission.
50 1.1 fvdl *
51 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
52 1.1 fvdl * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
53 1.1 fvdl * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
54 1.1 fvdl * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
55 1.1 fvdl * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
56 1.1 fvdl * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 1.1 fvdl * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 1.1 fvdl * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 1.1 fvdl * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
60 1.1 fvdl * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 1.1 fvdl */
62 1.1 fvdl
63 1.1 fvdl /*
64 1.1 fvdl * Machine-specific functions for PCI autoconfiguration.
65 1.1 fvdl *
66 1.1 fvdl * On PCs, there are two methods of generating PCI configuration cycles.
67 1.1 fvdl * We try to detect the appropriate mechanism for this machine and set
68 1.1 fvdl * up a few function pointers to access the correct method directly.
69 1.1 fvdl *
70 1.1 fvdl * The configuration method can be hard-coded in the config file by
71 1.1 fvdl * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
72 1.55 jakllsch * as defined in section 3.6.4.1, `Generating Configuration Cycles'.
73 1.1 fvdl */
74 1.1 fvdl
75 1.1 fvdl #include <sys/cdefs.h>
76 1.60 macallan __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.60 2013/07/31 19:27:51 macallan Exp $");
77 1.1 fvdl
78 1.1 fvdl #include <sys/types.h>
79 1.1 fvdl #include <sys/param.h>
80 1.1 fvdl #include <sys/time.h>
81 1.1 fvdl #include <sys/systm.h>
82 1.1 fvdl #include <sys/errno.h>
83 1.1 fvdl #include <sys/device.h>
84 1.29 ad #include <sys/bus.h>
85 1.42 dyoung #include <sys/cpu.h>
86 1.43 dyoung #include <sys/kmem.h>
87 1.1 fvdl
88 1.1 fvdl #include <uvm/uvm_extern.h>
89 1.1 fvdl
90 1.10 yamt #include <machine/bus_private.h>
91 1.1 fvdl
92 1.1 fvdl #include <machine/pio.h>
93 1.30 ad #include <machine/lock.h>
94 1.1 fvdl
95 1.3 fvdl #include <dev/isa/isareg.h>
96 1.1 fvdl #include <dev/isa/isavar.h>
97 1.1 fvdl #include <dev/pci/pcivar.h>
98 1.1 fvdl #include <dev/pci/pcireg.h>
99 1.43 dyoung #include <dev/pci/pccbbreg.h>
100 1.1 fvdl #include <dev/pci/pcidevs.h>
101 1.52 dyoung #include <dev/pci/genfb_pcivar.h>
102 1.52 dyoung
103 1.52 dyoung #include <dev/wsfb/genfbvar.h>
104 1.52 dyoung #include <arch/x86/include/genfb_machdep.h>
105 1.52 dyoung #include <dev/ic/vgareg.h>
106 1.1 fvdl
107 1.37 jmcneill #include "acpica.h"
108 1.52 dyoung #include "genfb.h"
109 1.52 dyoung #include "isa.h"
110 1.52 dyoung #include "opt_acpi.h"
111 1.52 dyoung #include "opt_ddb.h"
112 1.14 bouyer #include "opt_mpbios.h"
113 1.52 dyoung #include "opt_vga.h"
114 1.52 dyoung #include "pci.h"
115 1.52 dyoung #include "wsdisplay.h"
116 1.58 soren #include "com.h"
117 1.52 dyoung
118 1.52 dyoung #ifdef DDB
119 1.52 dyoung #include <machine/db_machdep.h>
120 1.52 dyoung #include <ddb/db_sym.h>
121 1.52 dyoung #include <ddb/db_extern.h>
122 1.52 dyoung #endif
123 1.52 dyoung
124 1.52 dyoung #ifdef VGA_POST
125 1.52 dyoung #include <x86/vga_post.h>
126 1.52 dyoung #endif
127 1.52 dyoung
128 1.52 dyoung #include <machine/autoconf.h>
129 1.52 dyoung #include <machine/bootinfo.h>
130 1.14 bouyer
131 1.14 bouyer #ifdef MPBIOS
132 1.14 bouyer #include <machine/mpbiosvar.h>
133 1.14 bouyer #endif
134 1.14 bouyer
135 1.37 jmcneill #if NACPICA > 0
136 1.14 bouyer #include <machine/mpacpi.h>
137 1.14 bouyer #endif
138 1.14 bouyer
139 1.16 christos #include <machine/mpconfig.h>
140 1.16 christos
141 1.58 soren #if NCOM > 0
142 1.58 soren #include <dev/pci/puccn.h>
143 1.58 soren #endif
144 1.58 soren
145 1.1 fvdl #include "opt_pci_conf_mode.h"
146 1.1 fvdl
147 1.38 dyoung #ifdef PCI_CONF_MODE
148 1.38 dyoung #if (PCI_CONF_MODE == 1) || (PCI_CONF_MODE == 2)
149 1.38 dyoung static int pci_mode = PCI_CONF_MODE;
150 1.38 dyoung #else
151 1.38 dyoung #error Invalid PCI configuration mode.
152 1.38 dyoung #endif
153 1.38 dyoung #else
154 1.38 dyoung static int pci_mode = -1;
155 1.38 dyoung #endif
156 1.1 fvdl
157 1.42 dyoung struct pci_conf_lock {
158 1.42 dyoung uint32_t cl_cpuno; /* 0: unlocked
159 1.42 dyoung * 1 + n: locked by CPU n (0 <= n)
160 1.42 dyoung */
161 1.42 dyoung uint32_t cl_sel; /* the address that's being read. */
162 1.42 dyoung };
163 1.42 dyoung
164 1.42 dyoung static void pci_conf_unlock(struct pci_conf_lock *);
165 1.42 dyoung static uint32_t pci_conf_selector(pcitag_t, int);
166 1.42 dyoung static unsigned int pci_conf_port(pcitag_t, int);
167 1.42 dyoung static void pci_conf_select(uint32_t);
168 1.42 dyoung static void pci_conf_lock(struct pci_conf_lock *, uint32_t);
169 1.11 sekiya static void pci_bridge_hook(pci_chipset_tag_t, pcitag_t, void *);
170 1.11 sekiya struct pci_bridge_hook_arg {
171 1.55 jakllsch void (*func)(pci_chipset_tag_t, pcitag_t, void *);
172 1.55 jakllsch void *arg;
173 1.55 jakllsch };
174 1.11 sekiya
175 1.1 fvdl #define PCI_MODE1_ENABLE 0x80000000UL
176 1.1 fvdl #define PCI_MODE1_ADDRESS_REG 0x0cf8
177 1.1 fvdl #define PCI_MODE1_DATA_REG 0x0cfc
178 1.1 fvdl
179 1.1 fvdl #define PCI_MODE2_ENABLE_REG 0x0cf8
180 1.1 fvdl #define PCI_MODE2_FORWARD_REG 0x0cfa
181 1.1 fvdl
182 1.56 jakllsch #define _tag(b, d, f) \
183 1.56 jakllsch {.mode1 = PCI_MODE1_ENABLE | ((b) << 16) | ((d) << 11) | ((f) << 8)}
184 1.1 fvdl #define _qe(bus, dev, fcn, vend, prod) \
185 1.56 jakllsch {_tag(bus, dev, fcn), PCI_ID_CODE(vend, prod)}
186 1.56 jakllsch const struct {
187 1.56 jakllsch pcitag_t tag;
188 1.1 fvdl pcireg_t id;
189 1.1 fvdl } pcim1_quirk_tbl[] = {
190 1.56 jakllsch _qe(0, 0, 0, PCI_VENDOR_INVALID, 0x0000), /* patchable */
191 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX1),
192 1.1 fvdl /* XXX Triflex2 not tested */
193 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX2),
194 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX4),
195 1.1 fvdl /* Triton needed for Connectix Virtual PC */
196 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437FX),
197 1.1 fvdl /* Connectix Virtual PC 5 has a 440BX */
198 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX_NOAGP),
199 1.15 soren /* Parallels Desktop for Mac */
200 1.15 soren _qe(0, 2, 0, PCI_VENDOR_PARALLELS, PCI_PRODUCT_PARALLELS_VIDEO),
201 1.15 soren _qe(0, 3, 0, PCI_VENDOR_PARALLELS, PCI_PRODUCT_PARALLELS_TOOLS),
202 1.36 drochner /* SIS 740 */
203 1.36 drochner _qe(0, 0, 0, PCI_VENDOR_SIS, PCI_PRODUCT_SIS_740),
204 1.12 christos /* SIS 741 */
205 1.12 christos _qe(0, 0, 0, PCI_VENDOR_SIS, PCI_PRODUCT_SIS_741),
206 1.54 tsutsui /* VIA Technologies VX900 */
207 1.56 jakllsch _qe(0, 0, 0, PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VX900_HB)
208 1.1 fvdl };
209 1.56 jakllsch #undef _tag
210 1.1 fvdl #undef _qe
211 1.1 fvdl
212 1.1 fvdl /*
213 1.1 fvdl * PCI doesn't have any special needs; just use the generic versions
214 1.1 fvdl * of these functions.
215 1.1 fvdl */
216 1.1 fvdl struct x86_bus_dma_tag pci_bus_dma_tag = {
217 1.46 christos ._tag_needs_free = 0,
218 1.3 fvdl #if defined(_LP64) || defined(PAE)
219 1.46 christos ._bounce_thresh = PCI32_DMA_BOUNCE_THRESHOLD,
220 1.46 christos ._bounce_alloc_lo = ISA_DMA_BOUNCE_THRESHOLD,
221 1.46 christos ._bounce_alloc_hi = PCI32_DMA_BOUNCE_THRESHOLD,
222 1.3 fvdl #else
223 1.46 christos ._bounce_thresh = 0,
224 1.46 christos ._bounce_alloc_lo = 0,
225 1.46 christos ._bounce_alloc_hi = 0,
226 1.46 christos #endif
227 1.46 christos ._may_bounce = NULL,
228 1.1 fvdl };
229 1.5 fvdl
230 1.5 fvdl #ifdef _LP64
231 1.5 fvdl struct x86_bus_dma_tag pci_bus_dma64_tag = {
232 1.46 christos ._tag_needs_free = 0,
233 1.46 christos ._bounce_thresh = 0,
234 1.46 christos ._bounce_alloc_lo = 0,
235 1.46 christos ._bounce_alloc_hi = 0,
236 1.46 christos ._may_bounce = NULL,
237 1.5 fvdl };
238 1.5 fvdl #endif
239 1.1 fvdl
240 1.42 dyoung static struct pci_conf_lock cl0 = {
241 1.42 dyoung .cl_cpuno = 0UL
242 1.42 dyoung , .cl_sel = 0UL
243 1.42 dyoung };
244 1.42 dyoung
245 1.42 dyoung static struct pci_conf_lock * const cl = &cl0;
246 1.42 dyoung
247 1.52 dyoung #if NGENFB > 0 && NACPICA > 0 && defined(VGA_POST)
248 1.52 dyoung extern int acpi_md_vbios_reset;
249 1.52 dyoung extern int acpi_md_vesa_modenum;
250 1.52 dyoung #endif
251 1.52 dyoung
252 1.52 dyoung static struct genfb_colormap_callback gfb_cb;
253 1.52 dyoung static struct genfb_pmf_callback pmf_cb;
254 1.52 dyoung static struct genfb_mode_callback mode_cb;
255 1.52 dyoung #ifdef VGA_POST
256 1.52 dyoung static struct vga_post *vga_posth = NULL;
257 1.52 dyoung #endif
258 1.52 dyoung
259 1.42 dyoung static void
260 1.42 dyoung pci_conf_lock(struct pci_conf_lock *ocl, uint32_t sel)
261 1.42 dyoung {
262 1.42 dyoung uint32_t cpuno;
263 1.42 dyoung
264 1.42 dyoung KASSERT(sel != 0);
265 1.42 dyoung
266 1.42 dyoung kpreempt_disable();
267 1.42 dyoung cpuno = cpu_number() + 1;
268 1.42 dyoung /* If the kernel enters pci_conf_lock() through an interrupt
269 1.42 dyoung * handler, then the CPU may already hold the lock.
270 1.42 dyoung *
271 1.42 dyoung * If the CPU does not already hold the lock, spin until
272 1.42 dyoung * we can acquire it.
273 1.42 dyoung */
274 1.42 dyoung if (cpuno == cl->cl_cpuno) {
275 1.42 dyoung ocl->cl_cpuno = cpuno;
276 1.42 dyoung } else {
277 1.44 dyoung u_int spins;
278 1.44 dyoung
279 1.42 dyoung ocl->cl_cpuno = 0;
280 1.44 dyoung
281 1.44 dyoung spins = SPINLOCK_BACKOFF_MIN;
282 1.44 dyoung while (atomic_cas_32(&cl->cl_cpuno, 0, cpuno) != 0) {
283 1.44 dyoung SPINLOCK_BACKOFF(spins);
284 1.44 dyoung #ifdef LOCKDEBUG
285 1.44 dyoung if (SPINLOCK_SPINOUT(spins)) {
286 1.44 dyoung panic("%s: cpu %" PRId32
287 1.44 dyoung " spun out waiting for cpu %" PRId32,
288 1.44 dyoung __func__, cpuno, cl->cl_cpuno);
289 1.44 dyoung }
290 1.44 dyoung #endif /* LOCKDEBUG */
291 1.44 dyoung }
292 1.42 dyoung }
293 1.42 dyoung
294 1.42 dyoung /* Only one CPU can be here, so an interlocked atomic_swap(3)
295 1.42 dyoung * is not necessary.
296 1.42 dyoung *
297 1.42 dyoung * Evaluating atomic_cas_32_ni()'s argument, cl->cl_sel,
298 1.42 dyoung * and applying atomic_cas_32_ni() is not an atomic operation,
299 1.42 dyoung * however, any interrupt that, in the middle of the
300 1.42 dyoung * operation, modifies cl->cl_sel, will also restore
301 1.42 dyoung * cl->cl_sel. So cl->cl_sel will have the same value when
302 1.42 dyoung * we apply atomic_cas_32_ni() as when we evaluated it,
303 1.42 dyoung * before.
304 1.42 dyoung */
305 1.42 dyoung ocl->cl_sel = atomic_cas_32_ni(&cl->cl_sel, cl->cl_sel, sel);
306 1.42 dyoung pci_conf_select(sel);
307 1.42 dyoung }
308 1.42 dyoung
309 1.42 dyoung static void
310 1.42 dyoung pci_conf_unlock(struct pci_conf_lock *ocl)
311 1.42 dyoung {
312 1.42 dyoung uint32_t sel;
313 1.42 dyoung
314 1.42 dyoung sel = atomic_cas_32_ni(&cl->cl_sel, cl->cl_sel, ocl->cl_sel);
315 1.42 dyoung pci_conf_select(ocl->cl_sel);
316 1.42 dyoung if (ocl->cl_cpuno != cl->cl_cpuno)
317 1.42 dyoung atomic_cas_32(&cl->cl_cpuno, cl->cl_cpuno, ocl->cl_cpuno);
318 1.42 dyoung kpreempt_enable();
319 1.42 dyoung }
320 1.42 dyoung
321 1.39 dyoung static uint32_t
322 1.39 dyoung pci_conf_selector(pcitag_t tag, int reg)
323 1.39 dyoung {
324 1.39 dyoung static const pcitag_t mode2_mask = {
325 1.39 dyoung .mode2 = {
326 1.39 dyoung .enable = 0xff
327 1.39 dyoung , .forward = 0xff
328 1.39 dyoung }
329 1.39 dyoung };
330 1.39 dyoung
331 1.39 dyoung switch (pci_mode) {
332 1.39 dyoung case 1:
333 1.39 dyoung return tag.mode1 | reg;
334 1.39 dyoung case 2:
335 1.39 dyoung return tag.mode1 & mode2_mask.mode1;
336 1.39 dyoung default:
337 1.39 dyoung panic("%s: mode not configured", __func__);
338 1.39 dyoung }
339 1.39 dyoung }
340 1.39 dyoung
341 1.39 dyoung static unsigned int
342 1.39 dyoung pci_conf_port(pcitag_t tag, int reg)
343 1.39 dyoung {
344 1.39 dyoung switch (pci_mode) {
345 1.39 dyoung case 1:
346 1.39 dyoung return PCI_MODE1_DATA_REG;
347 1.39 dyoung case 2:
348 1.39 dyoung return tag.mode2.port | reg;
349 1.39 dyoung default:
350 1.39 dyoung panic("%s: mode not configured", __func__);
351 1.39 dyoung }
352 1.39 dyoung }
353 1.39 dyoung
354 1.39 dyoung static void
355 1.42 dyoung pci_conf_select(uint32_t sel)
356 1.39 dyoung {
357 1.39 dyoung pcitag_t tag;
358 1.39 dyoung
359 1.39 dyoung switch (pci_mode) {
360 1.39 dyoung case 1:
361 1.42 dyoung outl(PCI_MODE1_ADDRESS_REG, sel);
362 1.39 dyoung return;
363 1.39 dyoung case 2:
364 1.42 dyoung tag.mode1 = sel;
365 1.39 dyoung outb(PCI_MODE2_ENABLE_REG, tag.mode2.enable);
366 1.39 dyoung if (tag.mode2.enable != 0)
367 1.39 dyoung outb(PCI_MODE2_FORWARD_REG, tag.mode2.forward);
368 1.39 dyoung return;
369 1.39 dyoung default:
370 1.39 dyoung panic("%s: mode not configured", __func__);
371 1.39 dyoung }
372 1.39 dyoung }
373 1.39 dyoung
374 1.1 fvdl void
375 1.32 dyoung pci_attach_hook(device_t parent, device_t self, struct pcibus_attach_args *pba)
376 1.1 fvdl {
377 1.1 fvdl
378 1.1 fvdl if (pba->pba_bus == 0)
379 1.26 mjf aprint_normal(": configuration mode %d", pci_mode);
380 1.4 fvdl #ifdef MPBIOS
381 1.4 fvdl mpbios_pci_attach_hook(parent, self, pba);
382 1.4 fvdl #endif
383 1.37 jmcneill #if NACPICA > 0
384 1.4 fvdl mpacpi_pci_attach_hook(parent, self, pba);
385 1.4 fvdl #endif
386 1.1 fvdl }
387 1.1 fvdl
388 1.1 fvdl int
389 1.18 christos pci_bus_maxdevs(pci_chipset_tag_t pc, int busno)
390 1.1 fvdl {
391 1.1 fvdl /*
392 1.1 fvdl * Bus number is irrelevant. If Configuration Mechanism 2 is in
393 1.1 fvdl * use, can only have devices 0-15 on any bus. If Configuration
394 1.1 fvdl * Mechanism 1 is in use, can have devices 0-32 (i.e. the `normal'
395 1.1 fvdl * range).
396 1.1 fvdl */
397 1.1 fvdl if (pci_mode == 2)
398 1.1 fvdl return (16);
399 1.1 fvdl else
400 1.1 fvdl return (32);
401 1.1 fvdl }
402 1.1 fvdl
403 1.1 fvdl pcitag_t
404 1.18 christos pci_make_tag(pci_chipset_tag_t pc, int bus, int device, int function)
405 1.1 fvdl {
406 1.47 dyoung pci_chipset_tag_t ipc;
407 1.1 fvdl pcitag_t tag;
408 1.1 fvdl
409 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
410 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_MAKE_TAG) == 0)
411 1.47 dyoung continue;
412 1.47 dyoung return (*ipc->pc_ov->ov_make_tag)(ipc->pc_ctx,
413 1.47 dyoung pc, bus, device, function);
414 1.41 dyoung }
415 1.40 dyoung
416 1.1 fvdl switch (pci_mode) {
417 1.1 fvdl case 1:
418 1.38 dyoung if (bus >= 256 || device >= 32 || function >= 8)
419 1.39 dyoung panic("%s: bad request", __func__);
420 1.38 dyoung
421 1.38 dyoung tag.mode1 = PCI_MODE1_ENABLE |
422 1.38 dyoung (bus << 16) | (device << 11) | (function << 8);
423 1.38 dyoung return tag;
424 1.1 fvdl case 2:
425 1.38 dyoung if (bus >= 256 || device >= 16 || function >= 8)
426 1.39 dyoung panic("%s: bad request", __func__);
427 1.38 dyoung
428 1.38 dyoung tag.mode2.port = 0xc000 | (device << 8);
429 1.38 dyoung tag.mode2.enable = 0xf0 | (function << 1);
430 1.38 dyoung tag.mode2.forward = bus;
431 1.38 dyoung return tag;
432 1.1 fvdl default:
433 1.39 dyoung panic("%s: mode not configured", __func__);
434 1.1 fvdl }
435 1.1 fvdl }
436 1.1 fvdl
437 1.1 fvdl void
438 1.18 christos pci_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag,
439 1.17 christos int *bp, int *dp, int *fp)
440 1.1 fvdl {
441 1.47 dyoung pci_chipset_tag_t ipc;
442 1.1 fvdl
443 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
444 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_DECOMPOSE_TAG) == 0)
445 1.47 dyoung continue;
446 1.47 dyoung (*ipc->pc_ov->ov_decompose_tag)(ipc->pc_ctx,
447 1.47 dyoung pc, tag, bp, dp, fp);
448 1.47 dyoung return;
449 1.40 dyoung }
450 1.40 dyoung
451 1.1 fvdl switch (pci_mode) {
452 1.1 fvdl case 1:
453 1.38 dyoung if (bp != NULL)
454 1.38 dyoung *bp = (tag.mode1 >> 16) & 0xff;
455 1.38 dyoung if (dp != NULL)
456 1.38 dyoung *dp = (tag.mode1 >> 11) & 0x1f;
457 1.38 dyoung if (fp != NULL)
458 1.38 dyoung *fp = (tag.mode1 >> 8) & 0x7;
459 1.38 dyoung return;
460 1.1 fvdl case 2:
461 1.38 dyoung if (bp != NULL)
462 1.38 dyoung *bp = tag.mode2.forward & 0xff;
463 1.38 dyoung if (dp != NULL)
464 1.38 dyoung *dp = (tag.mode2.port >> 8) & 0xf;
465 1.38 dyoung if (fp != NULL)
466 1.38 dyoung *fp = (tag.mode2.enable >> 1) & 0x7;
467 1.38 dyoung return;
468 1.1 fvdl default:
469 1.39 dyoung panic("%s: mode not configured", __func__);
470 1.1 fvdl }
471 1.1 fvdl }
472 1.1 fvdl
473 1.1 fvdl pcireg_t
474 1.43 dyoung pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
475 1.1 fvdl {
476 1.47 dyoung pci_chipset_tag_t ipc;
477 1.1 fvdl pcireg_t data;
478 1.42 dyoung struct pci_conf_lock ocl;
479 1.1 fvdl
480 1.31 dyoung KASSERT((reg & 0x3) == 0);
481 1.40 dyoung
482 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
483 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_CONF_READ) == 0)
484 1.47 dyoung continue;
485 1.47 dyoung return (*ipc->pc_ov->ov_conf_read)(ipc->pc_ctx, pc, tag, reg);
486 1.41 dyoung }
487 1.40 dyoung
488 1.42 dyoung pci_conf_lock(&ocl, pci_conf_selector(tag, reg));
489 1.39 dyoung data = inl(pci_conf_port(tag, reg));
490 1.42 dyoung pci_conf_unlock(&ocl);
491 1.39 dyoung return data;
492 1.1 fvdl }
493 1.1 fvdl
494 1.1 fvdl void
495 1.43 dyoung pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
496 1.1 fvdl {
497 1.47 dyoung pci_chipset_tag_t ipc;
498 1.42 dyoung struct pci_conf_lock ocl;
499 1.1 fvdl
500 1.31 dyoung KASSERT((reg & 0x3) == 0);
501 1.40 dyoung
502 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
503 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_CONF_WRITE) == 0)
504 1.47 dyoung continue;
505 1.47 dyoung (*ipc->pc_ov->ov_conf_write)(ipc->pc_ctx, pc, tag, reg,
506 1.47 dyoung data);
507 1.47 dyoung return;
508 1.40 dyoung }
509 1.40 dyoung
510 1.42 dyoung pci_conf_lock(&ocl, pci_conf_selector(tag, reg));
511 1.39 dyoung outl(pci_conf_port(tag, reg), data);
512 1.42 dyoung pci_conf_unlock(&ocl);
513 1.38 dyoung }
514 1.1 fvdl
515 1.38 dyoung void
516 1.38 dyoung pci_mode_set(int mode)
517 1.38 dyoung {
518 1.38 dyoung KASSERT(pci_mode == -1 || pci_mode == mode);
519 1.1 fvdl
520 1.38 dyoung pci_mode = mode;
521 1.1 fvdl }
522 1.1 fvdl
523 1.1 fvdl int
524 1.33 cegger pci_mode_detect(void)
525 1.1 fvdl {
526 1.33 cegger uint32_t sav, val;
527 1.1 fvdl int i;
528 1.1 fvdl pcireg_t idreg;
529 1.1 fvdl
530 1.1 fvdl if (pci_mode != -1)
531 1.1 fvdl return pci_mode;
532 1.1 fvdl
533 1.1 fvdl /*
534 1.1 fvdl * We try to divine which configuration mode the host bridge wants.
535 1.1 fvdl */
536 1.1 fvdl
537 1.1 fvdl sav = inl(PCI_MODE1_ADDRESS_REG);
538 1.1 fvdl
539 1.1 fvdl pci_mode = 1; /* assume this for now */
540 1.1 fvdl /*
541 1.1 fvdl * catch some known buggy implementations of mode 1
542 1.1 fvdl */
543 1.27 dyoung for (i = 0; i < __arraycount(pcim1_quirk_tbl); i++) {
544 1.1 fvdl pcitag_t t;
545 1.1 fvdl
546 1.56 jakllsch if (PCI_VENDOR(pcim1_quirk_tbl[i].id) == PCI_VENDOR_INVALID)
547 1.56 jakllsch continue;
548 1.56 jakllsch t.mode1 = pcim1_quirk_tbl[i].tag.mode1;
549 1.56 jakllsch idreg = pci_conf_read(NULL, t, PCI_ID_REG); /* needs "pci_mode" */
550 1.1 fvdl if (idreg == pcim1_quirk_tbl[i].id) {
551 1.1 fvdl #ifdef DEBUG
552 1.1 fvdl printf("known mode 1 PCI chipset (%08x)\n",
553 1.1 fvdl idreg);
554 1.1 fvdl #endif
555 1.1 fvdl return (pci_mode);
556 1.1 fvdl }
557 1.1 fvdl }
558 1.1 fvdl
559 1.1 fvdl /*
560 1.1 fvdl * Strong check for standard compliant mode 1:
561 1.1 fvdl * 1. bit 31 ("enable") can be set
562 1.1 fvdl * 2. byte/word access does not affect register
563 1.1 fvdl */
564 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, PCI_MODE1_ENABLE);
565 1.1 fvdl outb(PCI_MODE1_ADDRESS_REG + 3, 0);
566 1.1 fvdl outw(PCI_MODE1_ADDRESS_REG + 2, 0);
567 1.1 fvdl val = inl(PCI_MODE1_ADDRESS_REG);
568 1.1 fvdl if ((val & 0x80fffffc) != PCI_MODE1_ENABLE) {
569 1.1 fvdl #ifdef DEBUG
570 1.1 fvdl printf("pci_mode_detect: mode 1 enable failed (%x)\n",
571 1.1 fvdl val);
572 1.1 fvdl #endif
573 1.1 fvdl goto not1;
574 1.1 fvdl }
575 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, 0);
576 1.1 fvdl val = inl(PCI_MODE1_ADDRESS_REG);
577 1.1 fvdl if ((val & 0x80fffffc) != 0)
578 1.1 fvdl goto not1;
579 1.1 fvdl return (pci_mode);
580 1.1 fvdl not1:
581 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, sav);
582 1.1 fvdl
583 1.1 fvdl /*
584 1.1 fvdl * This mode 2 check is quite weak (and known to give false
585 1.1 fvdl * positives on some Compaq machines).
586 1.1 fvdl * However, this doesn't matter, because this is the
587 1.1 fvdl * last test, and simply no PCI devices will be found if
588 1.1 fvdl * this happens.
589 1.1 fvdl */
590 1.1 fvdl outb(PCI_MODE2_ENABLE_REG, 0);
591 1.1 fvdl outb(PCI_MODE2_FORWARD_REG, 0);
592 1.1 fvdl if (inb(PCI_MODE2_ENABLE_REG) != 0 ||
593 1.1 fvdl inb(PCI_MODE2_FORWARD_REG) != 0)
594 1.1 fvdl goto not2;
595 1.1 fvdl return (pci_mode = 2);
596 1.1 fvdl not2:
597 1.1 fvdl
598 1.1 fvdl return (pci_mode = 0);
599 1.1 fvdl }
600 1.1 fvdl
601 1.11 sekiya void
602 1.11 sekiya pci_device_foreach(pci_chipset_tag_t pc, int maxbus,
603 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *context)
604 1.11 sekiya {
605 1.11 sekiya pci_device_foreach_min(pc, 0, maxbus, func, context);
606 1.11 sekiya }
607 1.11 sekiya
608 1.11 sekiya void
609 1.11 sekiya pci_device_foreach_min(pci_chipset_tag_t pc, int minbus, int maxbus,
610 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *context)
611 1.11 sekiya {
612 1.11 sekiya const struct pci_quirkdata *qd;
613 1.11 sekiya int bus, device, function, maxdevs, nfuncs;
614 1.11 sekiya pcireg_t id, bhlcr;
615 1.11 sekiya pcitag_t tag;
616 1.11 sekiya
617 1.11 sekiya for (bus = minbus; bus <= maxbus; bus++) {
618 1.11 sekiya maxdevs = pci_bus_maxdevs(pc, bus);
619 1.11 sekiya for (device = 0; device < maxdevs; device++) {
620 1.11 sekiya tag = pci_make_tag(pc, bus, device, 0);
621 1.11 sekiya id = pci_conf_read(pc, tag, PCI_ID_REG);
622 1.11 sekiya
623 1.11 sekiya /* Invalid vendor ID value? */
624 1.11 sekiya if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
625 1.11 sekiya continue;
626 1.11 sekiya /* XXX Not invalid, but we've done this ~forever. */
627 1.11 sekiya if (PCI_VENDOR(id) == 0)
628 1.11 sekiya continue;
629 1.11 sekiya
630 1.11 sekiya qd = pci_lookup_quirkdata(PCI_VENDOR(id),
631 1.11 sekiya PCI_PRODUCT(id));
632 1.11 sekiya
633 1.11 sekiya bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
634 1.11 sekiya if (PCI_HDRTYPE_MULTIFN(bhlcr) ||
635 1.11 sekiya (qd != NULL &&
636 1.55 jakllsch (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0))
637 1.11 sekiya nfuncs = 8;
638 1.11 sekiya else
639 1.11 sekiya nfuncs = 1;
640 1.11 sekiya
641 1.11 sekiya for (function = 0; function < nfuncs; function++) {
642 1.11 sekiya tag = pci_make_tag(pc, bus, device, function);
643 1.11 sekiya id = pci_conf_read(pc, tag, PCI_ID_REG);
644 1.11 sekiya
645 1.11 sekiya /* Invalid vendor ID value? */
646 1.11 sekiya if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
647 1.11 sekiya continue;
648 1.11 sekiya /*
649 1.11 sekiya * XXX Not invalid, but we've done this
650 1.11 sekiya * ~forever.
651 1.11 sekiya */
652 1.11 sekiya if (PCI_VENDOR(id) == 0)
653 1.11 sekiya continue;
654 1.11 sekiya (*func)(pc, tag, context);
655 1.11 sekiya }
656 1.11 sekiya }
657 1.11 sekiya }
658 1.11 sekiya }
659 1.11 sekiya
660 1.11 sekiya void
661 1.11 sekiya pci_bridge_foreach(pci_chipset_tag_t pc, int minbus, int maxbus,
662 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *ctx)
663 1.11 sekiya {
664 1.11 sekiya struct pci_bridge_hook_arg bridge_hook;
665 1.11 sekiya
666 1.11 sekiya bridge_hook.func = func;
667 1.55 jakllsch bridge_hook.arg = ctx;
668 1.11 sekiya
669 1.11 sekiya pci_device_foreach_min(pc, minbus, maxbus, pci_bridge_hook,
670 1.55 jakllsch &bridge_hook);
671 1.11 sekiya }
672 1.11 sekiya
673 1.11 sekiya static void
674 1.11 sekiya pci_bridge_hook(pci_chipset_tag_t pc, pcitag_t tag, void *ctx)
675 1.11 sekiya {
676 1.11 sekiya struct pci_bridge_hook_arg *bridge_hook = (void *)ctx;
677 1.11 sekiya pcireg_t reg;
678 1.11 sekiya
679 1.11 sekiya reg = pci_conf_read(pc, tag, PCI_CLASS_REG);
680 1.11 sekiya if (PCI_CLASS(reg) == PCI_CLASS_BRIDGE &&
681 1.55 jakllsch (PCI_SUBCLASS(reg) == PCI_SUBCLASS_BRIDGE_PCI ||
682 1.11 sekiya PCI_SUBCLASS(reg) == PCI_SUBCLASS_BRIDGE_CARDBUS)) {
683 1.11 sekiya (*bridge_hook->func)(pc, tag, bridge_hook->arg);
684 1.11 sekiya }
685 1.11 sekiya }
686 1.43 dyoung
687 1.43 dyoung static const void *
688 1.43 dyoung bit_to_function_pointer(const struct pci_overrides *ov, uint64_t bit)
689 1.43 dyoung {
690 1.43 dyoung switch (bit) {
691 1.43 dyoung case PCI_OVERRIDE_CONF_READ:
692 1.43 dyoung return ov->ov_conf_read;
693 1.43 dyoung case PCI_OVERRIDE_CONF_WRITE:
694 1.43 dyoung return ov->ov_conf_write;
695 1.43 dyoung case PCI_OVERRIDE_INTR_MAP:
696 1.43 dyoung return ov->ov_intr_map;
697 1.43 dyoung case PCI_OVERRIDE_INTR_STRING:
698 1.43 dyoung return ov->ov_intr_string;
699 1.43 dyoung case PCI_OVERRIDE_INTR_EVCNT:
700 1.43 dyoung return ov->ov_intr_evcnt;
701 1.43 dyoung case PCI_OVERRIDE_INTR_ESTABLISH:
702 1.43 dyoung return ov->ov_intr_establish;
703 1.43 dyoung case PCI_OVERRIDE_INTR_DISESTABLISH:
704 1.43 dyoung return ov->ov_intr_disestablish;
705 1.43 dyoung case PCI_OVERRIDE_MAKE_TAG:
706 1.43 dyoung return ov->ov_make_tag;
707 1.43 dyoung case PCI_OVERRIDE_DECOMPOSE_TAG:
708 1.43 dyoung return ov->ov_decompose_tag;
709 1.43 dyoung default:
710 1.43 dyoung return NULL;
711 1.43 dyoung }
712 1.43 dyoung }
713 1.43 dyoung
714 1.43 dyoung void
715 1.43 dyoung pci_chipset_tag_destroy(pci_chipset_tag_t pc)
716 1.43 dyoung {
717 1.43 dyoung kmem_free(pc, sizeof(struct pci_chipset_tag));
718 1.43 dyoung }
719 1.43 dyoung
720 1.43 dyoung int
721 1.43 dyoung pci_chipset_tag_create(pci_chipset_tag_t opc, const uint64_t present,
722 1.43 dyoung const struct pci_overrides *ov, void *ctx, pci_chipset_tag_t *pcp)
723 1.43 dyoung {
724 1.43 dyoung uint64_t bit, bits, nbits;
725 1.43 dyoung pci_chipset_tag_t pc;
726 1.43 dyoung const void *fp;
727 1.43 dyoung
728 1.43 dyoung if (ov == NULL || present == 0)
729 1.43 dyoung return EINVAL;
730 1.43 dyoung
731 1.43 dyoung pc = kmem_alloc(sizeof(struct pci_chipset_tag), KM_SLEEP);
732 1.43 dyoung
733 1.43 dyoung if (pc == NULL)
734 1.43 dyoung return ENOMEM;
735 1.43 dyoung
736 1.43 dyoung pc->pc_super = opc;
737 1.43 dyoung
738 1.43 dyoung for (bits = present; bits != 0; bits = nbits) {
739 1.43 dyoung nbits = bits & (bits - 1);
740 1.43 dyoung bit = nbits ^ bits;
741 1.43 dyoung if ((fp = bit_to_function_pointer(ov, bit)) == NULL) {
742 1.51 dyoung #ifdef DEBUG
743 1.43 dyoung printf("%s: missing bit %" PRIx64 "\n", __func__, bit);
744 1.51 dyoung #endif
745 1.43 dyoung goto einval;
746 1.43 dyoung }
747 1.43 dyoung }
748 1.43 dyoung
749 1.43 dyoung pc->pc_ov = ov;
750 1.43 dyoung pc->pc_present = present;
751 1.43 dyoung pc->pc_ctx = ctx;
752 1.43 dyoung
753 1.43 dyoung *pcp = pc;
754 1.43 dyoung
755 1.43 dyoung return 0;
756 1.43 dyoung einval:
757 1.43 dyoung kmem_free(pc, sizeof(struct pci_chipset_tag));
758 1.43 dyoung return EINVAL;
759 1.43 dyoung }
760 1.52 dyoung
761 1.52 dyoung static void
762 1.52 dyoung x86_genfb_set_mapreg(void *opaque, int index, int r, int g, int b)
763 1.52 dyoung {
764 1.57 jakllsch outb(IO_VGA + VGA_DAC_ADDRW, index);
765 1.57 jakllsch outb(IO_VGA + VGA_DAC_PALETTE, (uint8_t)r >> 2);
766 1.57 jakllsch outb(IO_VGA + VGA_DAC_PALETTE, (uint8_t)g >> 2);
767 1.57 jakllsch outb(IO_VGA + VGA_DAC_PALETTE, (uint8_t)b >> 2);
768 1.52 dyoung }
769 1.52 dyoung
770 1.52 dyoung static bool
771 1.52 dyoung x86_genfb_setmode(struct genfb_softc *sc, int newmode)
772 1.52 dyoung {
773 1.52 dyoung #if NGENFB > 0
774 1.52 dyoung static int curmode = WSDISPLAYIO_MODE_EMUL;
775 1.52 dyoung
776 1.52 dyoung switch (newmode) {
777 1.52 dyoung case WSDISPLAYIO_MODE_EMUL:
778 1.52 dyoung x86_genfb_mtrr_init(sc->sc_fboffset,
779 1.52 dyoung sc->sc_height * sc->sc_stride);
780 1.52 dyoung #if NACPICA > 0 && defined(VGA_POST)
781 1.52 dyoung if (curmode != newmode) {
782 1.52 dyoung if (vga_posth != NULL && acpi_md_vesa_modenum != 0) {
783 1.52 dyoung vga_post_set_vbe(vga_posth,
784 1.52 dyoung acpi_md_vesa_modenum);
785 1.52 dyoung }
786 1.52 dyoung }
787 1.52 dyoung #endif
788 1.52 dyoung break;
789 1.52 dyoung }
790 1.52 dyoung
791 1.52 dyoung curmode = newmode;
792 1.52 dyoung #endif
793 1.52 dyoung return true;
794 1.52 dyoung }
795 1.52 dyoung
796 1.52 dyoung static bool
797 1.52 dyoung x86_genfb_suspend(device_t dev, const pmf_qual_t *qual)
798 1.52 dyoung {
799 1.52 dyoung return true;
800 1.52 dyoung }
801 1.52 dyoung
802 1.52 dyoung static bool
803 1.52 dyoung x86_genfb_resume(device_t dev, const pmf_qual_t *qual)
804 1.52 dyoung {
805 1.52 dyoung #if NGENFB > 0
806 1.52 dyoung struct pci_genfb_softc *psc = device_private(dev);
807 1.52 dyoung
808 1.52 dyoung #if NACPICA > 0 && defined(VGA_POST)
809 1.52 dyoung if (vga_posth != NULL && acpi_md_vbios_reset == 2) {
810 1.52 dyoung vga_post_call(vga_posth);
811 1.52 dyoung if (acpi_md_vesa_modenum != 0)
812 1.52 dyoung vga_post_set_vbe(vga_posth, acpi_md_vesa_modenum);
813 1.52 dyoung }
814 1.52 dyoung #endif
815 1.52 dyoung genfb_restore_palette(&psc->sc_gen);
816 1.52 dyoung #endif
817 1.52 dyoung
818 1.52 dyoung return true;
819 1.52 dyoung }
820 1.52 dyoung
821 1.52 dyoung device_t
822 1.52 dyoung device_pci_register(device_t dev, void *aux)
823 1.52 dyoung {
824 1.52 dyoung static bool found_console = false;
825 1.52 dyoung
826 1.52 dyoung device_pci_props_register(dev, aux);
827 1.52 dyoung
828 1.52 dyoung /*
829 1.52 dyoung * Handle network interfaces here, the attachment information is
830 1.52 dyoung * not available driver-independently later.
831 1.52 dyoung *
832 1.52 dyoung * For disks, there is nothing useful available at attach time.
833 1.52 dyoung */
834 1.52 dyoung if (device_class(dev) == DV_IFNET) {
835 1.52 dyoung struct btinfo_netif *bin = lookup_bootinfo(BTINFO_NETIF);
836 1.52 dyoung if (bin == NULL)
837 1.52 dyoung return NULL;
838 1.52 dyoung
839 1.52 dyoung /*
840 1.52 dyoung * We don't check the driver name against the device name
841 1.52 dyoung * passed by the boot ROM. The ROM should stay usable if
842 1.52 dyoung * the driver becomes obsolete. The physical attachment
843 1.52 dyoung * information (checked below) must be sufficient to
844 1.55 jakllsch * identify the device.
845 1.52 dyoung */
846 1.52 dyoung if (bin->bus == BI_BUS_PCI &&
847 1.52 dyoung device_is_a(device_parent(dev), "pci")) {
848 1.52 dyoung struct pci_attach_args *paa = aux;
849 1.52 dyoung int b, d, f;
850 1.52 dyoung
851 1.52 dyoung /*
852 1.52 dyoung * Calculate BIOS representation of:
853 1.52 dyoung *
854 1.52 dyoung * <bus,device,function>
855 1.52 dyoung *
856 1.52 dyoung * and compare.
857 1.52 dyoung */
858 1.52 dyoung pci_decompose_tag(paa->pa_pc, paa->pa_tag, &b, &d, &f);
859 1.52 dyoung if (bin->addr.tag == ((b << 8) | (d << 3) | f))
860 1.52 dyoung return dev;
861 1.52 dyoung }
862 1.52 dyoung }
863 1.52 dyoung if (device_parent(dev) && device_is_a(device_parent(dev), "pci") &&
864 1.52 dyoung found_console == false) {
865 1.52 dyoung struct btinfo_framebuffer *fbinfo;
866 1.52 dyoung struct pci_attach_args *pa = aux;
867 1.52 dyoung prop_dictionary_t dict;
868 1.52 dyoung
869 1.52 dyoung if (PCI_CLASS(pa->pa_class) == PCI_CLASS_DISPLAY) {
870 1.52 dyoung #if NWSDISPLAY > 0 && NGENFB > 0
871 1.52 dyoung extern struct vcons_screen x86_genfb_console_screen;
872 1.52 dyoung struct rasops_info *ri;
873 1.52 dyoung
874 1.52 dyoung ri = &x86_genfb_console_screen.scr_ri;
875 1.52 dyoung #endif
876 1.52 dyoung
877 1.52 dyoung fbinfo = lookup_bootinfo(BTINFO_FRAMEBUFFER);
878 1.52 dyoung dict = device_properties(dev);
879 1.52 dyoung /*
880 1.52 dyoung * framebuffer drivers other than genfb can work
881 1.52 dyoung * without the address property
882 1.52 dyoung */
883 1.52 dyoung if (fbinfo != NULL) {
884 1.52 dyoung if (fbinfo->physaddr != 0) {
885 1.52 dyoung prop_dictionary_set_uint32(dict, "width",
886 1.52 dyoung fbinfo->width);
887 1.52 dyoung prop_dictionary_set_uint32(dict, "height",
888 1.52 dyoung fbinfo->height);
889 1.52 dyoung prop_dictionary_set_uint8(dict, "depth",
890 1.52 dyoung fbinfo->depth);
891 1.52 dyoung prop_dictionary_set_uint16(dict, "linebytes",
892 1.52 dyoung fbinfo->stride);
893 1.52 dyoung
894 1.52 dyoung prop_dictionary_set_uint64(dict, "address",
895 1.52 dyoung fbinfo->physaddr);
896 1.52 dyoung #if NWSDISPLAY > 0 && NGENFB > 0
897 1.52 dyoung if (ri->ri_bits != NULL) {
898 1.52 dyoung prop_dictionary_set_uint64(dict,
899 1.52 dyoung "virtual_address",
900 1.60 macallan (vaddr_t)ri->ri_origbits);
901 1.52 dyoung }
902 1.52 dyoung #endif
903 1.52 dyoung }
904 1.52 dyoung #if notyet
905 1.52 dyoung prop_dictionary_set_bool(dict, "splash",
906 1.52 dyoung fbinfo->flags & BI_FB_SPLASH ?
907 1.52 dyoung true : false);
908 1.52 dyoung #endif
909 1.52 dyoung if (fbinfo->depth == 8) {
910 1.52 dyoung gfb_cb.gcc_cookie = NULL;
911 1.55 jakllsch gfb_cb.gcc_set_mapreg =
912 1.52 dyoung x86_genfb_set_mapreg;
913 1.52 dyoung prop_dictionary_set_uint64(dict,
914 1.52 dyoung "cmap_callback",
915 1.52 dyoung (uint64_t)(uintptr_t)&gfb_cb);
916 1.52 dyoung }
917 1.52 dyoung if (fbinfo->physaddr != 0) {
918 1.52 dyoung mode_cb.gmc_setmode = x86_genfb_setmode;
919 1.52 dyoung prop_dictionary_set_uint64(dict,
920 1.52 dyoung "mode_callback",
921 1.52 dyoung (uint64_t)(uintptr_t)&mode_cb);
922 1.52 dyoung }
923 1.52 dyoung
924 1.52 dyoung #if NWSDISPLAY > 0 && NGENFB > 0
925 1.52 dyoung if (device_is_a(dev, "genfb")) {
926 1.52 dyoung x86_genfb_set_console_dev(dev);
927 1.52 dyoung #ifdef DDB
928 1.52 dyoung db_trap_callback =
929 1.52 dyoung x86_genfb_ddb_trap_callback;
930 1.52 dyoung #endif
931 1.52 dyoung }
932 1.52 dyoung #endif
933 1.52 dyoung }
934 1.52 dyoung prop_dictionary_set_bool(dict, "is_console", true);
935 1.60 macallan
936 1.52 dyoung prop_dictionary_set_bool(dict, "clear-screen", false);
937 1.52 dyoung #if NWSDISPLAY > 0 && NGENFB > 0
938 1.52 dyoung prop_dictionary_set_uint16(dict, "cursor-row",
939 1.52 dyoung x86_genfb_console_screen.scr_ri.ri_crow);
940 1.52 dyoung #endif
941 1.52 dyoung #if notyet
942 1.52 dyoung prop_dictionary_set_bool(dict, "splash",
943 1.52 dyoung fbinfo->flags & BI_FB_SPLASH ? true : false);
944 1.52 dyoung #endif
945 1.52 dyoung pmf_cb.gpc_suspend = x86_genfb_suspend;
946 1.52 dyoung pmf_cb.gpc_resume = x86_genfb_resume;
947 1.52 dyoung prop_dictionary_set_uint64(dict,
948 1.52 dyoung "pmf_callback", (uint64_t)(uintptr_t)&pmf_cb);
949 1.52 dyoung #ifdef VGA_POST
950 1.52 dyoung vga_posth = vga_post_init(pa->pa_bus, pa->pa_device,
951 1.52 dyoung pa->pa_function);
952 1.52 dyoung #endif
953 1.52 dyoung found_console = true;
954 1.52 dyoung return NULL;
955 1.52 dyoung }
956 1.52 dyoung }
957 1.52 dyoung return NULL;
958 1.52 dyoung }
959 1.58 soren
960 1.58 soren #if NCOM > 0
961 1.58 soren int
962 1.58 soren cpu_comcnprobe(struct consdev *cn, struct pci_attach_args *pa)
963 1.58 soren {
964 1.58 soren pci_mode_detect();
965 1.58 soren pa->pa_iot = x86_bus_space_io;
966 1.58 soren pa->pa_pc = 0;
967 1.58 soren pa->pa_tag = pci_make_tag(0, 0, 31, 0);
968 1.58 soren return 0;
969 1.58 soren }
970 1.58 soren #endif
971