pci_machdep.c revision 1.73 1 1.73 jakllsch /* $NetBSD: pci_machdep.c,v 1.73 2015/11/26 16:27:05 jakllsch Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 fvdl * All rights reserved.
6 1.1 fvdl *
7 1.1 fvdl * This code is derived from software contributed to The NetBSD Foundation
8 1.1 fvdl * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 fvdl * NASA Ames Research Center.
10 1.1 fvdl *
11 1.1 fvdl * Redistribution and use in source and binary forms, with or without
12 1.1 fvdl * modification, are permitted provided that the following conditions
13 1.1 fvdl * are met:
14 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
15 1.1 fvdl * notice, this list of conditions and the following disclaimer.
16 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
18 1.1 fvdl * documentation and/or other materials provided with the distribution.
19 1.1 fvdl *
20 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 fvdl * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 fvdl * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 fvdl * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 fvdl * POSSIBILITY OF SUCH DAMAGE.
31 1.1 fvdl */
32 1.1 fvdl
33 1.1 fvdl /*
34 1.1 fvdl * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved.
35 1.1 fvdl * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
36 1.1 fvdl *
37 1.1 fvdl * Redistribution and use in source and binary forms, with or without
38 1.1 fvdl * modification, are permitted provided that the following conditions
39 1.1 fvdl * are met:
40 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
41 1.1 fvdl * notice, this list of conditions and the following disclaimer.
42 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
43 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
44 1.1 fvdl * documentation and/or other materials provided with the distribution.
45 1.1 fvdl * 3. All advertising materials mentioning features or use of this software
46 1.1 fvdl * must display the following acknowledgement:
47 1.1 fvdl * This product includes software developed by Charles M. Hannum.
48 1.1 fvdl * 4. The name of the author may not be used to endorse or promote products
49 1.1 fvdl * derived from this software without specific prior written permission.
50 1.1 fvdl *
51 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
52 1.1 fvdl * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
53 1.1 fvdl * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
54 1.1 fvdl * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
55 1.1 fvdl * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
56 1.1 fvdl * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 1.1 fvdl * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 1.1 fvdl * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 1.1 fvdl * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
60 1.1 fvdl * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 1.1 fvdl */
62 1.1 fvdl
63 1.1 fvdl /*
64 1.1 fvdl * Machine-specific functions for PCI autoconfiguration.
65 1.1 fvdl *
66 1.1 fvdl * On PCs, there are two methods of generating PCI configuration cycles.
67 1.1 fvdl * We try to detect the appropriate mechanism for this machine and set
68 1.1 fvdl * up a few function pointers to access the correct method directly.
69 1.1 fvdl *
70 1.1 fvdl * The configuration method can be hard-coded in the config file by
71 1.1 fvdl * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
72 1.55 jakllsch * as defined in section 3.6.4.1, `Generating Configuration Cycles'.
73 1.1 fvdl */
74 1.1 fvdl
75 1.1 fvdl #include <sys/cdefs.h>
76 1.73 jakllsch __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.73 2015/11/26 16:27:05 jakllsch Exp $");
77 1.1 fvdl
78 1.1 fvdl #include <sys/types.h>
79 1.1 fvdl #include <sys/param.h>
80 1.1 fvdl #include <sys/time.h>
81 1.1 fvdl #include <sys/systm.h>
82 1.1 fvdl #include <sys/errno.h>
83 1.1 fvdl #include <sys/device.h>
84 1.29 ad #include <sys/bus.h>
85 1.42 dyoung #include <sys/cpu.h>
86 1.43 dyoung #include <sys/kmem.h>
87 1.1 fvdl
88 1.1 fvdl #include <uvm/uvm_extern.h>
89 1.1 fvdl
90 1.10 yamt #include <machine/bus_private.h>
91 1.1 fvdl
92 1.1 fvdl #include <machine/pio.h>
93 1.30 ad #include <machine/lock.h>
94 1.1 fvdl
95 1.3 fvdl #include <dev/isa/isareg.h>
96 1.1 fvdl #include <dev/isa/isavar.h>
97 1.1 fvdl #include <dev/pci/pcivar.h>
98 1.1 fvdl #include <dev/pci/pcireg.h>
99 1.43 dyoung #include <dev/pci/pccbbreg.h>
100 1.1 fvdl #include <dev/pci/pcidevs.h>
101 1.52 dyoung #include <dev/pci/genfb_pcivar.h>
102 1.52 dyoung
103 1.52 dyoung #include <dev/wsfb/genfbvar.h>
104 1.52 dyoung #include <arch/x86/include/genfb_machdep.h>
105 1.52 dyoung #include <dev/ic/vgareg.h>
106 1.1 fvdl
107 1.37 jmcneill #include "acpica.h"
108 1.52 dyoung #include "genfb.h"
109 1.52 dyoung #include "isa.h"
110 1.52 dyoung #include "opt_acpi.h"
111 1.52 dyoung #include "opt_ddb.h"
112 1.14 bouyer #include "opt_mpbios.h"
113 1.64 msaitoh #include "opt_puc.h"
114 1.52 dyoung #include "opt_vga.h"
115 1.52 dyoung #include "pci.h"
116 1.52 dyoung #include "wsdisplay.h"
117 1.58 soren #include "com.h"
118 1.52 dyoung
119 1.52 dyoung #ifdef DDB
120 1.52 dyoung #include <machine/db_machdep.h>
121 1.52 dyoung #include <ddb/db_sym.h>
122 1.52 dyoung #include <ddb/db_extern.h>
123 1.52 dyoung #endif
124 1.52 dyoung
125 1.52 dyoung #ifdef VGA_POST
126 1.52 dyoung #include <x86/vga_post.h>
127 1.52 dyoung #endif
128 1.52 dyoung
129 1.70 knakahar #include <x86/cpuvar.h>
130 1.70 knakahar
131 1.52 dyoung #include <machine/autoconf.h>
132 1.52 dyoung #include <machine/bootinfo.h>
133 1.14 bouyer
134 1.14 bouyer #ifdef MPBIOS
135 1.14 bouyer #include <machine/mpbiosvar.h>
136 1.14 bouyer #endif
137 1.14 bouyer
138 1.37 jmcneill #if NACPICA > 0
139 1.14 bouyer #include <machine/mpacpi.h>
140 1.71 msaitoh #if !defined(NO_PCI_EXTENDED_CONFIG)
141 1.71 msaitoh #include <dev/acpi/acpivar.h>
142 1.71 msaitoh #include <dev/acpi/acpi_mcfg.h>
143 1.71 msaitoh #endif
144 1.14 bouyer #endif
145 1.14 bouyer
146 1.16 christos #include <machine/mpconfig.h>
147 1.16 christos
148 1.58 soren #if NCOM > 0
149 1.58 soren #include <dev/pci/puccn.h>
150 1.58 soren #endif
151 1.58 soren
152 1.1 fvdl #include "opt_pci_conf_mode.h"
153 1.1 fvdl
154 1.38 dyoung #ifdef PCI_CONF_MODE
155 1.38 dyoung #if (PCI_CONF_MODE == 1) || (PCI_CONF_MODE == 2)
156 1.38 dyoung static int pci_mode = PCI_CONF_MODE;
157 1.38 dyoung #else
158 1.38 dyoung #error Invalid PCI configuration mode.
159 1.38 dyoung #endif
160 1.38 dyoung #else
161 1.38 dyoung static int pci_mode = -1;
162 1.38 dyoung #endif
163 1.1 fvdl
164 1.42 dyoung struct pci_conf_lock {
165 1.42 dyoung uint32_t cl_cpuno; /* 0: unlocked
166 1.42 dyoung * 1 + n: locked by CPU n (0 <= n)
167 1.42 dyoung */
168 1.42 dyoung uint32_t cl_sel; /* the address that's being read. */
169 1.42 dyoung };
170 1.42 dyoung
171 1.42 dyoung static void pci_conf_unlock(struct pci_conf_lock *);
172 1.42 dyoung static uint32_t pci_conf_selector(pcitag_t, int);
173 1.42 dyoung static unsigned int pci_conf_port(pcitag_t, int);
174 1.42 dyoung static void pci_conf_select(uint32_t);
175 1.42 dyoung static void pci_conf_lock(struct pci_conf_lock *, uint32_t);
176 1.11 sekiya static void pci_bridge_hook(pci_chipset_tag_t, pcitag_t, void *);
177 1.11 sekiya struct pci_bridge_hook_arg {
178 1.55 jakllsch void (*func)(pci_chipset_tag_t, pcitag_t, void *);
179 1.55 jakllsch void *arg;
180 1.55 jakllsch };
181 1.11 sekiya
182 1.1 fvdl #define PCI_MODE1_ENABLE 0x80000000UL
183 1.1 fvdl #define PCI_MODE1_ADDRESS_REG 0x0cf8
184 1.1 fvdl #define PCI_MODE1_DATA_REG 0x0cfc
185 1.1 fvdl
186 1.1 fvdl #define PCI_MODE2_ENABLE_REG 0x0cf8
187 1.1 fvdl #define PCI_MODE2_FORWARD_REG 0x0cfa
188 1.1 fvdl
189 1.56 jakllsch #define _tag(b, d, f) \
190 1.56 jakllsch {.mode1 = PCI_MODE1_ENABLE | ((b) << 16) | ((d) << 11) | ((f) << 8)}
191 1.1 fvdl #define _qe(bus, dev, fcn, vend, prod) \
192 1.56 jakllsch {_tag(bus, dev, fcn), PCI_ID_CODE(vend, prod)}
193 1.56 jakllsch const struct {
194 1.56 jakllsch pcitag_t tag;
195 1.1 fvdl pcireg_t id;
196 1.1 fvdl } pcim1_quirk_tbl[] = {
197 1.56 jakllsch _qe(0, 0, 0, PCI_VENDOR_INVALID, 0x0000), /* patchable */
198 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX1),
199 1.1 fvdl /* XXX Triflex2 not tested */
200 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX2),
201 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX4),
202 1.1 fvdl /* Triton needed for Connectix Virtual PC */
203 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437FX),
204 1.1 fvdl /* Connectix Virtual PC 5 has a 440BX */
205 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX_NOAGP),
206 1.15 soren /* Parallels Desktop for Mac */
207 1.15 soren _qe(0, 2, 0, PCI_VENDOR_PARALLELS, PCI_PRODUCT_PARALLELS_VIDEO),
208 1.15 soren _qe(0, 3, 0, PCI_VENDOR_PARALLELS, PCI_PRODUCT_PARALLELS_TOOLS),
209 1.36 drochner /* SIS 740 */
210 1.36 drochner _qe(0, 0, 0, PCI_VENDOR_SIS, PCI_PRODUCT_SIS_740),
211 1.12 christos /* SIS 741 */
212 1.12 christos _qe(0, 0, 0, PCI_VENDOR_SIS, PCI_PRODUCT_SIS_741),
213 1.54 tsutsui /* VIA Technologies VX900 */
214 1.56 jakllsch _qe(0, 0, 0, PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VX900_HB)
215 1.1 fvdl };
216 1.56 jakllsch #undef _tag
217 1.1 fvdl #undef _qe
218 1.1 fvdl
219 1.70 knakahar /* arch/xen does not support MSI/MSI-X yet. */
220 1.70 knakahar #ifdef __HAVE_PCI_MSI_MSIX
221 1.70 knakahar #define PCI_QUIRK_DISABLE_MSI 1 /* Neigher MSI nor MSI-X work */
222 1.70 knakahar #define PCI_QUIRK_DISABLE_MSIX 2 /* MSI-X does not work */
223 1.70 knakahar #define PCI_QUIRK_ENABLE_MSI_VM 3 /* Older chipset in VM where MSI and MSI-X works */
224 1.70 knakahar
225 1.70 knakahar #define _dme(vend, prod) \
226 1.70 knakahar { PCI_QUIRK_DISABLE_MSI, PCI_ID_CODE(vend, prod) }
227 1.70 knakahar #define _dmxe(vend, prod) \
228 1.70 knakahar { PCI_QUIRK_DISABLE_MSIX, PCI_ID_CODE(vend, prod) }
229 1.70 knakahar #define _emve(vend, prod) \
230 1.70 knakahar { PCI_QUIRK_ENABLE_MSI_VM, PCI_ID_CODE(vend, prod) }
231 1.70 knakahar const struct {
232 1.70 knakahar int type;
233 1.70 knakahar pcireg_t id;
234 1.70 knakahar } pci_msi_quirk_tbl[] = {
235 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCMC),
236 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437FX),
237 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437MX),
238 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437VX),
239 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82439HX),
240 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82439TX),
241 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443GX),
242 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443GX_AGP),
243 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82440MX),
244 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82441FX),
245 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX),
246 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX_AGP),
247 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX_NOAGP),
248 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443GX_NOAGP),
249 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443LX),
250 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443LX_AGP),
251 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82810_MCH),
252 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82810E_MCH),
253 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82815_FULL_HUB),
254 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82820_MCH),
255 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82830MP_IO_1),
256 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82840_HB),
257 1.70 knakahar _dme(PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE_PCHB),
258 1.70 knakahar _dme(PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_PCHB),
259 1.70 knakahar _dme(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_SC751_SC),
260 1.70 knakahar _dme(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_SC761_SC),
261 1.70 knakahar _dme(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_SC762_NB),
262 1.70 knakahar
263 1.70 knakahar _emve(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82441FX), /* QEMU */
264 1.70 knakahar _emve(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX), /* VMWare */
265 1.70 knakahar };
266 1.70 knakahar #undef _dme
267 1.70 knakahar #undef _dmxe
268 1.70 knakahar #undef _emve
269 1.70 knakahar #endif /* __HAVE_PCI_MSI_MSIX */
270 1.70 knakahar
271 1.1 fvdl /*
272 1.1 fvdl * PCI doesn't have any special needs; just use the generic versions
273 1.1 fvdl * of these functions.
274 1.1 fvdl */
275 1.1 fvdl struct x86_bus_dma_tag pci_bus_dma_tag = {
276 1.46 christos ._tag_needs_free = 0,
277 1.3 fvdl #if defined(_LP64) || defined(PAE)
278 1.46 christos ._bounce_thresh = PCI32_DMA_BOUNCE_THRESHOLD,
279 1.46 christos ._bounce_alloc_lo = ISA_DMA_BOUNCE_THRESHOLD,
280 1.46 christos ._bounce_alloc_hi = PCI32_DMA_BOUNCE_THRESHOLD,
281 1.3 fvdl #else
282 1.46 christos ._bounce_thresh = 0,
283 1.46 christos ._bounce_alloc_lo = 0,
284 1.46 christos ._bounce_alloc_hi = 0,
285 1.46 christos #endif
286 1.46 christos ._may_bounce = NULL,
287 1.1 fvdl };
288 1.5 fvdl
289 1.5 fvdl #ifdef _LP64
290 1.5 fvdl struct x86_bus_dma_tag pci_bus_dma64_tag = {
291 1.46 christos ._tag_needs_free = 0,
292 1.46 christos ._bounce_thresh = 0,
293 1.46 christos ._bounce_alloc_lo = 0,
294 1.46 christos ._bounce_alloc_hi = 0,
295 1.46 christos ._may_bounce = NULL,
296 1.5 fvdl };
297 1.5 fvdl #endif
298 1.1 fvdl
299 1.42 dyoung static struct pci_conf_lock cl0 = {
300 1.42 dyoung .cl_cpuno = 0UL
301 1.42 dyoung , .cl_sel = 0UL
302 1.42 dyoung };
303 1.42 dyoung
304 1.42 dyoung static struct pci_conf_lock * const cl = &cl0;
305 1.42 dyoung
306 1.52 dyoung #if NGENFB > 0 && NACPICA > 0 && defined(VGA_POST)
307 1.52 dyoung extern int acpi_md_vbios_reset;
308 1.52 dyoung extern int acpi_md_vesa_modenum;
309 1.52 dyoung #endif
310 1.52 dyoung
311 1.52 dyoung static struct genfb_colormap_callback gfb_cb;
312 1.52 dyoung static struct genfb_pmf_callback pmf_cb;
313 1.52 dyoung static struct genfb_mode_callback mode_cb;
314 1.52 dyoung #ifdef VGA_POST
315 1.52 dyoung static struct vga_post *vga_posth = NULL;
316 1.52 dyoung #endif
317 1.52 dyoung
318 1.42 dyoung static void
319 1.42 dyoung pci_conf_lock(struct pci_conf_lock *ocl, uint32_t sel)
320 1.42 dyoung {
321 1.42 dyoung uint32_t cpuno;
322 1.42 dyoung
323 1.42 dyoung KASSERT(sel != 0);
324 1.42 dyoung
325 1.42 dyoung kpreempt_disable();
326 1.42 dyoung cpuno = cpu_number() + 1;
327 1.42 dyoung /* If the kernel enters pci_conf_lock() through an interrupt
328 1.42 dyoung * handler, then the CPU may already hold the lock.
329 1.42 dyoung *
330 1.42 dyoung * If the CPU does not already hold the lock, spin until
331 1.42 dyoung * we can acquire it.
332 1.42 dyoung */
333 1.42 dyoung if (cpuno == cl->cl_cpuno) {
334 1.42 dyoung ocl->cl_cpuno = cpuno;
335 1.42 dyoung } else {
336 1.44 dyoung u_int spins;
337 1.44 dyoung
338 1.42 dyoung ocl->cl_cpuno = 0;
339 1.44 dyoung
340 1.44 dyoung spins = SPINLOCK_BACKOFF_MIN;
341 1.44 dyoung while (atomic_cas_32(&cl->cl_cpuno, 0, cpuno) != 0) {
342 1.44 dyoung SPINLOCK_BACKOFF(spins);
343 1.44 dyoung #ifdef LOCKDEBUG
344 1.44 dyoung if (SPINLOCK_SPINOUT(spins)) {
345 1.44 dyoung panic("%s: cpu %" PRId32
346 1.44 dyoung " spun out waiting for cpu %" PRId32,
347 1.44 dyoung __func__, cpuno, cl->cl_cpuno);
348 1.44 dyoung }
349 1.44 dyoung #endif /* LOCKDEBUG */
350 1.44 dyoung }
351 1.42 dyoung }
352 1.42 dyoung
353 1.42 dyoung /* Only one CPU can be here, so an interlocked atomic_swap(3)
354 1.42 dyoung * is not necessary.
355 1.42 dyoung *
356 1.42 dyoung * Evaluating atomic_cas_32_ni()'s argument, cl->cl_sel,
357 1.42 dyoung * and applying atomic_cas_32_ni() is not an atomic operation,
358 1.42 dyoung * however, any interrupt that, in the middle of the
359 1.42 dyoung * operation, modifies cl->cl_sel, will also restore
360 1.42 dyoung * cl->cl_sel. So cl->cl_sel will have the same value when
361 1.42 dyoung * we apply atomic_cas_32_ni() as when we evaluated it,
362 1.42 dyoung * before.
363 1.42 dyoung */
364 1.42 dyoung ocl->cl_sel = atomic_cas_32_ni(&cl->cl_sel, cl->cl_sel, sel);
365 1.42 dyoung pci_conf_select(sel);
366 1.42 dyoung }
367 1.42 dyoung
368 1.42 dyoung static void
369 1.42 dyoung pci_conf_unlock(struct pci_conf_lock *ocl)
370 1.42 dyoung {
371 1.62 christos atomic_cas_32_ni(&cl->cl_sel, cl->cl_sel, ocl->cl_sel);
372 1.42 dyoung pci_conf_select(ocl->cl_sel);
373 1.42 dyoung if (ocl->cl_cpuno != cl->cl_cpuno)
374 1.42 dyoung atomic_cas_32(&cl->cl_cpuno, cl->cl_cpuno, ocl->cl_cpuno);
375 1.42 dyoung kpreempt_enable();
376 1.42 dyoung }
377 1.42 dyoung
378 1.39 dyoung static uint32_t
379 1.39 dyoung pci_conf_selector(pcitag_t tag, int reg)
380 1.39 dyoung {
381 1.39 dyoung static const pcitag_t mode2_mask = {
382 1.39 dyoung .mode2 = {
383 1.39 dyoung .enable = 0xff
384 1.39 dyoung , .forward = 0xff
385 1.39 dyoung }
386 1.39 dyoung };
387 1.39 dyoung
388 1.39 dyoung switch (pci_mode) {
389 1.39 dyoung case 1:
390 1.39 dyoung return tag.mode1 | reg;
391 1.39 dyoung case 2:
392 1.39 dyoung return tag.mode1 & mode2_mask.mode1;
393 1.39 dyoung default:
394 1.69 christos panic("%s: mode %d not configured", __func__, pci_mode);
395 1.39 dyoung }
396 1.39 dyoung }
397 1.39 dyoung
398 1.39 dyoung static unsigned int
399 1.39 dyoung pci_conf_port(pcitag_t tag, int reg)
400 1.39 dyoung {
401 1.39 dyoung switch (pci_mode) {
402 1.39 dyoung case 1:
403 1.39 dyoung return PCI_MODE1_DATA_REG;
404 1.39 dyoung case 2:
405 1.39 dyoung return tag.mode2.port | reg;
406 1.39 dyoung default:
407 1.69 christos panic("%s: mode %d not configured", __func__, pci_mode);
408 1.39 dyoung }
409 1.39 dyoung }
410 1.39 dyoung
411 1.39 dyoung static void
412 1.42 dyoung pci_conf_select(uint32_t sel)
413 1.39 dyoung {
414 1.39 dyoung pcitag_t tag;
415 1.39 dyoung
416 1.39 dyoung switch (pci_mode) {
417 1.39 dyoung case 1:
418 1.42 dyoung outl(PCI_MODE1_ADDRESS_REG, sel);
419 1.39 dyoung return;
420 1.39 dyoung case 2:
421 1.42 dyoung tag.mode1 = sel;
422 1.39 dyoung outb(PCI_MODE2_ENABLE_REG, tag.mode2.enable);
423 1.39 dyoung if (tag.mode2.enable != 0)
424 1.39 dyoung outb(PCI_MODE2_FORWARD_REG, tag.mode2.forward);
425 1.39 dyoung return;
426 1.39 dyoung default:
427 1.69 christos panic("%s: mode %d not configured", __func__, pci_mode);
428 1.39 dyoung }
429 1.39 dyoung }
430 1.39 dyoung
431 1.70 knakahar #ifdef __HAVE_PCI_MSI_MSIX
432 1.70 knakahar static int
433 1.70 knakahar pci_has_msi_quirk(pcireg_t id, int type)
434 1.70 knakahar {
435 1.70 knakahar int i;
436 1.70 knakahar
437 1.70 knakahar for (i = 0; i < __arraycount(pci_msi_quirk_tbl); i++) {
438 1.70 knakahar if (id == pci_msi_quirk_tbl[i].id &&
439 1.70 knakahar type == pci_msi_quirk_tbl[i].type)
440 1.70 knakahar return 1;
441 1.70 knakahar }
442 1.70 knakahar
443 1.70 knakahar return 0;
444 1.70 knakahar }
445 1.70 knakahar #endif
446 1.70 knakahar
447 1.1 fvdl void
448 1.32 dyoung pci_attach_hook(device_t parent, device_t self, struct pcibus_attach_args *pba)
449 1.1 fvdl {
450 1.70 knakahar #ifdef __HAVE_PCI_MSI_MSIX
451 1.70 knakahar pci_chipset_tag_t pc = pba->pba_pc;
452 1.70 knakahar pcitag_t tag;
453 1.70 knakahar pcireg_t id, class;
454 1.70 knakahar #endif
455 1.1 fvdl
456 1.1 fvdl if (pba->pba_bus == 0)
457 1.26 mjf aprint_normal(": configuration mode %d", pci_mode);
458 1.4 fvdl #ifdef MPBIOS
459 1.4 fvdl mpbios_pci_attach_hook(parent, self, pba);
460 1.4 fvdl #endif
461 1.37 jmcneill #if NACPICA > 0
462 1.4 fvdl mpacpi_pci_attach_hook(parent, self, pba);
463 1.4 fvdl #endif
464 1.73 jakllsch #if NACPICA > 0 && !defined(NO_PCI_EXTENDED_CONFIG)
465 1.73 jakllsch acpimcfg_map_bus(self, pba->pba_pc, pba->pba_bus);
466 1.73 jakllsch #endif
467 1.70 knakahar
468 1.70 knakahar #ifdef __HAVE_PCI_MSI_MSIX
469 1.70 knakahar /*
470 1.70 knakahar * In order to decide whether the system supports MSI we look
471 1.70 knakahar * at the host bridge, which should be device 0 function 0 on
472 1.70 knakahar * bus 0. It is better to not enable MSI on systems that
473 1.70 knakahar * support it than the other way around, so be conservative
474 1.70 knakahar * here. So we don't enable MSI if we don't find a host
475 1.70 knakahar * bridge there. We also deliberately don't enable MSI on
476 1.70 knakahar * chipsets from low-end manifacturers like VIA and SiS.
477 1.70 knakahar */
478 1.70 knakahar tag = pci_make_tag(pc, 0, 0, 0);
479 1.70 knakahar id = pci_conf_read(pc, tag, PCI_ID_REG);
480 1.70 knakahar class = pci_conf_read(pc, tag, PCI_CLASS_REG);
481 1.70 knakahar
482 1.70 knakahar if (PCI_CLASS(class) != PCI_CLASS_BRIDGE ||
483 1.70 knakahar PCI_SUBCLASS(class) != PCI_SUBCLASS_BRIDGE_HOST)
484 1.70 knakahar return;
485 1.70 knakahar
486 1.70 knakahar if (pci_has_msi_quirk(id, PCI_QUIRK_DISABLE_MSI)) {
487 1.70 knakahar pba->pba_flags &= ~PCI_FLAGS_MSI_OKAY;
488 1.70 knakahar pba->pba_flags &= ~PCI_FLAGS_MSIX_OKAY;
489 1.72 knakahar aprint_verbose_dev(self, "This pci host supports neither MSI nor MSI-X.\n");
490 1.70 knakahar } else if (pci_has_msi_quirk(id, PCI_QUIRK_DISABLE_MSIX)) {
491 1.70 knakahar pba->pba_flags |= PCI_FLAGS_MSI_OKAY;
492 1.70 knakahar pba->pba_flags &= ~PCI_FLAGS_MSIX_OKAY;
493 1.72 knakahar aprint_verbose_dev(self, "This pci host does not support MSI-X.\n");
494 1.70 knakahar } else {
495 1.70 knakahar pba->pba_flags |= PCI_FLAGS_MSI_OKAY;
496 1.70 knakahar pba->pba_flags |= PCI_FLAGS_MSIX_OKAY;
497 1.70 knakahar }
498 1.70 knakahar
499 1.70 knakahar /* VMware and KVM use old chipset, but they can use MSI/MSI-X */
500 1.70 knakahar if (cpu_feature[1] & CPUID2_RAZ) {
501 1.70 knakahar if (pci_has_msi_quirk(id, PCI_QUIRK_ENABLE_MSI_VM)) {
502 1.70 knakahar pba->pba_flags |= PCI_FLAGS_MSI_OKAY;
503 1.70 knakahar pba->pba_flags |= PCI_FLAGS_MSIX_OKAY;
504 1.70 knakahar }
505 1.70 knakahar }
506 1.70 knakahar
507 1.70 knakahar /*
508 1.70 knakahar * Don't enable MSI on a HyperTransport bus. In order to
509 1.70 knakahar * determine that bus 0 is a HyperTransport bus, we look at
510 1.70 knakahar * device 24 function 0, which is the HyperTransport
511 1.70 knakahar * host/primary interface integrated on most 64-bit AMD CPUs.
512 1.70 knakahar * If that device has a HyperTransport capability, bus 0 must
513 1.70 knakahar * be a HyperTransport bus and we disable MSI.
514 1.70 knakahar */
515 1.70 knakahar tag = pci_make_tag(pc, 0, 24, 0);
516 1.70 knakahar if (pci_get_capability(pc, tag, PCI_CAP_LDT, NULL, NULL)) {
517 1.70 knakahar pba->pba_flags &= ~PCI_FLAGS_MSI_OKAY;
518 1.70 knakahar pba->pba_flags &= ~PCI_FLAGS_MSIX_OKAY;
519 1.70 knakahar }
520 1.70 knakahar #endif /* __HAVE_PCI_MSI_MSIX */
521 1.1 fvdl }
522 1.1 fvdl
523 1.1 fvdl int
524 1.18 christos pci_bus_maxdevs(pci_chipset_tag_t pc, int busno)
525 1.1 fvdl {
526 1.1 fvdl /*
527 1.1 fvdl * Bus number is irrelevant. If Configuration Mechanism 2 is in
528 1.1 fvdl * use, can only have devices 0-15 on any bus. If Configuration
529 1.1 fvdl * Mechanism 1 is in use, can have devices 0-32 (i.e. the `normal'
530 1.1 fvdl * range).
531 1.1 fvdl */
532 1.1 fvdl if (pci_mode == 2)
533 1.1 fvdl return (16);
534 1.1 fvdl else
535 1.1 fvdl return (32);
536 1.1 fvdl }
537 1.1 fvdl
538 1.1 fvdl pcitag_t
539 1.18 christos pci_make_tag(pci_chipset_tag_t pc, int bus, int device, int function)
540 1.1 fvdl {
541 1.47 dyoung pci_chipset_tag_t ipc;
542 1.1 fvdl pcitag_t tag;
543 1.1 fvdl
544 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
545 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_MAKE_TAG) == 0)
546 1.47 dyoung continue;
547 1.47 dyoung return (*ipc->pc_ov->ov_make_tag)(ipc->pc_ctx,
548 1.47 dyoung pc, bus, device, function);
549 1.41 dyoung }
550 1.40 dyoung
551 1.1 fvdl switch (pci_mode) {
552 1.1 fvdl case 1:
553 1.38 dyoung if (bus >= 256 || device >= 32 || function >= 8)
554 1.69 christos panic("%s: bad request(%d, %d, %d)", __func__,
555 1.69 christos bus, device, function);
556 1.38 dyoung
557 1.38 dyoung tag.mode1 = PCI_MODE1_ENABLE |
558 1.38 dyoung (bus << 16) | (device << 11) | (function << 8);
559 1.38 dyoung return tag;
560 1.1 fvdl case 2:
561 1.38 dyoung if (bus >= 256 || device >= 16 || function >= 8)
562 1.69 christos panic("%s: bad request(%d, %d, %d)", __func__,
563 1.69 christos bus, device, function);
564 1.38 dyoung
565 1.38 dyoung tag.mode2.port = 0xc000 | (device << 8);
566 1.38 dyoung tag.mode2.enable = 0xf0 | (function << 1);
567 1.38 dyoung tag.mode2.forward = bus;
568 1.38 dyoung return tag;
569 1.1 fvdl default:
570 1.69 christos panic("%s: mode %d not configured", __func__, pci_mode);
571 1.1 fvdl }
572 1.1 fvdl }
573 1.1 fvdl
574 1.1 fvdl void
575 1.18 christos pci_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag,
576 1.17 christos int *bp, int *dp, int *fp)
577 1.1 fvdl {
578 1.47 dyoung pci_chipset_tag_t ipc;
579 1.1 fvdl
580 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
581 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_DECOMPOSE_TAG) == 0)
582 1.47 dyoung continue;
583 1.47 dyoung (*ipc->pc_ov->ov_decompose_tag)(ipc->pc_ctx,
584 1.47 dyoung pc, tag, bp, dp, fp);
585 1.47 dyoung return;
586 1.40 dyoung }
587 1.40 dyoung
588 1.1 fvdl switch (pci_mode) {
589 1.1 fvdl case 1:
590 1.38 dyoung if (bp != NULL)
591 1.38 dyoung *bp = (tag.mode1 >> 16) & 0xff;
592 1.38 dyoung if (dp != NULL)
593 1.38 dyoung *dp = (tag.mode1 >> 11) & 0x1f;
594 1.38 dyoung if (fp != NULL)
595 1.38 dyoung *fp = (tag.mode1 >> 8) & 0x7;
596 1.38 dyoung return;
597 1.1 fvdl case 2:
598 1.38 dyoung if (bp != NULL)
599 1.38 dyoung *bp = tag.mode2.forward & 0xff;
600 1.38 dyoung if (dp != NULL)
601 1.38 dyoung *dp = (tag.mode2.port >> 8) & 0xf;
602 1.38 dyoung if (fp != NULL)
603 1.38 dyoung *fp = (tag.mode2.enable >> 1) & 0x7;
604 1.38 dyoung return;
605 1.1 fvdl default:
606 1.69 christos panic("%s: mode %d not configured", __func__, pci_mode);
607 1.1 fvdl }
608 1.1 fvdl }
609 1.1 fvdl
610 1.1 fvdl pcireg_t
611 1.43 dyoung pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
612 1.1 fvdl {
613 1.47 dyoung pci_chipset_tag_t ipc;
614 1.1 fvdl pcireg_t data;
615 1.42 dyoung struct pci_conf_lock ocl;
616 1.71 msaitoh int dev;
617 1.1 fvdl
618 1.31 dyoung KASSERT((reg & 0x3) == 0);
619 1.40 dyoung
620 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
621 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_CONF_READ) == 0)
622 1.47 dyoung continue;
623 1.47 dyoung return (*ipc->pc_ov->ov_conf_read)(ipc->pc_ctx, pc, tag, reg);
624 1.41 dyoung }
625 1.40 dyoung
626 1.71 msaitoh pci_decompose_tag(pc, tag, NULL, &dev, NULL);
627 1.71 msaitoh if (__predict_false(pci_mode == 2 && dev >= 16))
628 1.71 msaitoh return (pcireg_t) -1;
629 1.71 msaitoh
630 1.71 msaitoh if (reg < 0)
631 1.71 msaitoh return (pcireg_t) -1;
632 1.71 msaitoh if (reg >= PCI_CONF_SIZE) {
633 1.71 msaitoh #if NACPICA > 0 && !defined(NO_PCI_EXTENDED_CONFIG)
634 1.71 msaitoh if (reg >= PCI_EXTCONF_SIZE)
635 1.71 msaitoh return (pcireg_t) -1;
636 1.71 msaitoh acpimcfg_conf_read(pc, tag, reg, &data);
637 1.71 msaitoh return data;
638 1.71 msaitoh #else
639 1.71 msaitoh return (pcireg_t) -1;
640 1.71 msaitoh #endif
641 1.71 msaitoh }
642 1.71 msaitoh
643 1.42 dyoung pci_conf_lock(&ocl, pci_conf_selector(tag, reg));
644 1.39 dyoung data = inl(pci_conf_port(tag, reg));
645 1.42 dyoung pci_conf_unlock(&ocl);
646 1.39 dyoung return data;
647 1.1 fvdl }
648 1.1 fvdl
649 1.1 fvdl void
650 1.43 dyoung pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
651 1.1 fvdl {
652 1.47 dyoung pci_chipset_tag_t ipc;
653 1.42 dyoung struct pci_conf_lock ocl;
654 1.71 msaitoh int dev;
655 1.1 fvdl
656 1.31 dyoung KASSERT((reg & 0x3) == 0);
657 1.40 dyoung
658 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
659 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_CONF_WRITE) == 0)
660 1.47 dyoung continue;
661 1.47 dyoung (*ipc->pc_ov->ov_conf_write)(ipc->pc_ctx, pc, tag, reg,
662 1.47 dyoung data);
663 1.47 dyoung return;
664 1.40 dyoung }
665 1.40 dyoung
666 1.71 msaitoh pci_decompose_tag(pc, tag, NULL, &dev, NULL);
667 1.71 msaitoh if (__predict_false(pci_mode == 2 && dev >= 16)) {
668 1.71 msaitoh return;
669 1.71 msaitoh }
670 1.71 msaitoh
671 1.71 msaitoh if (reg < 0)
672 1.71 msaitoh return;
673 1.71 msaitoh if (reg >= PCI_CONF_SIZE) {
674 1.71 msaitoh #if NACPICA > 0 && !defined(NO_PCI_EXTENDED_CONFIG)
675 1.71 msaitoh if (reg >= PCI_EXTCONF_SIZE)
676 1.71 msaitoh return;
677 1.71 msaitoh acpimcfg_conf_write(pc, tag, reg, data);
678 1.71 msaitoh #endif
679 1.71 msaitoh return;
680 1.71 msaitoh }
681 1.71 msaitoh
682 1.42 dyoung pci_conf_lock(&ocl, pci_conf_selector(tag, reg));
683 1.39 dyoung outl(pci_conf_port(tag, reg), data);
684 1.42 dyoung pci_conf_unlock(&ocl);
685 1.38 dyoung }
686 1.1 fvdl
687 1.38 dyoung void
688 1.38 dyoung pci_mode_set(int mode)
689 1.38 dyoung {
690 1.38 dyoung KASSERT(pci_mode == -1 || pci_mode == mode);
691 1.1 fvdl
692 1.38 dyoung pci_mode = mode;
693 1.1 fvdl }
694 1.1 fvdl
695 1.1 fvdl int
696 1.33 cegger pci_mode_detect(void)
697 1.1 fvdl {
698 1.33 cegger uint32_t sav, val;
699 1.1 fvdl int i;
700 1.1 fvdl pcireg_t idreg;
701 1.61 gson extern char cpu_brand_string[];
702 1.1 fvdl
703 1.1 fvdl if (pci_mode != -1)
704 1.1 fvdl return pci_mode;
705 1.1 fvdl
706 1.1 fvdl /*
707 1.1 fvdl * We try to divine which configuration mode the host bridge wants.
708 1.1 fvdl */
709 1.1 fvdl
710 1.1 fvdl sav = inl(PCI_MODE1_ADDRESS_REG);
711 1.1 fvdl
712 1.1 fvdl pci_mode = 1; /* assume this for now */
713 1.1 fvdl /*
714 1.1 fvdl * catch some known buggy implementations of mode 1
715 1.1 fvdl */
716 1.27 dyoung for (i = 0; i < __arraycount(pcim1_quirk_tbl); i++) {
717 1.1 fvdl pcitag_t t;
718 1.1 fvdl
719 1.56 jakllsch if (PCI_VENDOR(pcim1_quirk_tbl[i].id) == PCI_VENDOR_INVALID)
720 1.56 jakllsch continue;
721 1.56 jakllsch t.mode1 = pcim1_quirk_tbl[i].tag.mode1;
722 1.56 jakllsch idreg = pci_conf_read(NULL, t, PCI_ID_REG); /* needs "pci_mode" */
723 1.1 fvdl if (idreg == pcim1_quirk_tbl[i].id) {
724 1.1 fvdl #ifdef DEBUG
725 1.67 christos printf("%s: known mode 1 PCI chipset (%08x)\n",
726 1.67 christos __func__, idreg);
727 1.1 fvdl #endif
728 1.1 fvdl return (pci_mode);
729 1.1 fvdl }
730 1.1 fvdl }
731 1.66 sborrill
732 1.67 christos const char *reason, *system_vendor, *system_product;
733 1.67 christos if (memcmp(cpu_brand_string, "QEMU", 4) == 0)
734 1.61 gson /* PR 45671, https://bugs.launchpad.net/qemu/+bug/897771 */
735 1.67 christos reason = "QEMU";
736 1.67 christos else if ((system_vendor = pmf_get_platform("system-vendor")) != NULL &&
737 1.67 christos strcmp(system_vendor, "Xen") == 0 &&
738 1.67 christos (system_product = pmf_get_platform("system-product")) != NULL &&
739 1.67 christos strcmp(system_product, "HVM domU") == 0)
740 1.67 christos reason = "Xen";
741 1.67 christos else
742 1.67 christos reason = NULL;
743 1.67 christos
744 1.67 christos if (reason) {
745 1.61 gson #ifdef DEBUG
746 1.67 christos printf("%s: forcing PCI mode 1 for %s\n", __func__, reason);
747 1.61 gson #endif
748 1.61 gson return (pci_mode);
749 1.61 gson }
750 1.1 fvdl
751 1.1 fvdl /*
752 1.1 fvdl * Strong check for standard compliant mode 1:
753 1.1 fvdl * 1. bit 31 ("enable") can be set
754 1.1 fvdl * 2. byte/word access does not affect register
755 1.1 fvdl */
756 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, PCI_MODE1_ENABLE);
757 1.1 fvdl outb(PCI_MODE1_ADDRESS_REG + 3, 0);
758 1.1 fvdl outw(PCI_MODE1_ADDRESS_REG + 2, 0);
759 1.1 fvdl val = inl(PCI_MODE1_ADDRESS_REG);
760 1.1 fvdl if ((val & 0x80fffffc) != PCI_MODE1_ENABLE) {
761 1.1 fvdl #ifdef DEBUG
762 1.67 christos printf("%s: mode 1 enable failed (%x)\n", __func__, val);
763 1.1 fvdl #endif
764 1.1 fvdl goto not1;
765 1.1 fvdl }
766 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, 0);
767 1.1 fvdl val = inl(PCI_MODE1_ADDRESS_REG);
768 1.1 fvdl if ((val & 0x80fffffc) != 0)
769 1.1 fvdl goto not1;
770 1.1 fvdl return (pci_mode);
771 1.1 fvdl not1:
772 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, sav);
773 1.1 fvdl
774 1.1 fvdl /*
775 1.1 fvdl * This mode 2 check is quite weak (and known to give false
776 1.1 fvdl * positives on some Compaq machines).
777 1.1 fvdl * However, this doesn't matter, because this is the
778 1.1 fvdl * last test, and simply no PCI devices will be found if
779 1.1 fvdl * this happens.
780 1.1 fvdl */
781 1.1 fvdl outb(PCI_MODE2_ENABLE_REG, 0);
782 1.1 fvdl outb(PCI_MODE2_FORWARD_REG, 0);
783 1.1 fvdl if (inb(PCI_MODE2_ENABLE_REG) != 0 ||
784 1.1 fvdl inb(PCI_MODE2_FORWARD_REG) != 0)
785 1.1 fvdl goto not2;
786 1.1 fvdl return (pci_mode = 2);
787 1.1 fvdl not2:
788 1.1 fvdl
789 1.1 fvdl return (pci_mode = 0);
790 1.1 fvdl }
791 1.1 fvdl
792 1.11 sekiya void
793 1.11 sekiya pci_device_foreach(pci_chipset_tag_t pc, int maxbus,
794 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *context)
795 1.11 sekiya {
796 1.11 sekiya pci_device_foreach_min(pc, 0, maxbus, func, context);
797 1.11 sekiya }
798 1.11 sekiya
799 1.11 sekiya void
800 1.11 sekiya pci_device_foreach_min(pci_chipset_tag_t pc, int minbus, int maxbus,
801 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *context)
802 1.11 sekiya {
803 1.11 sekiya const struct pci_quirkdata *qd;
804 1.11 sekiya int bus, device, function, maxdevs, nfuncs;
805 1.11 sekiya pcireg_t id, bhlcr;
806 1.11 sekiya pcitag_t tag;
807 1.11 sekiya
808 1.11 sekiya for (bus = minbus; bus <= maxbus; bus++) {
809 1.11 sekiya maxdevs = pci_bus_maxdevs(pc, bus);
810 1.11 sekiya for (device = 0; device < maxdevs; device++) {
811 1.11 sekiya tag = pci_make_tag(pc, bus, device, 0);
812 1.11 sekiya id = pci_conf_read(pc, tag, PCI_ID_REG);
813 1.11 sekiya
814 1.11 sekiya /* Invalid vendor ID value? */
815 1.11 sekiya if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
816 1.11 sekiya continue;
817 1.11 sekiya /* XXX Not invalid, but we've done this ~forever. */
818 1.11 sekiya if (PCI_VENDOR(id) == 0)
819 1.11 sekiya continue;
820 1.11 sekiya
821 1.11 sekiya qd = pci_lookup_quirkdata(PCI_VENDOR(id),
822 1.11 sekiya PCI_PRODUCT(id));
823 1.11 sekiya
824 1.11 sekiya bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
825 1.11 sekiya if (PCI_HDRTYPE_MULTIFN(bhlcr) ||
826 1.11 sekiya (qd != NULL &&
827 1.55 jakllsch (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0))
828 1.11 sekiya nfuncs = 8;
829 1.11 sekiya else
830 1.11 sekiya nfuncs = 1;
831 1.11 sekiya
832 1.11 sekiya for (function = 0; function < nfuncs; function++) {
833 1.11 sekiya tag = pci_make_tag(pc, bus, device, function);
834 1.11 sekiya id = pci_conf_read(pc, tag, PCI_ID_REG);
835 1.11 sekiya
836 1.11 sekiya /* Invalid vendor ID value? */
837 1.11 sekiya if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
838 1.11 sekiya continue;
839 1.11 sekiya /*
840 1.11 sekiya * XXX Not invalid, but we've done this
841 1.11 sekiya * ~forever.
842 1.11 sekiya */
843 1.11 sekiya if (PCI_VENDOR(id) == 0)
844 1.11 sekiya continue;
845 1.11 sekiya (*func)(pc, tag, context);
846 1.11 sekiya }
847 1.11 sekiya }
848 1.11 sekiya }
849 1.11 sekiya }
850 1.11 sekiya
851 1.11 sekiya void
852 1.11 sekiya pci_bridge_foreach(pci_chipset_tag_t pc, int minbus, int maxbus,
853 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *ctx)
854 1.11 sekiya {
855 1.11 sekiya struct pci_bridge_hook_arg bridge_hook;
856 1.11 sekiya
857 1.11 sekiya bridge_hook.func = func;
858 1.55 jakllsch bridge_hook.arg = ctx;
859 1.11 sekiya
860 1.11 sekiya pci_device_foreach_min(pc, minbus, maxbus, pci_bridge_hook,
861 1.55 jakllsch &bridge_hook);
862 1.11 sekiya }
863 1.11 sekiya
864 1.11 sekiya static void
865 1.11 sekiya pci_bridge_hook(pci_chipset_tag_t pc, pcitag_t tag, void *ctx)
866 1.11 sekiya {
867 1.11 sekiya struct pci_bridge_hook_arg *bridge_hook = (void *)ctx;
868 1.11 sekiya pcireg_t reg;
869 1.11 sekiya
870 1.11 sekiya reg = pci_conf_read(pc, tag, PCI_CLASS_REG);
871 1.11 sekiya if (PCI_CLASS(reg) == PCI_CLASS_BRIDGE &&
872 1.55 jakllsch (PCI_SUBCLASS(reg) == PCI_SUBCLASS_BRIDGE_PCI ||
873 1.11 sekiya PCI_SUBCLASS(reg) == PCI_SUBCLASS_BRIDGE_CARDBUS)) {
874 1.11 sekiya (*bridge_hook->func)(pc, tag, bridge_hook->arg);
875 1.11 sekiya }
876 1.11 sekiya }
877 1.43 dyoung
878 1.43 dyoung static const void *
879 1.43 dyoung bit_to_function_pointer(const struct pci_overrides *ov, uint64_t bit)
880 1.43 dyoung {
881 1.43 dyoung switch (bit) {
882 1.43 dyoung case PCI_OVERRIDE_CONF_READ:
883 1.43 dyoung return ov->ov_conf_read;
884 1.43 dyoung case PCI_OVERRIDE_CONF_WRITE:
885 1.43 dyoung return ov->ov_conf_write;
886 1.43 dyoung case PCI_OVERRIDE_INTR_MAP:
887 1.43 dyoung return ov->ov_intr_map;
888 1.43 dyoung case PCI_OVERRIDE_INTR_STRING:
889 1.43 dyoung return ov->ov_intr_string;
890 1.43 dyoung case PCI_OVERRIDE_INTR_EVCNT:
891 1.43 dyoung return ov->ov_intr_evcnt;
892 1.43 dyoung case PCI_OVERRIDE_INTR_ESTABLISH:
893 1.43 dyoung return ov->ov_intr_establish;
894 1.43 dyoung case PCI_OVERRIDE_INTR_DISESTABLISH:
895 1.43 dyoung return ov->ov_intr_disestablish;
896 1.43 dyoung case PCI_OVERRIDE_MAKE_TAG:
897 1.43 dyoung return ov->ov_make_tag;
898 1.43 dyoung case PCI_OVERRIDE_DECOMPOSE_TAG:
899 1.43 dyoung return ov->ov_decompose_tag;
900 1.43 dyoung default:
901 1.43 dyoung return NULL;
902 1.43 dyoung }
903 1.43 dyoung }
904 1.43 dyoung
905 1.43 dyoung void
906 1.43 dyoung pci_chipset_tag_destroy(pci_chipset_tag_t pc)
907 1.43 dyoung {
908 1.43 dyoung kmem_free(pc, sizeof(struct pci_chipset_tag));
909 1.43 dyoung }
910 1.43 dyoung
911 1.43 dyoung int
912 1.43 dyoung pci_chipset_tag_create(pci_chipset_tag_t opc, const uint64_t present,
913 1.43 dyoung const struct pci_overrides *ov, void *ctx, pci_chipset_tag_t *pcp)
914 1.43 dyoung {
915 1.43 dyoung uint64_t bit, bits, nbits;
916 1.43 dyoung pci_chipset_tag_t pc;
917 1.43 dyoung const void *fp;
918 1.43 dyoung
919 1.43 dyoung if (ov == NULL || present == 0)
920 1.43 dyoung return EINVAL;
921 1.43 dyoung
922 1.43 dyoung pc = kmem_alloc(sizeof(struct pci_chipset_tag), KM_SLEEP);
923 1.43 dyoung
924 1.43 dyoung if (pc == NULL)
925 1.43 dyoung return ENOMEM;
926 1.43 dyoung
927 1.43 dyoung pc->pc_super = opc;
928 1.43 dyoung
929 1.43 dyoung for (bits = present; bits != 0; bits = nbits) {
930 1.43 dyoung nbits = bits & (bits - 1);
931 1.43 dyoung bit = nbits ^ bits;
932 1.43 dyoung if ((fp = bit_to_function_pointer(ov, bit)) == NULL) {
933 1.51 dyoung #ifdef DEBUG
934 1.43 dyoung printf("%s: missing bit %" PRIx64 "\n", __func__, bit);
935 1.51 dyoung #endif
936 1.43 dyoung goto einval;
937 1.43 dyoung }
938 1.43 dyoung }
939 1.43 dyoung
940 1.43 dyoung pc->pc_ov = ov;
941 1.43 dyoung pc->pc_present = present;
942 1.43 dyoung pc->pc_ctx = ctx;
943 1.43 dyoung
944 1.43 dyoung *pcp = pc;
945 1.43 dyoung
946 1.43 dyoung return 0;
947 1.43 dyoung einval:
948 1.43 dyoung kmem_free(pc, sizeof(struct pci_chipset_tag));
949 1.43 dyoung return EINVAL;
950 1.43 dyoung }
951 1.52 dyoung
952 1.52 dyoung static void
953 1.52 dyoung x86_genfb_set_mapreg(void *opaque, int index, int r, int g, int b)
954 1.52 dyoung {
955 1.57 jakllsch outb(IO_VGA + VGA_DAC_ADDRW, index);
956 1.57 jakllsch outb(IO_VGA + VGA_DAC_PALETTE, (uint8_t)r >> 2);
957 1.57 jakllsch outb(IO_VGA + VGA_DAC_PALETTE, (uint8_t)g >> 2);
958 1.57 jakllsch outb(IO_VGA + VGA_DAC_PALETTE, (uint8_t)b >> 2);
959 1.52 dyoung }
960 1.52 dyoung
961 1.52 dyoung static bool
962 1.52 dyoung x86_genfb_setmode(struct genfb_softc *sc, int newmode)
963 1.52 dyoung {
964 1.52 dyoung #if NGENFB > 0
965 1.68 christos # if NACPICA > 0 && defined(VGA_POST)
966 1.52 dyoung static int curmode = WSDISPLAYIO_MODE_EMUL;
967 1.68 christos # endif
968 1.52 dyoung
969 1.52 dyoung switch (newmode) {
970 1.52 dyoung case WSDISPLAYIO_MODE_EMUL:
971 1.52 dyoung x86_genfb_mtrr_init(sc->sc_fboffset,
972 1.52 dyoung sc->sc_height * sc->sc_stride);
973 1.68 christos # if NACPICA > 0 && defined(VGA_POST)
974 1.52 dyoung if (curmode != newmode) {
975 1.52 dyoung if (vga_posth != NULL && acpi_md_vesa_modenum != 0) {
976 1.52 dyoung vga_post_set_vbe(vga_posth,
977 1.52 dyoung acpi_md_vesa_modenum);
978 1.52 dyoung }
979 1.52 dyoung }
980 1.68 christos # endif
981 1.52 dyoung break;
982 1.52 dyoung }
983 1.52 dyoung
984 1.68 christos # if NACPICA > 0 && defined(VGA_POST)
985 1.52 dyoung curmode = newmode;
986 1.68 christos # endif
987 1.52 dyoung #endif
988 1.52 dyoung return true;
989 1.52 dyoung }
990 1.52 dyoung
991 1.52 dyoung static bool
992 1.52 dyoung x86_genfb_suspend(device_t dev, const pmf_qual_t *qual)
993 1.52 dyoung {
994 1.52 dyoung return true;
995 1.52 dyoung }
996 1.52 dyoung
997 1.52 dyoung static bool
998 1.52 dyoung x86_genfb_resume(device_t dev, const pmf_qual_t *qual)
999 1.52 dyoung {
1000 1.52 dyoung #if NGENFB > 0
1001 1.52 dyoung struct pci_genfb_softc *psc = device_private(dev);
1002 1.52 dyoung
1003 1.52 dyoung #if NACPICA > 0 && defined(VGA_POST)
1004 1.52 dyoung if (vga_posth != NULL && acpi_md_vbios_reset == 2) {
1005 1.52 dyoung vga_post_call(vga_posth);
1006 1.52 dyoung if (acpi_md_vesa_modenum != 0)
1007 1.52 dyoung vga_post_set_vbe(vga_posth, acpi_md_vesa_modenum);
1008 1.52 dyoung }
1009 1.52 dyoung #endif
1010 1.52 dyoung genfb_restore_palette(&psc->sc_gen);
1011 1.52 dyoung #endif
1012 1.52 dyoung
1013 1.52 dyoung return true;
1014 1.52 dyoung }
1015 1.52 dyoung
1016 1.52 dyoung device_t
1017 1.52 dyoung device_pci_register(device_t dev, void *aux)
1018 1.52 dyoung {
1019 1.52 dyoung static bool found_console = false;
1020 1.52 dyoung
1021 1.52 dyoung device_pci_props_register(dev, aux);
1022 1.52 dyoung
1023 1.52 dyoung /*
1024 1.52 dyoung * Handle network interfaces here, the attachment information is
1025 1.52 dyoung * not available driver-independently later.
1026 1.52 dyoung *
1027 1.52 dyoung * For disks, there is nothing useful available at attach time.
1028 1.52 dyoung */
1029 1.52 dyoung if (device_class(dev) == DV_IFNET) {
1030 1.52 dyoung struct btinfo_netif *bin = lookup_bootinfo(BTINFO_NETIF);
1031 1.52 dyoung if (bin == NULL)
1032 1.52 dyoung return NULL;
1033 1.52 dyoung
1034 1.52 dyoung /*
1035 1.52 dyoung * We don't check the driver name against the device name
1036 1.52 dyoung * passed by the boot ROM. The ROM should stay usable if
1037 1.52 dyoung * the driver becomes obsolete. The physical attachment
1038 1.52 dyoung * information (checked below) must be sufficient to
1039 1.55 jakllsch * identify the device.
1040 1.52 dyoung */
1041 1.52 dyoung if (bin->bus == BI_BUS_PCI &&
1042 1.52 dyoung device_is_a(device_parent(dev), "pci")) {
1043 1.52 dyoung struct pci_attach_args *paa = aux;
1044 1.52 dyoung int b, d, f;
1045 1.52 dyoung
1046 1.52 dyoung /*
1047 1.52 dyoung * Calculate BIOS representation of:
1048 1.52 dyoung *
1049 1.52 dyoung * <bus,device,function>
1050 1.52 dyoung *
1051 1.52 dyoung * and compare.
1052 1.52 dyoung */
1053 1.52 dyoung pci_decompose_tag(paa->pa_pc, paa->pa_tag, &b, &d, &f);
1054 1.52 dyoung if (bin->addr.tag == ((b << 8) | (d << 3) | f))
1055 1.52 dyoung return dev;
1056 1.52 dyoung }
1057 1.52 dyoung }
1058 1.52 dyoung if (device_parent(dev) && device_is_a(device_parent(dev), "pci") &&
1059 1.52 dyoung found_console == false) {
1060 1.52 dyoung struct btinfo_framebuffer *fbinfo;
1061 1.52 dyoung struct pci_attach_args *pa = aux;
1062 1.52 dyoung prop_dictionary_t dict;
1063 1.52 dyoung
1064 1.52 dyoung if (PCI_CLASS(pa->pa_class) == PCI_CLASS_DISPLAY) {
1065 1.52 dyoung #if NWSDISPLAY > 0 && NGENFB > 0
1066 1.52 dyoung extern struct vcons_screen x86_genfb_console_screen;
1067 1.52 dyoung struct rasops_info *ri;
1068 1.52 dyoung
1069 1.52 dyoung ri = &x86_genfb_console_screen.scr_ri;
1070 1.52 dyoung #endif
1071 1.52 dyoung
1072 1.52 dyoung fbinfo = lookup_bootinfo(BTINFO_FRAMEBUFFER);
1073 1.52 dyoung dict = device_properties(dev);
1074 1.52 dyoung /*
1075 1.52 dyoung * framebuffer drivers other than genfb can work
1076 1.52 dyoung * without the address property
1077 1.52 dyoung */
1078 1.52 dyoung if (fbinfo != NULL) {
1079 1.52 dyoung if (fbinfo->physaddr != 0) {
1080 1.52 dyoung prop_dictionary_set_uint32(dict, "width",
1081 1.52 dyoung fbinfo->width);
1082 1.52 dyoung prop_dictionary_set_uint32(dict, "height",
1083 1.52 dyoung fbinfo->height);
1084 1.52 dyoung prop_dictionary_set_uint8(dict, "depth",
1085 1.52 dyoung fbinfo->depth);
1086 1.52 dyoung prop_dictionary_set_uint16(dict, "linebytes",
1087 1.52 dyoung fbinfo->stride);
1088 1.52 dyoung
1089 1.52 dyoung prop_dictionary_set_uint64(dict, "address",
1090 1.52 dyoung fbinfo->physaddr);
1091 1.52 dyoung #if NWSDISPLAY > 0 && NGENFB > 0
1092 1.52 dyoung if (ri->ri_bits != NULL) {
1093 1.52 dyoung prop_dictionary_set_uint64(dict,
1094 1.52 dyoung "virtual_address",
1095 1.60 macallan (vaddr_t)ri->ri_origbits);
1096 1.52 dyoung }
1097 1.52 dyoung #endif
1098 1.52 dyoung }
1099 1.52 dyoung #if notyet
1100 1.52 dyoung prop_dictionary_set_bool(dict, "splash",
1101 1.52 dyoung fbinfo->flags & BI_FB_SPLASH ?
1102 1.52 dyoung true : false);
1103 1.52 dyoung #endif
1104 1.52 dyoung if (fbinfo->depth == 8) {
1105 1.52 dyoung gfb_cb.gcc_cookie = NULL;
1106 1.55 jakllsch gfb_cb.gcc_set_mapreg =
1107 1.52 dyoung x86_genfb_set_mapreg;
1108 1.52 dyoung prop_dictionary_set_uint64(dict,
1109 1.52 dyoung "cmap_callback",
1110 1.52 dyoung (uint64_t)(uintptr_t)&gfb_cb);
1111 1.52 dyoung }
1112 1.52 dyoung if (fbinfo->physaddr != 0) {
1113 1.52 dyoung mode_cb.gmc_setmode = x86_genfb_setmode;
1114 1.52 dyoung prop_dictionary_set_uint64(dict,
1115 1.52 dyoung "mode_callback",
1116 1.52 dyoung (uint64_t)(uintptr_t)&mode_cb);
1117 1.52 dyoung }
1118 1.52 dyoung
1119 1.52 dyoung #if NWSDISPLAY > 0 && NGENFB > 0
1120 1.52 dyoung if (device_is_a(dev, "genfb")) {
1121 1.52 dyoung x86_genfb_set_console_dev(dev);
1122 1.52 dyoung #ifdef DDB
1123 1.52 dyoung db_trap_callback =
1124 1.52 dyoung x86_genfb_ddb_trap_callback;
1125 1.52 dyoung #endif
1126 1.52 dyoung }
1127 1.52 dyoung #endif
1128 1.52 dyoung }
1129 1.65 jakllsch #if 1 && NWSDISPLAY > 0 && NGENFB > 0
1130 1.65 jakllsch /* XXX */
1131 1.65 jakllsch if (device_is_a(dev, "genfb")) {
1132 1.65 jakllsch prop_dictionary_set_bool(dict, "is_console",
1133 1.65 jakllsch genfb_is_console());
1134 1.65 jakllsch } else
1135 1.65 jakllsch #endif
1136 1.52 dyoung prop_dictionary_set_bool(dict, "is_console", true);
1137 1.60 macallan
1138 1.52 dyoung prop_dictionary_set_bool(dict, "clear-screen", false);
1139 1.52 dyoung #if NWSDISPLAY > 0 && NGENFB > 0
1140 1.52 dyoung prop_dictionary_set_uint16(dict, "cursor-row",
1141 1.52 dyoung x86_genfb_console_screen.scr_ri.ri_crow);
1142 1.52 dyoung #endif
1143 1.52 dyoung #if notyet
1144 1.52 dyoung prop_dictionary_set_bool(dict, "splash",
1145 1.52 dyoung fbinfo->flags & BI_FB_SPLASH ? true : false);
1146 1.52 dyoung #endif
1147 1.52 dyoung pmf_cb.gpc_suspend = x86_genfb_suspend;
1148 1.52 dyoung pmf_cb.gpc_resume = x86_genfb_resume;
1149 1.52 dyoung prop_dictionary_set_uint64(dict,
1150 1.52 dyoung "pmf_callback", (uint64_t)(uintptr_t)&pmf_cb);
1151 1.52 dyoung #ifdef VGA_POST
1152 1.52 dyoung vga_posth = vga_post_init(pa->pa_bus, pa->pa_device,
1153 1.52 dyoung pa->pa_function);
1154 1.52 dyoung #endif
1155 1.52 dyoung found_console = true;
1156 1.52 dyoung return NULL;
1157 1.52 dyoung }
1158 1.52 dyoung }
1159 1.52 dyoung return NULL;
1160 1.52 dyoung }
1161 1.58 soren
1162 1.64 msaitoh #ifndef PUC_CNBUS
1163 1.64 msaitoh #define PUC_CNBUS 0
1164 1.64 msaitoh #endif
1165 1.64 msaitoh
1166 1.58 soren #if NCOM > 0
1167 1.58 soren int
1168 1.64 msaitoh cpu_puc_cnprobe(struct consdev *cn, struct pci_attach_args *pa)
1169 1.58 soren {
1170 1.58 soren pci_mode_detect();
1171 1.58 soren pa->pa_iot = x86_bus_space_io;
1172 1.64 msaitoh pa->pa_memt = x86_bus_space_mem;
1173 1.58 soren pa->pa_pc = 0;
1174 1.64 msaitoh pa->pa_tag = pci_make_tag(0, PUC_CNBUS, pci_bus_maxdevs(NULL, 0) - 1,
1175 1.64 msaitoh 0);
1176 1.64 msaitoh
1177 1.58 soren return 0;
1178 1.58 soren }
1179 1.58 soren #endif
1180