pci_machdep.c revision 1.94 1 1.94 msaitoh /* $NetBSD: pci_machdep.c,v 1.94 2023/08/07 06:23:39 msaitoh Exp $ */
2 1.1 fvdl
3 1.1 fvdl /*-
4 1.1 fvdl * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 fvdl * All rights reserved.
6 1.1 fvdl *
7 1.1 fvdl * This code is derived from software contributed to The NetBSD Foundation
8 1.1 fvdl * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 fvdl * NASA Ames Research Center.
10 1.1 fvdl *
11 1.1 fvdl * Redistribution and use in source and binary forms, with or without
12 1.1 fvdl * modification, are permitted provided that the following conditions
13 1.1 fvdl * are met:
14 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
15 1.1 fvdl * notice, this list of conditions and the following disclaimer.
16 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
18 1.1 fvdl * documentation and/or other materials provided with the distribution.
19 1.1 fvdl *
20 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 fvdl * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 fvdl * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 fvdl * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 fvdl * POSSIBILITY OF SUCH DAMAGE.
31 1.1 fvdl */
32 1.1 fvdl
33 1.1 fvdl /*
34 1.1 fvdl * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved.
35 1.1 fvdl * Copyright (c) 1994 Charles M. Hannum. All rights reserved.
36 1.1 fvdl *
37 1.1 fvdl * Redistribution and use in source and binary forms, with or without
38 1.1 fvdl * modification, are permitted provided that the following conditions
39 1.1 fvdl * are met:
40 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
41 1.1 fvdl * notice, this list of conditions and the following disclaimer.
42 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
43 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
44 1.1 fvdl * documentation and/or other materials provided with the distribution.
45 1.1 fvdl * 3. All advertising materials mentioning features or use of this software
46 1.1 fvdl * must display the following acknowledgement:
47 1.1 fvdl * This product includes software developed by Charles M. Hannum.
48 1.1 fvdl * 4. The name of the author may not be used to endorse or promote products
49 1.1 fvdl * derived from this software without specific prior written permission.
50 1.1 fvdl *
51 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
52 1.1 fvdl * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
53 1.1 fvdl * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
54 1.1 fvdl * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
55 1.1 fvdl * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
56 1.1 fvdl * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 1.1 fvdl * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 1.1 fvdl * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 1.1 fvdl * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
60 1.1 fvdl * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 1.1 fvdl */
62 1.1 fvdl
63 1.1 fvdl /*
64 1.1 fvdl * Machine-specific functions for PCI autoconfiguration.
65 1.1 fvdl *
66 1.1 fvdl * On PCs, there are two methods of generating PCI configuration cycles.
67 1.1 fvdl * We try to detect the appropriate mechanism for this machine and set
68 1.1 fvdl * up a few function pointers to access the correct method directly.
69 1.1 fvdl *
70 1.1 fvdl * The configuration method can be hard-coded in the config file by
71 1.1 fvdl * using `options PCI_CONF_MODE=N', where `N' is the configuration mode
72 1.55 jakllsch * as defined in section 3.6.4.1, `Generating Configuration Cycles'.
73 1.1 fvdl */
74 1.1 fvdl
75 1.1 fvdl #include <sys/cdefs.h>
76 1.94 msaitoh __KERNEL_RCSID(0, "$NetBSD: pci_machdep.c,v 1.94 2023/08/07 06:23:39 msaitoh Exp $");
77 1.1 fvdl
78 1.1 fvdl #include <sys/types.h>
79 1.1 fvdl #include <sys/param.h>
80 1.1 fvdl #include <sys/time.h>
81 1.1 fvdl #include <sys/systm.h>
82 1.1 fvdl #include <sys/errno.h>
83 1.1 fvdl #include <sys/device.h>
84 1.29 ad #include <sys/bus.h>
85 1.42 dyoung #include <sys/cpu.h>
86 1.43 dyoung #include <sys/kmem.h>
87 1.1 fvdl
88 1.1 fvdl #include <uvm/uvm_extern.h>
89 1.1 fvdl
90 1.10 yamt #include <machine/bus_private.h>
91 1.1 fvdl
92 1.1 fvdl #include <machine/pio.h>
93 1.30 ad #include <machine/lock.h>
94 1.1 fvdl
95 1.3 fvdl #include <dev/isa/isareg.h>
96 1.1 fvdl #include <dev/isa/isavar.h>
97 1.1 fvdl #include <dev/pci/pcivar.h>
98 1.1 fvdl #include <dev/pci/pcireg.h>
99 1.43 dyoung #include <dev/pci/pccbbreg.h>
100 1.1 fvdl #include <dev/pci/pcidevs.h>
101 1.80 nonaka #include <dev/pci/ppbvar.h>
102 1.52 dyoung #include <dev/pci/genfb_pcivar.h>
103 1.52 dyoung
104 1.52 dyoung #include <dev/wsfb/genfbvar.h>
105 1.52 dyoung #include <arch/x86/include/genfb_machdep.h>
106 1.52 dyoung #include <dev/ic/vgareg.h>
107 1.1 fvdl
108 1.37 jmcneill #include "acpica.h"
109 1.52 dyoung #include "genfb.h"
110 1.52 dyoung #include "isa.h"
111 1.52 dyoung #include "opt_acpi.h"
112 1.52 dyoung #include "opt_ddb.h"
113 1.14 bouyer #include "opt_mpbios.h"
114 1.64 msaitoh #include "opt_puc.h"
115 1.52 dyoung #include "opt_vga.h"
116 1.52 dyoung #include "pci.h"
117 1.52 dyoung #include "wsdisplay.h"
118 1.58 soren #include "com.h"
119 1.52 dyoung
120 1.52 dyoung #ifdef DDB
121 1.52 dyoung #include <machine/db_machdep.h>
122 1.52 dyoung #include <ddb/db_sym.h>
123 1.52 dyoung #include <ddb/db_extern.h>
124 1.52 dyoung #endif
125 1.52 dyoung
126 1.52 dyoung #ifdef VGA_POST
127 1.52 dyoung #include <x86/vga_post.h>
128 1.52 dyoung #endif
129 1.52 dyoung
130 1.70 knakahar #include <x86/cpuvar.h>
131 1.70 knakahar
132 1.52 dyoung #include <machine/autoconf.h>
133 1.52 dyoung #include <machine/bootinfo.h>
134 1.14 bouyer
135 1.14 bouyer #ifdef MPBIOS
136 1.14 bouyer #include <machine/mpbiosvar.h>
137 1.14 bouyer #endif
138 1.14 bouyer
139 1.37 jmcneill #if NACPICA > 0
140 1.14 bouyer #include <machine/mpacpi.h>
141 1.71 msaitoh #if !defined(NO_PCI_EXTENDED_CONFIG)
142 1.71 msaitoh #include <dev/acpi/acpivar.h>
143 1.71 msaitoh #include <dev/acpi/acpi_mcfg.h>
144 1.71 msaitoh #endif
145 1.14 bouyer #endif
146 1.14 bouyer
147 1.16 christos #include <machine/mpconfig.h>
148 1.16 christos
149 1.58 soren #if NCOM > 0
150 1.58 soren #include <dev/pci/puccn.h>
151 1.58 soren #endif
152 1.58 soren
153 1.84 cherry #ifndef XENPV
154 1.80 nonaka #include <x86/efi.h>
155 1.80 nonaka #endif
156 1.80 nonaka
157 1.1 fvdl #include "opt_pci_conf_mode.h"
158 1.1 fvdl
159 1.38 dyoung #ifdef PCI_CONF_MODE
160 1.38 dyoung #if (PCI_CONF_MODE == 1) || (PCI_CONF_MODE == 2)
161 1.38 dyoung static int pci_mode = PCI_CONF_MODE;
162 1.38 dyoung #else
163 1.38 dyoung #error Invalid PCI configuration mode.
164 1.38 dyoung #endif
165 1.38 dyoung #else
166 1.38 dyoung static int pci_mode = -1;
167 1.38 dyoung #endif
168 1.1 fvdl
169 1.42 dyoung struct pci_conf_lock {
170 1.42 dyoung uint32_t cl_cpuno; /* 0: unlocked
171 1.42 dyoung * 1 + n: locked by CPU n (0 <= n)
172 1.42 dyoung */
173 1.42 dyoung uint32_t cl_sel; /* the address that's being read. */
174 1.42 dyoung };
175 1.42 dyoung
176 1.42 dyoung static void pci_conf_unlock(struct pci_conf_lock *);
177 1.42 dyoung static uint32_t pci_conf_selector(pcitag_t, int);
178 1.42 dyoung static unsigned int pci_conf_port(pcitag_t, int);
179 1.42 dyoung static void pci_conf_select(uint32_t);
180 1.42 dyoung static void pci_conf_lock(struct pci_conf_lock *, uint32_t);
181 1.11 sekiya static void pci_bridge_hook(pci_chipset_tag_t, pcitag_t, void *);
182 1.11 sekiya struct pci_bridge_hook_arg {
183 1.55 jakllsch void (*func)(pci_chipset_tag_t, pcitag_t, void *);
184 1.55 jakllsch void *arg;
185 1.55 jakllsch };
186 1.11 sekiya
187 1.1 fvdl #define PCI_MODE1_ENABLE 0x80000000UL
188 1.1 fvdl #define PCI_MODE1_ADDRESS_REG 0x0cf8
189 1.1 fvdl #define PCI_MODE1_DATA_REG 0x0cfc
190 1.1 fvdl
191 1.1 fvdl #define PCI_MODE2_ENABLE_REG 0x0cf8
192 1.1 fvdl #define PCI_MODE2_FORWARD_REG 0x0cfa
193 1.1 fvdl
194 1.56 jakllsch #define _tag(b, d, f) \
195 1.56 jakllsch {.mode1 = PCI_MODE1_ENABLE | ((b) << 16) | ((d) << 11) | ((f) << 8)}
196 1.1 fvdl #define _qe(bus, dev, fcn, vend, prod) \
197 1.56 jakllsch {_tag(bus, dev, fcn), PCI_ID_CODE(vend, prod)}
198 1.56 jakllsch const struct {
199 1.56 jakllsch pcitag_t tag;
200 1.1 fvdl pcireg_t id;
201 1.1 fvdl } pcim1_quirk_tbl[] = {
202 1.56 jakllsch _qe(0, 0, 0, PCI_VENDOR_INVALID, 0x0000), /* patchable */
203 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX1),
204 1.1 fvdl /* XXX Triflex2 not tested */
205 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX2),
206 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_TRIFLEX4),
207 1.82 jakllsch #if 0
208 1.1 fvdl /* Triton needed for Connectix Virtual PC */
209 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437FX),
210 1.1 fvdl /* Connectix Virtual PC 5 has a 440BX */
211 1.1 fvdl _qe(0, 0, 0, PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX_NOAGP),
212 1.15 soren /* Parallels Desktop for Mac */
213 1.15 soren _qe(0, 2, 0, PCI_VENDOR_PARALLELS, PCI_PRODUCT_PARALLELS_VIDEO),
214 1.15 soren _qe(0, 3, 0, PCI_VENDOR_PARALLELS, PCI_PRODUCT_PARALLELS_TOOLS),
215 1.36 drochner /* SIS 740 */
216 1.36 drochner _qe(0, 0, 0, PCI_VENDOR_SIS, PCI_PRODUCT_SIS_740),
217 1.12 christos /* SIS 741 */
218 1.12 christos _qe(0, 0, 0, PCI_VENDOR_SIS, PCI_PRODUCT_SIS_741),
219 1.54 tsutsui /* VIA Technologies VX900 */
220 1.56 jakllsch _qe(0, 0, 0, PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VX900_HB)
221 1.82 jakllsch #endif
222 1.1 fvdl };
223 1.56 jakllsch #undef _tag
224 1.1 fvdl #undef _qe
225 1.1 fvdl
226 1.70 knakahar /* arch/xen does not support MSI/MSI-X yet. */
227 1.70 knakahar #ifdef __HAVE_PCI_MSI_MSIX
228 1.70 knakahar #define PCI_QUIRK_DISABLE_MSI 1 /* Neigher MSI nor MSI-X work */
229 1.70 knakahar #define PCI_QUIRK_DISABLE_MSIX 2 /* MSI-X does not work */
230 1.70 knakahar #define PCI_QUIRK_ENABLE_MSI_VM 3 /* Older chipset in VM where MSI and MSI-X works */
231 1.70 knakahar
232 1.70 knakahar #define _dme(vend, prod) \
233 1.70 knakahar { PCI_QUIRK_DISABLE_MSI, PCI_ID_CODE(vend, prod) }
234 1.70 knakahar #define _dmxe(vend, prod) \
235 1.70 knakahar { PCI_QUIRK_DISABLE_MSIX, PCI_ID_CODE(vend, prod) }
236 1.70 knakahar #define _emve(vend, prod) \
237 1.70 knakahar { PCI_QUIRK_ENABLE_MSI_VM, PCI_ID_CODE(vend, prod) }
238 1.70 knakahar const struct {
239 1.70 knakahar int type;
240 1.70 knakahar pcireg_t id;
241 1.70 knakahar } pci_msi_quirk_tbl[] = {
242 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCMC),
243 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437FX),
244 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437MX),
245 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82437VX),
246 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82439HX),
247 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82439TX),
248 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443GX),
249 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443GX_AGP),
250 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82440MX),
251 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82441FX),
252 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX),
253 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX_AGP),
254 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX_NOAGP),
255 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443GX_NOAGP),
256 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443LX),
257 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443LX_AGP),
258 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82810_MCH),
259 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82810E_MCH),
260 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82815_FULL_HUB),
261 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82820_MCH),
262 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82830MP_IO_1),
263 1.70 knakahar _dme(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82840_HB),
264 1.70 knakahar _dme(PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE_PCHB),
265 1.70 knakahar _dme(PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_PCHB),
266 1.70 knakahar _dme(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_SC751_SC),
267 1.70 knakahar _dme(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_SC761_SC),
268 1.70 knakahar _dme(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_SC762_NB),
269 1.70 knakahar
270 1.70 knakahar _emve(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82441FX), /* QEMU */
271 1.70 knakahar _emve(PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82443BX), /* VMWare */
272 1.70 knakahar };
273 1.70 knakahar #undef _dme
274 1.70 knakahar #undef _dmxe
275 1.70 knakahar #undef _emve
276 1.70 knakahar #endif /* __HAVE_PCI_MSI_MSIX */
277 1.70 knakahar
278 1.1 fvdl /*
279 1.1 fvdl * PCI doesn't have any special needs; just use the generic versions
280 1.1 fvdl * of these functions.
281 1.1 fvdl */
282 1.1 fvdl struct x86_bus_dma_tag pci_bus_dma_tag = {
283 1.46 christos ._tag_needs_free = 0,
284 1.3 fvdl #if defined(_LP64) || defined(PAE)
285 1.46 christos ._bounce_thresh = PCI32_DMA_BOUNCE_THRESHOLD,
286 1.46 christos ._bounce_alloc_lo = ISA_DMA_BOUNCE_THRESHOLD,
287 1.46 christos ._bounce_alloc_hi = PCI32_DMA_BOUNCE_THRESHOLD,
288 1.3 fvdl #else
289 1.46 christos ._bounce_thresh = 0,
290 1.46 christos ._bounce_alloc_lo = 0,
291 1.46 christos ._bounce_alloc_hi = 0,
292 1.46 christos #endif
293 1.46 christos ._may_bounce = NULL,
294 1.1 fvdl };
295 1.5 fvdl
296 1.5 fvdl #ifdef _LP64
297 1.5 fvdl struct x86_bus_dma_tag pci_bus_dma64_tag = {
298 1.46 christos ._tag_needs_free = 0,
299 1.46 christos ._bounce_thresh = 0,
300 1.46 christos ._bounce_alloc_lo = 0,
301 1.46 christos ._bounce_alloc_hi = 0,
302 1.46 christos ._may_bounce = NULL,
303 1.5 fvdl };
304 1.5 fvdl #endif
305 1.1 fvdl
306 1.42 dyoung static struct pci_conf_lock cl0 = {
307 1.42 dyoung .cl_cpuno = 0UL
308 1.42 dyoung , .cl_sel = 0UL
309 1.42 dyoung };
310 1.42 dyoung
311 1.42 dyoung static struct pci_conf_lock * const cl = &cl0;
312 1.42 dyoung
313 1.52 dyoung #if NGENFB > 0 && NACPICA > 0 && defined(VGA_POST)
314 1.52 dyoung extern int acpi_md_vbios_reset;
315 1.52 dyoung extern int acpi_md_vesa_modenum;
316 1.52 dyoung #endif
317 1.52 dyoung
318 1.52 dyoung static struct genfb_colormap_callback gfb_cb;
319 1.52 dyoung static struct genfb_pmf_callback pmf_cb;
320 1.52 dyoung static struct genfb_mode_callback mode_cb;
321 1.52 dyoung #ifdef VGA_POST
322 1.52 dyoung static struct vga_post *vga_posth = NULL;
323 1.52 dyoung #endif
324 1.52 dyoung
325 1.42 dyoung static void
326 1.42 dyoung pci_conf_lock(struct pci_conf_lock *ocl, uint32_t sel)
327 1.42 dyoung {
328 1.42 dyoung uint32_t cpuno;
329 1.42 dyoung
330 1.42 dyoung KASSERT(sel != 0);
331 1.42 dyoung
332 1.42 dyoung kpreempt_disable();
333 1.42 dyoung cpuno = cpu_number() + 1;
334 1.42 dyoung /* If the kernel enters pci_conf_lock() through an interrupt
335 1.42 dyoung * handler, then the CPU may already hold the lock.
336 1.42 dyoung *
337 1.42 dyoung * If the CPU does not already hold the lock, spin until
338 1.42 dyoung * we can acquire it.
339 1.42 dyoung */
340 1.42 dyoung if (cpuno == cl->cl_cpuno) {
341 1.42 dyoung ocl->cl_cpuno = cpuno;
342 1.42 dyoung } else {
343 1.83 maxv #ifdef LOCKDEBUG
344 1.83 maxv u_int spins = 0;
345 1.83 maxv #endif
346 1.83 maxv u_int count;
347 1.83 maxv count = SPINLOCK_BACKOFF_MIN;
348 1.44 dyoung
349 1.42 dyoung ocl->cl_cpuno = 0;
350 1.44 dyoung
351 1.44 dyoung while (atomic_cas_32(&cl->cl_cpuno, 0, cpuno) != 0) {
352 1.83 maxv SPINLOCK_BACKOFF(count);
353 1.44 dyoung #ifdef LOCKDEBUG
354 1.44 dyoung if (SPINLOCK_SPINOUT(spins)) {
355 1.44 dyoung panic("%s: cpu %" PRId32
356 1.44 dyoung " spun out waiting for cpu %" PRId32,
357 1.44 dyoung __func__, cpuno, cl->cl_cpuno);
358 1.44 dyoung }
359 1.83 maxv #endif
360 1.44 dyoung }
361 1.42 dyoung }
362 1.42 dyoung
363 1.42 dyoung /* Only one CPU can be here, so an interlocked atomic_swap(3)
364 1.42 dyoung * is not necessary.
365 1.42 dyoung *
366 1.42 dyoung * Evaluating atomic_cas_32_ni()'s argument, cl->cl_sel,
367 1.42 dyoung * and applying atomic_cas_32_ni() is not an atomic operation,
368 1.42 dyoung * however, any interrupt that, in the middle of the
369 1.42 dyoung * operation, modifies cl->cl_sel, will also restore
370 1.42 dyoung * cl->cl_sel. So cl->cl_sel will have the same value when
371 1.42 dyoung * we apply atomic_cas_32_ni() as when we evaluated it,
372 1.42 dyoung * before.
373 1.42 dyoung */
374 1.42 dyoung ocl->cl_sel = atomic_cas_32_ni(&cl->cl_sel, cl->cl_sel, sel);
375 1.42 dyoung pci_conf_select(sel);
376 1.42 dyoung }
377 1.42 dyoung
378 1.42 dyoung static void
379 1.42 dyoung pci_conf_unlock(struct pci_conf_lock *ocl)
380 1.42 dyoung {
381 1.62 christos atomic_cas_32_ni(&cl->cl_sel, cl->cl_sel, ocl->cl_sel);
382 1.42 dyoung pci_conf_select(ocl->cl_sel);
383 1.42 dyoung if (ocl->cl_cpuno != cl->cl_cpuno)
384 1.42 dyoung atomic_cas_32(&cl->cl_cpuno, cl->cl_cpuno, ocl->cl_cpuno);
385 1.42 dyoung kpreempt_enable();
386 1.42 dyoung }
387 1.42 dyoung
388 1.39 dyoung static uint32_t
389 1.39 dyoung pci_conf_selector(pcitag_t tag, int reg)
390 1.39 dyoung {
391 1.39 dyoung static const pcitag_t mode2_mask = {
392 1.39 dyoung .mode2 = {
393 1.39 dyoung .enable = 0xff
394 1.39 dyoung , .forward = 0xff
395 1.39 dyoung }
396 1.39 dyoung };
397 1.39 dyoung
398 1.39 dyoung switch (pci_mode) {
399 1.39 dyoung case 1:
400 1.39 dyoung return tag.mode1 | reg;
401 1.39 dyoung case 2:
402 1.39 dyoung return tag.mode1 & mode2_mask.mode1;
403 1.39 dyoung default:
404 1.69 christos panic("%s: mode %d not configured", __func__, pci_mode);
405 1.39 dyoung }
406 1.39 dyoung }
407 1.39 dyoung
408 1.39 dyoung static unsigned int
409 1.39 dyoung pci_conf_port(pcitag_t tag, int reg)
410 1.39 dyoung {
411 1.39 dyoung switch (pci_mode) {
412 1.39 dyoung case 1:
413 1.39 dyoung return PCI_MODE1_DATA_REG;
414 1.39 dyoung case 2:
415 1.39 dyoung return tag.mode2.port | reg;
416 1.39 dyoung default:
417 1.69 christos panic("%s: mode %d not configured", __func__, pci_mode);
418 1.39 dyoung }
419 1.39 dyoung }
420 1.39 dyoung
421 1.39 dyoung static void
422 1.42 dyoung pci_conf_select(uint32_t sel)
423 1.39 dyoung {
424 1.39 dyoung pcitag_t tag;
425 1.39 dyoung
426 1.39 dyoung switch (pci_mode) {
427 1.39 dyoung case 1:
428 1.42 dyoung outl(PCI_MODE1_ADDRESS_REG, sel);
429 1.39 dyoung return;
430 1.39 dyoung case 2:
431 1.42 dyoung tag.mode1 = sel;
432 1.39 dyoung outb(PCI_MODE2_ENABLE_REG, tag.mode2.enable);
433 1.39 dyoung if (tag.mode2.enable != 0)
434 1.39 dyoung outb(PCI_MODE2_FORWARD_REG, tag.mode2.forward);
435 1.39 dyoung return;
436 1.39 dyoung default:
437 1.69 christos panic("%s: mode %d not configured", __func__, pci_mode);
438 1.39 dyoung }
439 1.39 dyoung }
440 1.39 dyoung
441 1.81 jakllsch static int
442 1.81 jakllsch pci_mode_check(void)
443 1.81 jakllsch {
444 1.81 jakllsch pcireg_t x;
445 1.81 jakllsch pcitag_t t;
446 1.81 jakllsch int device;
447 1.81 jakllsch const int maxdev = pci_bus_maxdevs(NULL, 0);
448 1.81 jakllsch
449 1.81 jakllsch for (device = 0; device < maxdev; device++) {
450 1.81 jakllsch t = pci_make_tag(NULL, 0, device, 0);
451 1.81 jakllsch x = pci_conf_read(NULL, t, PCI_CLASS_REG);
452 1.81 jakllsch if (PCI_CLASS(x) == PCI_CLASS_BRIDGE &&
453 1.81 jakllsch PCI_SUBCLASS(x) == PCI_SUBCLASS_BRIDGE_HOST)
454 1.81 jakllsch return 0;
455 1.81 jakllsch x = pci_conf_read(NULL, t, PCI_ID_REG);
456 1.81 jakllsch switch (PCI_VENDOR(x)) {
457 1.81 jakllsch case PCI_VENDOR_COMPAQ:
458 1.81 jakllsch case PCI_VENDOR_INTEL:
459 1.81 jakllsch case PCI_VENDOR_VIATECH:
460 1.81 jakllsch return 0;
461 1.81 jakllsch }
462 1.81 jakllsch }
463 1.81 jakllsch return -1;
464 1.81 jakllsch }
465 1.70 knakahar #ifdef __HAVE_PCI_MSI_MSIX
466 1.70 knakahar static int
467 1.70 knakahar pci_has_msi_quirk(pcireg_t id, int type)
468 1.70 knakahar {
469 1.70 knakahar int i;
470 1.70 knakahar
471 1.70 knakahar for (i = 0; i < __arraycount(pci_msi_quirk_tbl); i++) {
472 1.70 knakahar if (id == pci_msi_quirk_tbl[i].id &&
473 1.70 knakahar type == pci_msi_quirk_tbl[i].type)
474 1.70 knakahar return 1;
475 1.70 knakahar }
476 1.70 knakahar
477 1.70 knakahar return 0;
478 1.70 knakahar }
479 1.70 knakahar #endif
480 1.70 knakahar
481 1.1 fvdl void
482 1.32 dyoung pci_attach_hook(device_t parent, device_t self, struct pcibus_attach_args *pba)
483 1.1 fvdl {
484 1.70 knakahar #ifdef __HAVE_PCI_MSI_MSIX
485 1.70 knakahar pci_chipset_tag_t pc = pba->pba_pc;
486 1.70 knakahar pcitag_t tag;
487 1.70 knakahar pcireg_t id, class;
488 1.94 msaitoh int i;
489 1.94 msaitoh bool havehb = false;
490 1.70 knakahar #endif
491 1.1 fvdl
492 1.1 fvdl if (pba->pba_bus == 0)
493 1.26 mjf aprint_normal(": configuration mode %d", pci_mode);
494 1.4 fvdl #ifdef MPBIOS
495 1.4 fvdl mpbios_pci_attach_hook(parent, self, pba);
496 1.4 fvdl #endif
497 1.37 jmcneill #if NACPICA > 0
498 1.4 fvdl mpacpi_pci_attach_hook(parent, self, pba);
499 1.4 fvdl #endif
500 1.73 jakllsch #if NACPICA > 0 && !defined(NO_PCI_EXTENDED_CONFIG)
501 1.73 jakllsch acpimcfg_map_bus(self, pba->pba_pc, pba->pba_bus);
502 1.73 jakllsch #endif
503 1.70 knakahar
504 1.70 knakahar #ifdef __HAVE_PCI_MSI_MSIX
505 1.70 knakahar /*
506 1.70 knakahar * In order to decide whether the system supports MSI we look
507 1.94 msaitoh * at the host bridge, which should be device 0 on bus 0.
508 1.94 msaitoh * It is better to not enable MSI on systems that
509 1.70 knakahar * support it than the other way around, so be conservative
510 1.70 knakahar * here. So we don't enable MSI if we don't find a host
511 1.70 knakahar * bridge there. We also deliberately don't enable MSI on
512 1.70 knakahar * chipsets from low-end manifacturers like VIA and SiS.
513 1.70 knakahar */
514 1.94 msaitoh for (i = 0; i <= 7; i++) {
515 1.94 msaitoh tag = pci_make_tag(pc, 0, 0, i);
516 1.94 msaitoh id = pci_conf_read(pc, tag, PCI_ID_REG);
517 1.94 msaitoh class = pci_conf_read(pc, tag, PCI_CLASS_REG);
518 1.94 msaitoh
519 1.94 msaitoh if (PCI_CLASS(class) == PCI_CLASS_BRIDGE &&
520 1.94 msaitoh PCI_SUBCLASS(class) == PCI_SUBCLASS_BRIDGE_HOST) {
521 1.94 msaitoh havehb = true;
522 1.94 msaitoh break;
523 1.94 msaitoh }
524 1.94 msaitoh }
525 1.94 msaitoh if (havehb == false)
526 1.70 knakahar return;
527 1.70 knakahar
528 1.77 msaitoh /* VMware and KVM use old chipset, but they can use MSI/MSI-X */
529 1.77 msaitoh if ((cpu_feature[1] & CPUID2_RAZ)
530 1.77 msaitoh && (pci_has_msi_quirk(id, PCI_QUIRK_ENABLE_MSI_VM))) {
531 1.77 msaitoh pba->pba_flags |= PCI_FLAGS_MSI_OKAY;
532 1.77 msaitoh pba->pba_flags |= PCI_FLAGS_MSIX_OKAY;
533 1.77 msaitoh } else if (pci_has_msi_quirk(id, PCI_QUIRK_DISABLE_MSI)) {
534 1.70 knakahar pba->pba_flags &= ~PCI_FLAGS_MSI_OKAY;
535 1.70 knakahar pba->pba_flags &= ~PCI_FLAGS_MSIX_OKAY;
536 1.76 nonaka aprint_verbose("\n");
537 1.76 nonaka aprint_verbose_dev(self,
538 1.76 nonaka "This pci host supports neither MSI nor MSI-X.");
539 1.70 knakahar } else if (pci_has_msi_quirk(id, PCI_QUIRK_DISABLE_MSIX)) {
540 1.70 knakahar pba->pba_flags |= PCI_FLAGS_MSI_OKAY;
541 1.70 knakahar pba->pba_flags &= ~PCI_FLAGS_MSIX_OKAY;
542 1.76 nonaka aprint_verbose("\n");
543 1.76 nonaka aprint_verbose_dev(self,
544 1.76 nonaka "This pci host does not support MSI-X.");
545 1.89 jmcneill #if NACPICA > 0
546 1.89 jmcneill } else if (acpi_active &&
547 1.89 jmcneill AcpiGbl_FADT.Header.Revision >= 4 &&
548 1.89 jmcneill (AcpiGbl_FADT.BootFlags & ACPI_FADT_NO_MSI) != 0) {
549 1.89 jmcneill pba->pba_flags &= ~PCI_FLAGS_MSI_OKAY;
550 1.89 jmcneill pba->pba_flags &= ~PCI_FLAGS_MSIX_OKAY;
551 1.89 jmcneill aprint_verbose("\n");
552 1.89 jmcneill aprint_verbose_dev(self,
553 1.89 jmcneill "MSI support disabled via ACPI IAPC_BOOT_ARCH flag.\n");
554 1.89 jmcneill #endif
555 1.70 knakahar } else {
556 1.70 knakahar pba->pba_flags |= PCI_FLAGS_MSI_OKAY;
557 1.70 knakahar pba->pba_flags |= PCI_FLAGS_MSIX_OKAY;
558 1.70 knakahar }
559 1.70 knakahar
560 1.70 knakahar /*
561 1.70 knakahar * Don't enable MSI on a HyperTransport bus. In order to
562 1.70 knakahar * determine that bus 0 is a HyperTransport bus, we look at
563 1.70 knakahar * device 24 function 0, which is the HyperTransport
564 1.70 knakahar * host/primary interface integrated on most 64-bit AMD CPUs.
565 1.70 knakahar * If that device has a HyperTransport capability, bus 0 must
566 1.70 knakahar * be a HyperTransport bus and we disable MSI.
567 1.70 knakahar */
568 1.74 jakllsch if (24 < pci_bus_maxdevs(pc, 0)) {
569 1.74 jakllsch tag = pci_make_tag(pc, 0, 24, 0);
570 1.74 jakllsch if (pci_get_capability(pc, tag, PCI_CAP_LDT, NULL, NULL)) {
571 1.74 jakllsch pba->pba_flags &= ~PCI_FLAGS_MSI_OKAY;
572 1.74 jakllsch pba->pba_flags &= ~PCI_FLAGS_MSIX_OKAY;
573 1.74 jakllsch }
574 1.70 knakahar }
575 1.87 jdolecek
576 1.70 knakahar #endif /* __HAVE_PCI_MSI_MSIX */
577 1.1 fvdl }
578 1.1 fvdl
579 1.1 fvdl int
580 1.18 christos pci_bus_maxdevs(pci_chipset_tag_t pc, int busno)
581 1.1 fvdl {
582 1.1 fvdl /*
583 1.1 fvdl * Bus number is irrelevant. If Configuration Mechanism 2 is in
584 1.1 fvdl * use, can only have devices 0-15 on any bus. If Configuration
585 1.1 fvdl * Mechanism 1 is in use, can have devices 0-32 (i.e. the `normal'
586 1.1 fvdl * range).
587 1.1 fvdl */
588 1.1 fvdl if (pci_mode == 2)
589 1.1 fvdl return (16);
590 1.1 fvdl else
591 1.1 fvdl return (32);
592 1.1 fvdl }
593 1.1 fvdl
594 1.1 fvdl pcitag_t
595 1.18 christos pci_make_tag(pci_chipset_tag_t pc, int bus, int device, int function)
596 1.1 fvdl {
597 1.47 dyoung pci_chipset_tag_t ipc;
598 1.1 fvdl pcitag_t tag;
599 1.1 fvdl
600 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
601 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_MAKE_TAG) == 0)
602 1.47 dyoung continue;
603 1.47 dyoung return (*ipc->pc_ov->ov_make_tag)(ipc->pc_ctx,
604 1.47 dyoung pc, bus, device, function);
605 1.41 dyoung }
606 1.40 dyoung
607 1.1 fvdl switch (pci_mode) {
608 1.1 fvdl case 1:
609 1.38 dyoung if (bus >= 256 || device >= 32 || function >= 8)
610 1.69 christos panic("%s: bad request(%d, %d, %d)", __func__,
611 1.69 christos bus, device, function);
612 1.38 dyoung
613 1.38 dyoung tag.mode1 = PCI_MODE1_ENABLE |
614 1.38 dyoung (bus << 16) | (device << 11) | (function << 8);
615 1.38 dyoung return tag;
616 1.1 fvdl case 2:
617 1.38 dyoung if (bus >= 256 || device >= 16 || function >= 8)
618 1.69 christos panic("%s: bad request(%d, %d, %d)", __func__,
619 1.69 christos bus, device, function);
620 1.38 dyoung
621 1.38 dyoung tag.mode2.port = 0xc000 | (device << 8);
622 1.38 dyoung tag.mode2.enable = 0xf0 | (function << 1);
623 1.38 dyoung tag.mode2.forward = bus;
624 1.38 dyoung return tag;
625 1.1 fvdl default:
626 1.69 christos panic("%s: mode %d not configured", __func__, pci_mode);
627 1.1 fvdl }
628 1.1 fvdl }
629 1.1 fvdl
630 1.1 fvdl void
631 1.18 christos pci_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag,
632 1.17 christos int *bp, int *dp, int *fp)
633 1.1 fvdl {
634 1.47 dyoung pci_chipset_tag_t ipc;
635 1.1 fvdl
636 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
637 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_DECOMPOSE_TAG) == 0)
638 1.47 dyoung continue;
639 1.47 dyoung (*ipc->pc_ov->ov_decompose_tag)(ipc->pc_ctx,
640 1.47 dyoung pc, tag, bp, dp, fp);
641 1.47 dyoung return;
642 1.40 dyoung }
643 1.40 dyoung
644 1.1 fvdl switch (pci_mode) {
645 1.1 fvdl case 1:
646 1.38 dyoung if (bp != NULL)
647 1.38 dyoung *bp = (tag.mode1 >> 16) & 0xff;
648 1.38 dyoung if (dp != NULL)
649 1.38 dyoung *dp = (tag.mode1 >> 11) & 0x1f;
650 1.38 dyoung if (fp != NULL)
651 1.38 dyoung *fp = (tag.mode1 >> 8) & 0x7;
652 1.38 dyoung return;
653 1.1 fvdl case 2:
654 1.38 dyoung if (bp != NULL)
655 1.38 dyoung *bp = tag.mode2.forward & 0xff;
656 1.38 dyoung if (dp != NULL)
657 1.38 dyoung *dp = (tag.mode2.port >> 8) & 0xf;
658 1.38 dyoung if (fp != NULL)
659 1.38 dyoung *fp = (tag.mode2.enable >> 1) & 0x7;
660 1.38 dyoung return;
661 1.1 fvdl default:
662 1.69 christos panic("%s: mode %d not configured", __func__, pci_mode);
663 1.1 fvdl }
664 1.1 fvdl }
665 1.1 fvdl
666 1.1 fvdl pcireg_t
667 1.43 dyoung pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
668 1.1 fvdl {
669 1.47 dyoung pci_chipset_tag_t ipc;
670 1.1 fvdl pcireg_t data;
671 1.42 dyoung struct pci_conf_lock ocl;
672 1.71 msaitoh int dev;
673 1.1 fvdl
674 1.31 dyoung KASSERT((reg & 0x3) == 0);
675 1.40 dyoung
676 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
677 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_CONF_READ) == 0)
678 1.47 dyoung continue;
679 1.47 dyoung return (*ipc->pc_ov->ov_conf_read)(ipc->pc_ctx, pc, tag, reg);
680 1.41 dyoung }
681 1.40 dyoung
682 1.71 msaitoh pci_decompose_tag(pc, tag, NULL, &dev, NULL);
683 1.71 msaitoh if (__predict_false(pci_mode == 2 && dev >= 16))
684 1.71 msaitoh return (pcireg_t) -1;
685 1.71 msaitoh
686 1.71 msaitoh if (reg < 0)
687 1.71 msaitoh return (pcireg_t) -1;
688 1.71 msaitoh if (reg >= PCI_CONF_SIZE) {
689 1.71 msaitoh #if NACPICA > 0 && !defined(NO_PCI_EXTENDED_CONFIG)
690 1.71 msaitoh if (reg >= PCI_EXTCONF_SIZE)
691 1.71 msaitoh return (pcireg_t) -1;
692 1.71 msaitoh acpimcfg_conf_read(pc, tag, reg, &data);
693 1.71 msaitoh return data;
694 1.71 msaitoh #else
695 1.71 msaitoh return (pcireg_t) -1;
696 1.71 msaitoh #endif
697 1.71 msaitoh }
698 1.71 msaitoh
699 1.42 dyoung pci_conf_lock(&ocl, pci_conf_selector(tag, reg));
700 1.39 dyoung data = inl(pci_conf_port(tag, reg));
701 1.42 dyoung pci_conf_unlock(&ocl);
702 1.39 dyoung return data;
703 1.1 fvdl }
704 1.1 fvdl
705 1.1 fvdl void
706 1.43 dyoung pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
707 1.1 fvdl {
708 1.47 dyoung pci_chipset_tag_t ipc;
709 1.42 dyoung struct pci_conf_lock ocl;
710 1.71 msaitoh int dev;
711 1.1 fvdl
712 1.31 dyoung KASSERT((reg & 0x3) == 0);
713 1.40 dyoung
714 1.47 dyoung for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
715 1.47 dyoung if ((ipc->pc_present & PCI_OVERRIDE_CONF_WRITE) == 0)
716 1.47 dyoung continue;
717 1.47 dyoung (*ipc->pc_ov->ov_conf_write)(ipc->pc_ctx, pc, tag, reg,
718 1.47 dyoung data);
719 1.47 dyoung return;
720 1.40 dyoung }
721 1.40 dyoung
722 1.71 msaitoh pci_decompose_tag(pc, tag, NULL, &dev, NULL);
723 1.71 msaitoh if (__predict_false(pci_mode == 2 && dev >= 16)) {
724 1.71 msaitoh return;
725 1.71 msaitoh }
726 1.71 msaitoh
727 1.71 msaitoh if (reg < 0)
728 1.71 msaitoh return;
729 1.71 msaitoh if (reg >= PCI_CONF_SIZE) {
730 1.71 msaitoh #if NACPICA > 0 && !defined(NO_PCI_EXTENDED_CONFIG)
731 1.71 msaitoh if (reg >= PCI_EXTCONF_SIZE)
732 1.71 msaitoh return;
733 1.71 msaitoh acpimcfg_conf_write(pc, tag, reg, data);
734 1.71 msaitoh #endif
735 1.71 msaitoh return;
736 1.71 msaitoh }
737 1.71 msaitoh
738 1.42 dyoung pci_conf_lock(&ocl, pci_conf_selector(tag, reg));
739 1.39 dyoung outl(pci_conf_port(tag, reg), data);
740 1.42 dyoung pci_conf_unlock(&ocl);
741 1.38 dyoung }
742 1.1 fvdl
743 1.90 bouyer #ifdef XENPV
744 1.90 bouyer void
745 1.90 bouyer pci_conf_write16(pci_chipset_tag_t pc, pcitag_t tag, int reg, uint16_t data)
746 1.90 bouyer {
747 1.90 bouyer pci_chipset_tag_t ipc;
748 1.90 bouyer struct pci_conf_lock ocl;
749 1.90 bouyer int dev;
750 1.90 bouyer
751 1.90 bouyer KASSERT((reg & 0x1) == 0);
752 1.90 bouyer
753 1.90 bouyer for (ipc = pc; ipc != NULL; ipc = ipc->pc_super) {
754 1.90 bouyer if ((ipc->pc_present & PCI_OVERRIDE_CONF_WRITE) == 0)
755 1.90 bouyer continue;
756 1.90 bouyer panic("pci_conf_write16 and override");
757 1.90 bouyer }
758 1.90 bouyer
759 1.90 bouyer pci_decompose_tag(pc, tag, NULL, &dev, NULL);
760 1.90 bouyer if (__predict_false(pci_mode == 2 && dev >= 16)) {
761 1.90 bouyer return;
762 1.90 bouyer }
763 1.90 bouyer
764 1.90 bouyer if (reg < 0)
765 1.90 bouyer return;
766 1.90 bouyer if (reg >= PCI_CONF_SIZE) {
767 1.90 bouyer #if NACPICA > 0 && !defined(NO_PCI_EXTENDED_CONFIG)
768 1.90 bouyer if (reg >= PCI_EXTCONF_SIZE)
769 1.90 bouyer return;
770 1.90 bouyer panic("pci_conf_write16 and reg >= PCI_CONF_SIZE");
771 1.90 bouyer #endif
772 1.90 bouyer return;
773 1.90 bouyer }
774 1.90 bouyer
775 1.90 bouyer pci_conf_lock(&ocl, pci_conf_selector(tag, reg & ~0x3));
776 1.90 bouyer outl(pci_conf_port(tag, reg & ~0x3) + (reg & 0x3), data);
777 1.90 bouyer pci_conf_unlock(&ocl);
778 1.90 bouyer }
779 1.90 bouyer #endif /* XENPV */
780 1.90 bouyer
781 1.38 dyoung void
782 1.38 dyoung pci_mode_set(int mode)
783 1.38 dyoung {
784 1.38 dyoung KASSERT(pci_mode == -1 || pci_mode == mode);
785 1.1 fvdl
786 1.38 dyoung pci_mode = mode;
787 1.1 fvdl }
788 1.1 fvdl
789 1.1 fvdl int
790 1.33 cegger pci_mode_detect(void)
791 1.1 fvdl {
792 1.33 cegger uint32_t sav, val;
793 1.1 fvdl int i;
794 1.1 fvdl pcireg_t idreg;
795 1.1 fvdl
796 1.1 fvdl if (pci_mode != -1)
797 1.1 fvdl return pci_mode;
798 1.1 fvdl
799 1.1 fvdl /*
800 1.1 fvdl * We try to divine which configuration mode the host bridge wants.
801 1.1 fvdl */
802 1.1 fvdl
803 1.1 fvdl sav = inl(PCI_MODE1_ADDRESS_REG);
804 1.1 fvdl
805 1.1 fvdl pci_mode = 1; /* assume this for now */
806 1.1 fvdl /*
807 1.1 fvdl * catch some known buggy implementations of mode 1
808 1.1 fvdl */
809 1.27 dyoung for (i = 0; i < __arraycount(pcim1_quirk_tbl); i++) {
810 1.1 fvdl pcitag_t t;
811 1.1 fvdl
812 1.56 jakllsch if (PCI_VENDOR(pcim1_quirk_tbl[i].id) == PCI_VENDOR_INVALID)
813 1.56 jakllsch continue;
814 1.56 jakllsch t.mode1 = pcim1_quirk_tbl[i].tag.mode1;
815 1.56 jakllsch idreg = pci_conf_read(NULL, t, PCI_ID_REG); /* needs "pci_mode" */
816 1.1 fvdl if (idreg == pcim1_quirk_tbl[i].id) {
817 1.1 fvdl #ifdef DEBUG
818 1.67 christos printf("%s: known mode 1 PCI chipset (%08x)\n",
819 1.67 christos __func__, idreg);
820 1.1 fvdl #endif
821 1.1 fvdl return (pci_mode);
822 1.1 fvdl }
823 1.1 fvdl }
824 1.66 sborrill
825 1.82 jakllsch #if 0
826 1.82 jakllsch extern char cpu_brand_string[];
827 1.67 christos const char *reason, *system_vendor, *system_product;
828 1.67 christos if (memcmp(cpu_brand_string, "QEMU", 4) == 0)
829 1.61 gson /* PR 45671, https://bugs.launchpad.net/qemu/+bug/897771 */
830 1.67 christos reason = "QEMU";
831 1.67 christos else if ((system_vendor = pmf_get_platform("system-vendor")) != NULL &&
832 1.67 christos strcmp(system_vendor, "Xen") == 0 &&
833 1.67 christos (system_product = pmf_get_platform("system-product")) != NULL &&
834 1.67 christos strcmp(system_product, "HVM domU") == 0)
835 1.67 christos reason = "Xen";
836 1.67 christos else
837 1.67 christos reason = NULL;
838 1.67 christos
839 1.67 christos if (reason) {
840 1.61 gson #ifdef DEBUG
841 1.67 christos printf("%s: forcing PCI mode 1 for %s\n", __func__, reason);
842 1.61 gson #endif
843 1.61 gson return (pci_mode);
844 1.61 gson }
845 1.82 jakllsch #endif
846 1.1 fvdl /*
847 1.1 fvdl * Strong check for standard compliant mode 1:
848 1.1 fvdl * 1. bit 31 ("enable") can be set
849 1.1 fvdl * 2. byte/word access does not affect register
850 1.1 fvdl */
851 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, PCI_MODE1_ENABLE);
852 1.1 fvdl outb(PCI_MODE1_ADDRESS_REG + 3, 0);
853 1.1 fvdl outw(PCI_MODE1_ADDRESS_REG + 2, 0);
854 1.1 fvdl val = inl(PCI_MODE1_ADDRESS_REG);
855 1.1 fvdl if ((val & 0x80fffffc) != PCI_MODE1_ENABLE) {
856 1.1 fvdl #ifdef DEBUG
857 1.67 christos printf("%s: mode 1 enable failed (%x)\n", __func__, val);
858 1.1 fvdl #endif
859 1.81 jakllsch /* Try out mode 1 to see if we can find a host bridge. */
860 1.81 jakllsch if (pci_mode_check() == 0) {
861 1.81 jakllsch #ifdef DEBUG
862 1.81 jakllsch printf("%s: mode 1 functional, using\n", __func__);
863 1.81 jakllsch #endif
864 1.81 jakllsch return (pci_mode);
865 1.81 jakllsch }
866 1.1 fvdl goto not1;
867 1.1 fvdl }
868 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, 0);
869 1.1 fvdl val = inl(PCI_MODE1_ADDRESS_REG);
870 1.1 fvdl if ((val & 0x80fffffc) != 0)
871 1.1 fvdl goto not1;
872 1.1 fvdl return (pci_mode);
873 1.1 fvdl not1:
874 1.1 fvdl outl(PCI_MODE1_ADDRESS_REG, sav);
875 1.1 fvdl
876 1.1 fvdl /*
877 1.1 fvdl * This mode 2 check is quite weak (and known to give false
878 1.1 fvdl * positives on some Compaq machines).
879 1.1 fvdl * However, this doesn't matter, because this is the
880 1.1 fvdl * last test, and simply no PCI devices will be found if
881 1.1 fvdl * this happens.
882 1.1 fvdl */
883 1.1 fvdl outb(PCI_MODE2_ENABLE_REG, 0);
884 1.1 fvdl outb(PCI_MODE2_FORWARD_REG, 0);
885 1.1 fvdl if (inb(PCI_MODE2_ENABLE_REG) != 0 ||
886 1.1 fvdl inb(PCI_MODE2_FORWARD_REG) != 0)
887 1.1 fvdl goto not2;
888 1.1 fvdl return (pci_mode = 2);
889 1.1 fvdl not2:
890 1.1 fvdl
891 1.1 fvdl return (pci_mode = 0);
892 1.1 fvdl }
893 1.1 fvdl
894 1.11 sekiya void
895 1.11 sekiya pci_device_foreach(pci_chipset_tag_t pc, int maxbus,
896 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *context)
897 1.11 sekiya {
898 1.11 sekiya pci_device_foreach_min(pc, 0, maxbus, func, context);
899 1.11 sekiya }
900 1.11 sekiya
901 1.11 sekiya void
902 1.11 sekiya pci_device_foreach_min(pci_chipset_tag_t pc, int minbus, int maxbus,
903 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *context)
904 1.11 sekiya {
905 1.11 sekiya const struct pci_quirkdata *qd;
906 1.11 sekiya int bus, device, function, maxdevs, nfuncs;
907 1.11 sekiya pcireg_t id, bhlcr;
908 1.11 sekiya pcitag_t tag;
909 1.11 sekiya
910 1.11 sekiya for (bus = minbus; bus <= maxbus; bus++) {
911 1.11 sekiya maxdevs = pci_bus_maxdevs(pc, bus);
912 1.11 sekiya for (device = 0; device < maxdevs; device++) {
913 1.11 sekiya tag = pci_make_tag(pc, bus, device, 0);
914 1.11 sekiya id = pci_conf_read(pc, tag, PCI_ID_REG);
915 1.11 sekiya
916 1.11 sekiya /* Invalid vendor ID value? */
917 1.11 sekiya if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
918 1.11 sekiya continue;
919 1.11 sekiya /* XXX Not invalid, but we've done this ~forever. */
920 1.11 sekiya if (PCI_VENDOR(id) == 0)
921 1.11 sekiya continue;
922 1.11 sekiya
923 1.11 sekiya qd = pci_lookup_quirkdata(PCI_VENDOR(id),
924 1.11 sekiya PCI_PRODUCT(id));
925 1.11 sekiya
926 1.11 sekiya bhlcr = pci_conf_read(pc, tag, PCI_BHLC_REG);
927 1.11 sekiya if (PCI_HDRTYPE_MULTIFN(bhlcr) ||
928 1.11 sekiya (qd != NULL &&
929 1.55 jakllsch (qd->quirks & PCI_QUIRK_MULTIFUNCTION) != 0))
930 1.11 sekiya nfuncs = 8;
931 1.11 sekiya else
932 1.11 sekiya nfuncs = 1;
933 1.11 sekiya
934 1.11 sekiya for (function = 0; function < nfuncs; function++) {
935 1.11 sekiya tag = pci_make_tag(pc, bus, device, function);
936 1.11 sekiya id = pci_conf_read(pc, tag, PCI_ID_REG);
937 1.11 sekiya
938 1.11 sekiya /* Invalid vendor ID value? */
939 1.11 sekiya if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
940 1.11 sekiya continue;
941 1.11 sekiya /*
942 1.11 sekiya * XXX Not invalid, but we've done this
943 1.11 sekiya * ~forever.
944 1.11 sekiya */
945 1.11 sekiya if (PCI_VENDOR(id) == 0)
946 1.11 sekiya continue;
947 1.11 sekiya (*func)(pc, tag, context);
948 1.11 sekiya }
949 1.11 sekiya }
950 1.11 sekiya }
951 1.11 sekiya }
952 1.11 sekiya
953 1.11 sekiya void
954 1.11 sekiya pci_bridge_foreach(pci_chipset_tag_t pc, int minbus, int maxbus,
955 1.11 sekiya void (*func)(pci_chipset_tag_t, pcitag_t, void *), void *ctx)
956 1.11 sekiya {
957 1.11 sekiya struct pci_bridge_hook_arg bridge_hook;
958 1.11 sekiya
959 1.11 sekiya bridge_hook.func = func;
960 1.55 jakllsch bridge_hook.arg = ctx;
961 1.11 sekiya
962 1.11 sekiya pci_device_foreach_min(pc, minbus, maxbus, pci_bridge_hook,
963 1.55 jakllsch &bridge_hook);
964 1.11 sekiya }
965 1.11 sekiya
966 1.11 sekiya static void
967 1.11 sekiya pci_bridge_hook(pci_chipset_tag_t pc, pcitag_t tag, void *ctx)
968 1.11 sekiya {
969 1.11 sekiya struct pci_bridge_hook_arg *bridge_hook = (void *)ctx;
970 1.11 sekiya pcireg_t reg;
971 1.11 sekiya
972 1.11 sekiya reg = pci_conf_read(pc, tag, PCI_CLASS_REG);
973 1.11 sekiya if (PCI_CLASS(reg) == PCI_CLASS_BRIDGE &&
974 1.55 jakllsch (PCI_SUBCLASS(reg) == PCI_SUBCLASS_BRIDGE_PCI ||
975 1.11 sekiya PCI_SUBCLASS(reg) == PCI_SUBCLASS_BRIDGE_CARDBUS)) {
976 1.11 sekiya (*bridge_hook->func)(pc, tag, bridge_hook->arg);
977 1.11 sekiya }
978 1.11 sekiya }
979 1.43 dyoung
980 1.43 dyoung static const void *
981 1.43 dyoung bit_to_function_pointer(const struct pci_overrides *ov, uint64_t bit)
982 1.43 dyoung {
983 1.43 dyoung switch (bit) {
984 1.43 dyoung case PCI_OVERRIDE_CONF_READ:
985 1.43 dyoung return ov->ov_conf_read;
986 1.43 dyoung case PCI_OVERRIDE_CONF_WRITE:
987 1.43 dyoung return ov->ov_conf_write;
988 1.43 dyoung case PCI_OVERRIDE_INTR_MAP:
989 1.43 dyoung return ov->ov_intr_map;
990 1.43 dyoung case PCI_OVERRIDE_INTR_STRING:
991 1.43 dyoung return ov->ov_intr_string;
992 1.43 dyoung case PCI_OVERRIDE_INTR_EVCNT:
993 1.43 dyoung return ov->ov_intr_evcnt;
994 1.43 dyoung case PCI_OVERRIDE_INTR_ESTABLISH:
995 1.43 dyoung return ov->ov_intr_establish;
996 1.43 dyoung case PCI_OVERRIDE_INTR_DISESTABLISH:
997 1.43 dyoung return ov->ov_intr_disestablish;
998 1.43 dyoung case PCI_OVERRIDE_MAKE_TAG:
999 1.43 dyoung return ov->ov_make_tag;
1000 1.43 dyoung case PCI_OVERRIDE_DECOMPOSE_TAG:
1001 1.43 dyoung return ov->ov_decompose_tag;
1002 1.43 dyoung default:
1003 1.43 dyoung return NULL;
1004 1.43 dyoung }
1005 1.43 dyoung }
1006 1.43 dyoung
1007 1.43 dyoung void
1008 1.43 dyoung pci_chipset_tag_destroy(pci_chipset_tag_t pc)
1009 1.43 dyoung {
1010 1.43 dyoung kmem_free(pc, sizeof(struct pci_chipset_tag));
1011 1.43 dyoung }
1012 1.43 dyoung
1013 1.43 dyoung int
1014 1.43 dyoung pci_chipset_tag_create(pci_chipset_tag_t opc, const uint64_t present,
1015 1.43 dyoung const struct pci_overrides *ov, void *ctx, pci_chipset_tag_t *pcp)
1016 1.43 dyoung {
1017 1.43 dyoung uint64_t bit, bits, nbits;
1018 1.43 dyoung pci_chipset_tag_t pc;
1019 1.43 dyoung const void *fp;
1020 1.43 dyoung
1021 1.43 dyoung if (ov == NULL || present == 0)
1022 1.43 dyoung return EINVAL;
1023 1.43 dyoung
1024 1.43 dyoung pc = kmem_alloc(sizeof(struct pci_chipset_tag), KM_SLEEP);
1025 1.43 dyoung pc->pc_super = opc;
1026 1.43 dyoung
1027 1.43 dyoung for (bits = present; bits != 0; bits = nbits) {
1028 1.43 dyoung nbits = bits & (bits - 1);
1029 1.43 dyoung bit = nbits ^ bits;
1030 1.43 dyoung if ((fp = bit_to_function_pointer(ov, bit)) == NULL) {
1031 1.51 dyoung #ifdef DEBUG
1032 1.43 dyoung printf("%s: missing bit %" PRIx64 "\n", __func__, bit);
1033 1.51 dyoung #endif
1034 1.43 dyoung goto einval;
1035 1.43 dyoung }
1036 1.43 dyoung }
1037 1.43 dyoung
1038 1.43 dyoung pc->pc_ov = ov;
1039 1.43 dyoung pc->pc_present = present;
1040 1.43 dyoung pc->pc_ctx = ctx;
1041 1.43 dyoung
1042 1.43 dyoung *pcp = pc;
1043 1.43 dyoung
1044 1.43 dyoung return 0;
1045 1.43 dyoung einval:
1046 1.43 dyoung kmem_free(pc, sizeof(struct pci_chipset_tag));
1047 1.43 dyoung return EINVAL;
1048 1.43 dyoung }
1049 1.52 dyoung
1050 1.52 dyoung static void
1051 1.52 dyoung x86_genfb_set_mapreg(void *opaque, int index, int r, int g, int b)
1052 1.52 dyoung {
1053 1.57 jakllsch outb(IO_VGA + VGA_DAC_ADDRW, index);
1054 1.57 jakllsch outb(IO_VGA + VGA_DAC_PALETTE, (uint8_t)r >> 2);
1055 1.57 jakllsch outb(IO_VGA + VGA_DAC_PALETTE, (uint8_t)g >> 2);
1056 1.57 jakllsch outb(IO_VGA + VGA_DAC_PALETTE, (uint8_t)b >> 2);
1057 1.52 dyoung }
1058 1.52 dyoung
1059 1.52 dyoung static bool
1060 1.52 dyoung x86_genfb_setmode(struct genfb_softc *sc, int newmode)
1061 1.52 dyoung {
1062 1.52 dyoung #if NGENFB > 0
1063 1.68 christos # if NACPICA > 0 && defined(VGA_POST)
1064 1.52 dyoung static int curmode = WSDISPLAYIO_MODE_EMUL;
1065 1.68 christos # endif
1066 1.52 dyoung
1067 1.52 dyoung switch (newmode) {
1068 1.52 dyoung case WSDISPLAYIO_MODE_EMUL:
1069 1.68 christos # if NACPICA > 0 && defined(VGA_POST)
1070 1.52 dyoung if (curmode != newmode) {
1071 1.52 dyoung if (vga_posth != NULL && acpi_md_vesa_modenum != 0) {
1072 1.52 dyoung vga_post_set_vbe(vga_posth,
1073 1.52 dyoung acpi_md_vesa_modenum);
1074 1.52 dyoung }
1075 1.52 dyoung }
1076 1.68 christos # endif
1077 1.52 dyoung break;
1078 1.52 dyoung }
1079 1.52 dyoung
1080 1.68 christos # if NACPICA > 0 && defined(VGA_POST)
1081 1.52 dyoung curmode = newmode;
1082 1.68 christos # endif
1083 1.52 dyoung #endif
1084 1.52 dyoung return true;
1085 1.52 dyoung }
1086 1.52 dyoung
1087 1.52 dyoung static bool
1088 1.52 dyoung x86_genfb_suspend(device_t dev, const pmf_qual_t *qual)
1089 1.52 dyoung {
1090 1.52 dyoung return true;
1091 1.52 dyoung }
1092 1.52 dyoung
1093 1.52 dyoung static bool
1094 1.52 dyoung x86_genfb_resume(device_t dev, const pmf_qual_t *qual)
1095 1.52 dyoung {
1096 1.52 dyoung #if NGENFB > 0
1097 1.52 dyoung struct pci_genfb_softc *psc = device_private(dev);
1098 1.52 dyoung
1099 1.52 dyoung #if NACPICA > 0 && defined(VGA_POST)
1100 1.52 dyoung if (vga_posth != NULL && acpi_md_vbios_reset == 2) {
1101 1.52 dyoung vga_post_call(vga_posth);
1102 1.52 dyoung if (acpi_md_vesa_modenum != 0)
1103 1.52 dyoung vga_post_set_vbe(vga_posth, acpi_md_vesa_modenum);
1104 1.52 dyoung }
1105 1.52 dyoung #endif
1106 1.52 dyoung genfb_restore_palette(&psc->sc_gen);
1107 1.52 dyoung #endif
1108 1.52 dyoung
1109 1.52 dyoung return true;
1110 1.52 dyoung }
1111 1.52 dyoung
1112 1.85 christos static void
1113 1.85 christos populate_fbinfo(device_t dev, prop_dictionary_t dict)
1114 1.85 christos {
1115 1.85 christos #if NWSDISPLAY > 0 && NGENFB > 0
1116 1.85 christos extern struct vcons_screen x86_genfb_console_screen;
1117 1.85 christos struct rasops_info *ri = &x86_genfb_console_screen.scr_ri;
1118 1.85 christos #endif
1119 1.85 christos const void *fbptr = lookup_bootinfo(BTINFO_FRAMEBUFFER);
1120 1.85 christos struct btinfo_framebuffer fbinfo;
1121 1.85 christos
1122 1.85 christos if (fbptr == NULL)
1123 1.85 christos return;
1124 1.85 christos
1125 1.85 christos memcpy(&fbinfo, fbptr, sizeof(fbinfo));
1126 1.85 christos
1127 1.85 christos if (fbinfo.physaddr != 0) {
1128 1.85 christos prop_dictionary_set_uint32(dict, "width", fbinfo.width);
1129 1.85 christos prop_dictionary_set_uint32(dict, "height", fbinfo.height);
1130 1.85 christos prop_dictionary_set_uint8(dict, "depth", fbinfo.depth);
1131 1.85 christos prop_dictionary_set_uint16(dict, "linebytes", fbinfo.stride);
1132 1.85 christos
1133 1.85 christos prop_dictionary_set_uint64(dict, "address", fbinfo.physaddr);
1134 1.85 christos #if NWSDISPLAY > 0 && NGENFB > 0
1135 1.85 christos if (ri->ri_bits != NULL) {
1136 1.85 christos prop_dictionary_set_uint64(dict, "virtual_address",
1137 1.85 christos ri->ri_hwbits != NULL ?
1138 1.85 christos (vaddr_t)ri->ri_hworigbits :
1139 1.85 christos (vaddr_t)ri->ri_origbits);
1140 1.85 christos }
1141 1.85 christos #endif
1142 1.85 christos }
1143 1.85 christos #if notyet
1144 1.85 christos prop_dictionary_set_bool(dict, "splash",
1145 1.85 christos (fbinfo.flags & BI_FB_SPLASH) != 0);
1146 1.85 christos #endif
1147 1.85 christos if (fbinfo.depth == 8) {
1148 1.85 christos gfb_cb.gcc_cookie = NULL;
1149 1.85 christos gfb_cb.gcc_set_mapreg = x86_genfb_set_mapreg;
1150 1.85 christos prop_dictionary_set_uint64(dict, "cmap_callback",
1151 1.85 christos (uint64_t)(uintptr_t)&gfb_cb);
1152 1.85 christos }
1153 1.85 christos if (fbinfo.physaddr != 0) {
1154 1.85 christos mode_cb.gmc_setmode = x86_genfb_setmode;
1155 1.85 christos prop_dictionary_set_uint64(dict, "mode_callback",
1156 1.85 christos (uint64_t)(uintptr_t)&mode_cb);
1157 1.85 christos }
1158 1.85 christos
1159 1.85 christos #if NWSDISPLAY > 0 && NGENFB > 0
1160 1.85 christos if (device_is_a(dev, "genfb")) {
1161 1.85 christos prop_dictionary_set_bool(dict, "enable_shadowfb",
1162 1.85 christos ri->ri_hwbits != NULL);
1163 1.85 christos
1164 1.85 christos x86_genfb_set_console_dev(dev);
1165 1.85 christos #ifdef DDB
1166 1.85 christos db_trap_callback = x86_genfb_ddb_trap_callback;
1167 1.85 christos #endif
1168 1.85 christos }
1169 1.85 christos #endif
1170 1.85 christos }
1171 1.85 christos
1172 1.52 dyoung device_t
1173 1.52 dyoung device_pci_register(device_t dev, void *aux)
1174 1.52 dyoung {
1175 1.80 nonaka device_t parent = device_parent(dev);
1176 1.52 dyoung
1177 1.52 dyoung device_pci_props_register(dev, aux);
1178 1.52 dyoung
1179 1.52 dyoung /*
1180 1.52 dyoung * Handle network interfaces here, the attachment information is
1181 1.52 dyoung * not available driver-independently later.
1182 1.52 dyoung *
1183 1.52 dyoung * For disks, there is nothing useful available at attach time.
1184 1.52 dyoung */
1185 1.52 dyoung if (device_class(dev) == DV_IFNET) {
1186 1.52 dyoung struct btinfo_netif *bin = lookup_bootinfo(BTINFO_NETIF);
1187 1.52 dyoung if (bin == NULL)
1188 1.52 dyoung return NULL;
1189 1.52 dyoung
1190 1.52 dyoung /*
1191 1.52 dyoung * We don't check the driver name against the device name
1192 1.52 dyoung * passed by the boot ROM. The ROM should stay usable if
1193 1.52 dyoung * the driver becomes obsolete. The physical attachment
1194 1.52 dyoung * information (checked below) must be sufficient to
1195 1.55 jakllsch * identify the device.
1196 1.52 dyoung */
1197 1.80 nonaka if (bin->bus == BI_BUS_PCI && device_is_a(parent, "pci")) {
1198 1.52 dyoung struct pci_attach_args *paa = aux;
1199 1.52 dyoung int b, d, f;
1200 1.52 dyoung
1201 1.52 dyoung /*
1202 1.52 dyoung * Calculate BIOS representation of:
1203 1.52 dyoung *
1204 1.52 dyoung * <bus,device,function>
1205 1.52 dyoung *
1206 1.52 dyoung * and compare.
1207 1.52 dyoung */
1208 1.52 dyoung pci_decompose_tag(paa->pa_pc, paa->pa_tag, &b, &d, &f);
1209 1.52 dyoung if (bin->addr.tag == ((b << 8) | (d << 3) | f))
1210 1.52 dyoung return dev;
1211 1.80 nonaka
1212 1.84 cherry #ifndef XENPV
1213 1.80 nonaka /*
1214 1.80 nonaka * efiboot reports parent ppb bus/device/function.
1215 1.80 nonaka */
1216 1.80 nonaka device_t grand = device_parent(parent);
1217 1.80 nonaka if (efi_probe() && grand && device_is_a(grand, "ppb")) {
1218 1.80 nonaka struct ppb_softc *ppb_sc = device_private(grand);
1219 1.80 nonaka pci_decompose_tag(ppb_sc->sc_pc, ppb_sc->sc_tag,
1220 1.80 nonaka &b, &d, &f);
1221 1.80 nonaka if (bin->addr.tag == ((b << 8) | (d << 3) | f))
1222 1.80 nonaka return dev;
1223 1.80 nonaka }
1224 1.80 nonaka #endif
1225 1.52 dyoung }
1226 1.52 dyoung }
1227 1.80 nonaka if (parent && device_is_a(parent, "pci") &&
1228 1.86 nonaka x86_found_console == false) {
1229 1.52 dyoung struct pci_attach_args *pa = aux;
1230 1.52 dyoung
1231 1.52 dyoung if (PCI_CLASS(pa->pa_class) == PCI_CLASS_DISPLAY) {
1232 1.85 christos prop_dictionary_t dict = device_properties(dev);
1233 1.52 dyoung /*
1234 1.52 dyoung * framebuffer drivers other than genfb can work
1235 1.52 dyoung * without the address property
1236 1.52 dyoung */
1237 1.85 christos populate_fbinfo(dev, dict);
1238 1.78 nonaka
1239 1.92 riastrad /*
1240 1.92 riastrad * If the bootloader requested console=pc and
1241 1.92 riastrad * specified a framebuffer, and if
1242 1.92 riastrad * x86_genfb_cnattach succeeded in setting it
1243 1.92 riastrad * up during consinit, then consinit will call
1244 1.92 riastrad * genfb_cnattach which makes genfb_is_console
1245 1.92 riastrad * return true. In this case, if it's the
1246 1.92 riastrad * first genfb we've seen, we will instruct the
1247 1.92 riastrad * genfb driver via the is_console property
1248 1.92 riastrad * that it has been selected as the console.
1249 1.92 riastrad *
1250 1.92 riastrad * If not all of that happened, then consinit
1251 1.92 riastrad * can't have selected a genfb console, so this
1252 1.92 riastrad * device is definitely not the console.
1253 1.92 riastrad *
1254 1.92 riastrad * XXX What happens if there's more than one
1255 1.92 riastrad * PCI display device, and the bootloader picks
1256 1.92 riastrad * the second one's framebuffer as the console
1257 1.92 riastrad * framebuffer address? Tough...but this has
1258 1.92 riastrad * probably never worked.
1259 1.92 riastrad */
1260 1.93 msaitoh #if NGENFB > 0
1261 1.92 riastrad prop_dictionary_set_bool(dict, "is_console",
1262 1.92 riastrad genfb_is_console());
1263 1.93 msaitoh #else
1264 1.93 msaitoh prop_dictionary_set_bool(dict, "is_console",
1265 1.93 msaitoh true);
1266 1.93 msaitoh #endif
1267 1.60 macallan
1268 1.52 dyoung prop_dictionary_set_bool(dict, "clear-screen", false);
1269 1.52 dyoung #if NWSDISPLAY > 0 && NGENFB > 0
1270 1.85 christos extern struct vcons_screen x86_genfb_console_screen;
1271 1.52 dyoung prop_dictionary_set_uint16(dict, "cursor-row",
1272 1.52 dyoung x86_genfb_console_screen.scr_ri.ri_crow);
1273 1.52 dyoung #endif
1274 1.52 dyoung #if notyet
1275 1.52 dyoung prop_dictionary_set_bool(dict, "splash",
1276 1.85 christos (fbinfo->flags & BI_FB_SPLASH) != 0);
1277 1.52 dyoung #endif
1278 1.52 dyoung pmf_cb.gpc_suspend = x86_genfb_suspend;
1279 1.52 dyoung pmf_cb.gpc_resume = x86_genfb_resume;
1280 1.52 dyoung prop_dictionary_set_uint64(dict,
1281 1.52 dyoung "pmf_callback", (uint64_t)(uintptr_t)&pmf_cb);
1282 1.52 dyoung #ifdef VGA_POST
1283 1.52 dyoung vga_posth = vga_post_init(pa->pa_bus, pa->pa_device,
1284 1.52 dyoung pa->pa_function);
1285 1.52 dyoung #endif
1286 1.86 nonaka x86_found_console = true;
1287 1.52 dyoung return NULL;
1288 1.52 dyoung }
1289 1.52 dyoung }
1290 1.52 dyoung return NULL;
1291 1.52 dyoung }
1292 1.58 soren
1293 1.64 msaitoh #ifndef PUC_CNBUS
1294 1.64 msaitoh #define PUC_CNBUS 0
1295 1.64 msaitoh #endif
1296 1.64 msaitoh
1297 1.58 soren #if NCOM > 0
1298 1.58 soren int
1299 1.64 msaitoh cpu_puc_cnprobe(struct consdev *cn, struct pci_attach_args *pa)
1300 1.58 soren {
1301 1.58 soren pci_mode_detect();
1302 1.58 soren pa->pa_iot = x86_bus_space_io;
1303 1.64 msaitoh pa->pa_memt = x86_bus_space_mem;
1304 1.58 soren pa->pa_pc = 0;
1305 1.64 msaitoh pa->pa_tag = pci_make_tag(0, PUC_CNBUS, pci_bus_maxdevs(NULL, 0) - 1,
1306 1.64 msaitoh 0);
1307 1.64 msaitoh
1308 1.58 soren return 0;
1309 1.58 soren }
1310 1.58 soren #endif
1311