cpu.c revision 1.13 1 1.13 joerg /* $NetBSD: cpu.c,v 1.13 2007/12/15 09:18:59 joerg Exp $ */
2 1.2 ad
3 1.2 ad /*-
4 1.7 ad * Copyright (c) 2000, 2006, 2007 The NetBSD Foundation, Inc.
5 1.2 ad * All rights reserved.
6 1.2 ad *
7 1.2 ad * This code is derived from software contributed to The NetBSD Foundation
8 1.11 ad * by Bill Sommerfeld of RedBack Networks Inc, and by Andrew Doran.
9 1.2 ad *
10 1.2 ad * Redistribution and use in source and binary forms, with or without
11 1.2 ad * modification, are permitted provided that the following conditions
12 1.2 ad * are met:
13 1.2 ad * 1. Redistributions of source code must retain the above copyright
14 1.2 ad * notice, this list of conditions and the following disclaimer.
15 1.2 ad * 2. Redistributions in binary form must reproduce the above copyright
16 1.2 ad * notice, this list of conditions and the following disclaimer in the
17 1.2 ad * documentation and/or other materials provided with the distribution.
18 1.2 ad * 3. All advertising materials mentioning features or use of this software
19 1.2 ad * must display the following acknowledgement:
20 1.2 ad * This product includes software developed by the NetBSD
21 1.2 ad * Foundation, Inc. and its contributors.
22 1.2 ad * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.2 ad * contributors may be used to endorse or promote products derived
24 1.2 ad * from this software without specific prior written permission.
25 1.2 ad *
26 1.2 ad * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.2 ad * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.2 ad * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.2 ad * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.2 ad * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.2 ad * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.2 ad * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.2 ad * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.2 ad * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.2 ad * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.2 ad * POSSIBILITY OF SUCH DAMAGE.
37 1.2 ad */
38 1.2 ad
39 1.2 ad /*
40 1.2 ad * Copyright (c) 1999 Stefan Grefen
41 1.2 ad *
42 1.2 ad * Redistribution and use in source and binary forms, with or without
43 1.2 ad * modification, are permitted provided that the following conditions
44 1.2 ad * are met:
45 1.2 ad * 1. Redistributions of source code must retain the above copyright
46 1.2 ad * notice, this list of conditions and the following disclaimer.
47 1.2 ad * 2. Redistributions in binary form must reproduce the above copyright
48 1.2 ad * notice, this list of conditions and the following disclaimer in the
49 1.2 ad * documentation and/or other materials provided with the distribution.
50 1.2 ad * 3. All advertising materials mentioning features or use of this software
51 1.2 ad * must display the following acknowledgement:
52 1.2 ad * This product includes software developed by the NetBSD
53 1.2 ad * Foundation, Inc. and its contributors.
54 1.2 ad * 4. Neither the name of The NetBSD Foundation nor the names of its
55 1.2 ad * contributors may be used to endorse or promote products derived
56 1.2 ad * from this software without specific prior written permission.
57 1.2 ad *
58 1.2 ad * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND ANY
59 1.2 ad * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
60 1.2 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
61 1.2 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR AND CONTRIBUTORS BE LIABLE
62 1.2 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
63 1.2 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
64 1.2 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
65 1.2 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
66 1.2 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
67 1.2 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
68 1.2 ad * SUCH DAMAGE.
69 1.2 ad */
70 1.2 ad
71 1.2 ad #include <sys/cdefs.h>
72 1.13 joerg __KERNEL_RCSID(0, "$NetBSD: cpu.c,v 1.13 2007/12/15 09:18:59 joerg Exp $");
73 1.2 ad
74 1.2 ad #include "opt_ddb.h"
75 1.2 ad #include "opt_multiprocessor.h"
76 1.2 ad #include "opt_mpbios.h" /* for MPDEBUG */
77 1.2 ad #include "opt_mtrr.h"
78 1.2 ad
79 1.2 ad #include "lapic.h"
80 1.2 ad #include "ioapic.h"
81 1.2 ad
82 1.2 ad #include <sys/param.h>
83 1.2 ad #include <sys/proc.h>
84 1.2 ad #include <sys/user.h>
85 1.2 ad #include <sys/systm.h>
86 1.2 ad #include <sys/device.h>
87 1.2 ad #include <sys/malloc.h>
88 1.9 ad #include <sys/cpu.h>
89 1.9 ad #include <sys/atomic.h>
90 1.2 ad
91 1.2 ad #include <uvm/uvm_extern.h>
92 1.2 ad
93 1.2 ad #include <machine/cpufunc.h>
94 1.2 ad #include <machine/cpuvar.h>
95 1.2 ad #include <machine/pmap.h>
96 1.2 ad #include <machine/vmparam.h>
97 1.2 ad #include <machine/mpbiosvar.h>
98 1.2 ad #include <machine/pcb.h>
99 1.2 ad #include <machine/specialreg.h>
100 1.2 ad #include <machine/segments.h>
101 1.2 ad #include <machine/gdt.h>
102 1.2 ad #include <machine/mtrr.h>
103 1.2 ad #include <machine/pio.h>
104 1.2 ad
105 1.2 ad #ifdef i386
106 1.2 ad #include <machine/tlog.h>
107 1.2 ad #endif
108 1.2 ad
109 1.2 ad #if NLAPIC > 0
110 1.2 ad #include <machine/apicvar.h>
111 1.2 ad #include <machine/i82489reg.h>
112 1.2 ad #include <machine/i82489var.h>
113 1.2 ad #endif
114 1.2 ad
115 1.2 ad #if NIOAPIC > 0
116 1.2 ad #include <machine/i82093var.h>
117 1.2 ad #endif
118 1.2 ad
119 1.2 ad #include <dev/ic/mc146818reg.h>
120 1.2 ad #include <i386/isa/nvram.h>
121 1.2 ad #include <dev/isa/isareg.h>
122 1.2 ad
123 1.2 ad int cpu_match(struct device *, struct cfdata *, void *);
124 1.2 ad void cpu_attach(struct device *, struct device *, void *);
125 1.2 ad
126 1.12 jmcneill static bool cpu_suspend(device_t);
127 1.12 jmcneill static bool cpu_resume(device_t);
128 1.12 jmcneill
129 1.2 ad struct cpu_softc {
130 1.2 ad struct device sc_dev; /* device tree glue */
131 1.2 ad struct cpu_info *sc_info; /* pointer to CPU info */
132 1.2 ad };
133 1.2 ad
134 1.2 ad int mp_cpu_start(struct cpu_info *);
135 1.2 ad void mp_cpu_start_cleanup(struct cpu_info *);
136 1.2 ad const struct cpu_functions mp_cpu_funcs = { mp_cpu_start, NULL,
137 1.2 ad mp_cpu_start_cleanup };
138 1.2 ad
139 1.2 ad
140 1.2 ad CFATTACH_DECL(cpu, sizeof(struct cpu_softc),
141 1.2 ad cpu_match, cpu_attach, NULL, NULL);
142 1.2 ad
143 1.2 ad /*
144 1.2 ad * Statically-allocated CPU info for the primary CPU (or the only
145 1.2 ad * CPU, on uniprocessors). The CPU info list is initialized to
146 1.2 ad * point at it.
147 1.2 ad */
148 1.2 ad #ifdef TRAPLOG
149 1.2 ad struct tlog tlog_primary;
150 1.2 ad #endif
151 1.2 ad struct cpu_info cpu_info_primary = {
152 1.2 ad .ci_dev = 0,
153 1.2 ad .ci_self = &cpu_info_primary,
154 1.2 ad .ci_idepth = -1,
155 1.2 ad .ci_curlwp = &lwp0,
156 1.2 ad #ifdef TRAPLOG
157 1.2 ad .ci_tlog_base = &tlog_primary,
158 1.2 ad #endif /* !TRAPLOG */
159 1.2 ad };
160 1.2 ad
161 1.2 ad struct cpu_info *cpu_info_list = &cpu_info_primary;
162 1.2 ad
163 1.12 jmcneill static void cpu_set_tss_gates(struct cpu_info *);
164 1.2 ad
165 1.2 ad #ifdef i386
166 1.2 ad static void cpu_init_tss(struct i386tss *, void *, void *);
167 1.2 ad #endif
168 1.2 ad
169 1.12 jmcneill #ifdef MULTIPROCESSOR
170 1.12 jmcneill static void cpu_init_idle_lwp(struct cpu_info *);
171 1.12 jmcneill #endif
172 1.12 jmcneill
173 1.2 ad uint32_t cpus_attached = 0;
174 1.9 ad uint32_t cpus_running = 0;
175 1.2 ad
176 1.2 ad extern char x86_64_doubleflt_stack[];
177 1.2 ad
178 1.12 jmcneill bool x86_mp_online;
179 1.12 jmcneill paddr_t mp_trampoline_paddr = MP_TRAMPOLINE;
180 1.12 jmcneill
181 1.2 ad #ifdef MULTIPROCESSOR
182 1.2 ad /*
183 1.2 ad * Array of CPU info structures. Must be statically-allocated because
184 1.2 ad * curproc, etc. are used early.
185 1.2 ad */
186 1.2 ad struct cpu_info *cpu_info[X86_MAXPROCS] = { &cpu_info_primary, };
187 1.2 ad
188 1.2 ad void cpu_hatch(void *);
189 1.2 ad static void cpu_boot_secondary(struct cpu_info *ci);
190 1.2 ad static void cpu_start_secondary(struct cpu_info *ci);
191 1.2 ad static void cpu_copy_trampoline(void);
192 1.2 ad
193 1.2 ad /*
194 1.2 ad * Runs once per boot once multiprocessor goo has been detected and
195 1.2 ad * the local APIC on the boot processor has been mapped.
196 1.2 ad *
197 1.2 ad * Called from lapic_boot_init() (from mpbios_scan()).
198 1.2 ad */
199 1.2 ad void
200 1.9 ad cpu_init_first(void)
201 1.2 ad {
202 1.2 ad int cpunum = lapic_cpu_number();
203 1.2 ad
204 1.2 ad if (cpunum != 0) {
205 1.2 ad cpu_info[0] = NULL;
206 1.2 ad cpu_info[cpunum] = &cpu_info_primary;
207 1.2 ad }
208 1.2 ad
209 1.2 ad cpu_info_primary.ci_cpuid = cpunum;
210 1.2 ad cpu_copy_trampoline();
211 1.2 ad }
212 1.2 ad #endif
213 1.2 ad
214 1.2 ad int
215 1.2 ad cpu_match(struct device *parent, struct cfdata *match,
216 1.2 ad void *aux)
217 1.2 ad {
218 1.2 ad
219 1.2 ad return 1;
220 1.2 ad }
221 1.2 ad
222 1.2 ad static void
223 1.2 ad cpu_vm_init(struct cpu_info *ci)
224 1.2 ad {
225 1.2 ad int ncolors = 2, i;
226 1.2 ad
227 1.2 ad for (i = CAI_ICACHE; i <= CAI_L2CACHE; i++) {
228 1.2 ad struct x86_cache_info *cai;
229 1.2 ad int tcolors;
230 1.2 ad
231 1.2 ad cai = &ci->ci_cinfo[i];
232 1.2 ad
233 1.2 ad tcolors = atop(cai->cai_totalsize);
234 1.2 ad switch(cai->cai_associativity) {
235 1.2 ad case 0xff:
236 1.2 ad tcolors = 1; /* fully associative */
237 1.2 ad break;
238 1.2 ad case 0:
239 1.2 ad case 1:
240 1.2 ad break;
241 1.2 ad default:
242 1.2 ad tcolors /= cai->cai_associativity;
243 1.2 ad }
244 1.2 ad ncolors = max(ncolors, tcolors);
245 1.2 ad }
246 1.2 ad
247 1.2 ad /*
248 1.2 ad * Knowing the size of the largest cache on this CPU, re-color
249 1.2 ad * our pages.
250 1.2 ad */
251 1.2 ad if (ncolors <= uvmexp.ncolors)
252 1.2 ad return;
253 1.2 ad aprint_verbose("%s: %d page colors\n", ci->ci_dev->dv_xname, ncolors);
254 1.2 ad uvm_page_recolor(ncolors);
255 1.2 ad }
256 1.2 ad
257 1.2 ad
258 1.2 ad void
259 1.2 ad cpu_attach(struct device *parent, struct device *self, void *aux)
260 1.2 ad {
261 1.2 ad struct cpu_softc *sc = (void *) self;
262 1.2 ad struct cpu_attach_args *caa = aux;
263 1.2 ad struct cpu_info *ci;
264 1.2 ad #if defined(MULTIPROCESSOR)
265 1.2 ad int cpunum = caa->cpu_number;
266 1.2 ad #endif
267 1.2 ad
268 1.2 ad /*
269 1.2 ad * If we're an Application Processor, allocate a cpu_info
270 1.2 ad * structure, otherwise use the primary's.
271 1.2 ad */
272 1.2 ad if (caa->cpu_role == CPU_ROLE_AP) {
273 1.2 ad aprint_naive(": Application Processor\n");
274 1.2 ad ci = malloc(sizeof(*ci), M_DEVBUF, M_WAITOK);
275 1.2 ad memset(ci, 0, sizeof(*ci));
276 1.2 ad #if defined(MULTIPROCESSOR)
277 1.2 ad if (cpu_info[cpunum] != NULL) {
278 1.2 ad printf("\n");
279 1.2 ad panic("cpu at apic id %d already attached?", cpunum);
280 1.2 ad }
281 1.2 ad cpu_info[cpunum] = ci;
282 1.2 ad #endif
283 1.2 ad #ifdef TRAPLOG
284 1.2 ad ci->ci_tlog_base = malloc(sizeof(struct tlog),
285 1.2 ad M_DEVBUF, M_WAITOK);
286 1.2 ad #endif
287 1.2 ad } else {
288 1.2 ad aprint_naive(": %s Processor\n",
289 1.2 ad caa->cpu_role == CPU_ROLE_SP ? "Single" : "Boot");
290 1.2 ad ci = &cpu_info_primary;
291 1.2 ad #if defined(MULTIPROCESSOR)
292 1.2 ad if (cpunum != lapic_cpu_number()) {
293 1.2 ad printf("\n");
294 1.2 ad panic("%s: running CPU is at apic %d"
295 1.2 ad " instead of at expected %d",
296 1.2 ad sc->sc_dev.dv_xname, lapic_cpu_number(), cpunum);
297 1.2 ad }
298 1.2 ad #endif
299 1.2 ad }
300 1.2 ad
301 1.2 ad ci->ci_self = ci;
302 1.2 ad sc->sc_info = ci;
303 1.2 ad
304 1.2 ad ci->ci_dev = self;
305 1.2 ad ci->ci_apicid = caa->cpu_number;
306 1.2 ad #ifdef MULTIPROCESSOR
307 1.2 ad ci->ci_cpuid = ci->ci_apicid;
308 1.2 ad #else
309 1.2 ad ci->ci_cpuid = 0; /* False for APs, but they're not used anyway */
310 1.2 ad #endif
311 1.2 ad ci->ci_cpumask = (1 << ci->ci_cpuid);
312 1.2 ad ci->ci_func = caa->cpu_func;
313 1.2 ad
314 1.2 ad if (caa->cpu_role == CPU_ROLE_AP) {
315 1.2 ad #ifdef MULTIPROCESSOR
316 1.2 ad int error;
317 1.2 ad
318 1.2 ad error = mi_cpu_attach(ci);
319 1.2 ad if (error != 0) {
320 1.2 ad aprint_normal("\n");
321 1.2 ad aprint_error("%s: mi_cpu_attach failed with %d\n",
322 1.2 ad sc->sc_dev.dv_xname, error);
323 1.2 ad return;
324 1.2 ad }
325 1.2 ad #endif
326 1.2 ad } else {
327 1.2 ad KASSERT(ci->ci_data.cpu_idlelwp != NULL);
328 1.2 ad }
329 1.2 ad
330 1.2 ad pmap_reference(pmap_kernel());
331 1.2 ad ci->ci_pmap = pmap_kernel();
332 1.2 ad ci->ci_tlbstate = TLBSTATE_STALE;
333 1.2 ad
334 1.2 ad /* further PCB init done later. */
335 1.2 ad
336 1.2 ad switch (caa->cpu_role) {
337 1.2 ad case CPU_ROLE_SP:
338 1.2 ad aprint_normal(": (uniprocessor)\n");
339 1.9 ad atomic_or_32(&ci->ci_flags,
340 1.9 ad CPUF_PRESENT | CPUF_SP | CPUF_PRIMARY);
341 1.2 ad cpu_intr_init(ci);
342 1.2 ad identifycpu(ci);
343 1.2 ad cpu_init(ci);
344 1.2 ad cpu_set_tss_gates(ci);
345 1.2 ad pmap_cpu_init_late(ci);
346 1.6 ad x86_errata();
347 1.2 ad break;
348 1.2 ad
349 1.2 ad case CPU_ROLE_BP:
350 1.2 ad aprint_normal(": (boot processor)\n");
351 1.9 ad atomic_or_32(&ci->ci_flags,
352 1.9 ad CPUF_PRESENT | CPUF_BSP | CPUF_PRIMARY);
353 1.2 ad cpu_intr_init(ci);
354 1.2 ad identifycpu(ci);
355 1.2 ad cpu_init(ci);
356 1.2 ad cpu_set_tss_gates(ci);
357 1.2 ad pmap_cpu_init_late(ci);
358 1.2 ad #if NLAPIC > 0
359 1.2 ad /*
360 1.2 ad * Enable local apic
361 1.2 ad */
362 1.2 ad lapic_enable();
363 1.2 ad lapic_calibrate_timer(ci);
364 1.2 ad #endif
365 1.2 ad #if NIOAPIC > 0
366 1.2 ad ioapic_bsp_id = caa->cpu_number;
367 1.2 ad #endif
368 1.6 ad x86_errata();
369 1.2 ad break;
370 1.2 ad
371 1.2 ad case CPU_ROLE_AP:
372 1.2 ad /*
373 1.2 ad * report on an AP
374 1.2 ad */
375 1.2 ad aprint_normal(": (application processor)\n");
376 1.2 ad
377 1.2 ad #if defined(MULTIPROCESSOR)
378 1.2 ad cpu_intr_init(ci);
379 1.2 ad gdt_alloc_cpu(ci);
380 1.2 ad cpu_set_tss_gates(ci);
381 1.2 ad pmap_cpu_init_early(ci);
382 1.2 ad pmap_cpu_init_late(ci);
383 1.2 ad cpu_start_secondary(ci);
384 1.2 ad if (ci->ci_flags & CPUF_PRESENT) {
385 1.2 ad identifycpu(ci);
386 1.2 ad ci->ci_next = cpu_info_list->ci_next;
387 1.2 ad cpu_info_list->ci_next = ci;
388 1.2 ad }
389 1.2 ad #else
390 1.2 ad aprint_normal("%s: not started\n", sc->sc_dev.dv_xname);
391 1.2 ad #endif
392 1.2 ad break;
393 1.2 ad
394 1.2 ad default:
395 1.2 ad printf("\n");
396 1.2 ad panic("unknown processor type??\n");
397 1.2 ad }
398 1.2 ad cpu_vm_init(ci);
399 1.2 ad
400 1.2 ad cpus_attached |= ci->ci_cpumask;
401 1.2 ad
402 1.12 jmcneill if (!pmf_device_register(self, cpu_suspend, cpu_resume))
403 1.12 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
404 1.12 jmcneill
405 1.2 ad #if defined(MULTIPROCESSOR)
406 1.2 ad if (mp_verbose) {
407 1.2 ad struct lwp *l = ci->ci_data.cpu_idlelwp;
408 1.2 ad
409 1.2 ad aprint_verbose(
410 1.2 ad "%s: idle lwp at %p, idle sp at %p\n",
411 1.2 ad sc->sc_dev.dv_xname, l,
412 1.2 ad #ifdef i386
413 1.2 ad (void *)l->l_addr->u_pcb.pcb_esp
414 1.2 ad #else
415 1.2 ad (void *)l->l_addr->u_pcb.pcb_rsp
416 1.2 ad #endif
417 1.2 ad );
418 1.2 ad }
419 1.2 ad #endif
420 1.2 ad }
421 1.2 ad
422 1.2 ad /*
423 1.2 ad * Initialize the processor appropriately.
424 1.2 ad */
425 1.2 ad
426 1.2 ad void
427 1.9 ad cpu_init(struct cpu_info *ci)
428 1.2 ad {
429 1.2 ad /* configure the CPU if needed */
430 1.2 ad if (ci->cpu_setup != NULL)
431 1.2 ad (*ci->cpu_setup)(ci);
432 1.2 ad
433 1.2 ad #ifdef i386
434 1.2 ad /*
435 1.2 ad * On a 486 or above, enable ring 0 write protection.
436 1.2 ad */
437 1.2 ad if (ci->ci_cpu_class >= CPUCLASS_486)
438 1.2 ad lcr0(rcr0() | CR0_WP);
439 1.2 ad #else
440 1.2 ad lcr0(rcr0() | CR0_WP);
441 1.2 ad #endif
442 1.2 ad
443 1.2 ad /*
444 1.2 ad * On a P6 or above, enable global TLB caching if the
445 1.2 ad * hardware supports it.
446 1.2 ad */
447 1.2 ad if (cpu_feature & CPUID_PGE)
448 1.2 ad lcr4(rcr4() | CR4_PGE); /* enable global TLB caching */
449 1.2 ad
450 1.2 ad /*
451 1.2 ad * If we have FXSAVE/FXRESTOR, use them.
452 1.2 ad */
453 1.2 ad if (cpu_feature & CPUID_FXSR) {
454 1.2 ad lcr4(rcr4() | CR4_OSFXSR);
455 1.2 ad
456 1.2 ad /*
457 1.2 ad * If we have SSE/SSE2, enable XMM exceptions.
458 1.2 ad */
459 1.2 ad if (cpu_feature & (CPUID_SSE|CPUID_SSE2))
460 1.2 ad lcr4(rcr4() | CR4_OSXMMEXCPT);
461 1.2 ad }
462 1.2 ad
463 1.2 ad #ifdef MTRR
464 1.2 ad /*
465 1.2 ad * On a P6 or above, initialize MTRR's if the hardware supports them.
466 1.2 ad */
467 1.2 ad if (cpu_feature & CPUID_MTRR) {
468 1.2 ad if ((ci->ci_flags & CPUF_AP) == 0)
469 1.2 ad i686_mtrr_init_first();
470 1.2 ad mtrr_init_cpu(ci);
471 1.2 ad }
472 1.2 ad
473 1.2 ad #ifdef i386
474 1.2 ad if (strcmp((char *)(ci->ci_vendor), "AuthenticAMD") == 0) {
475 1.2 ad /*
476 1.2 ad * Must be a K6-2 Step >= 7 or a K6-III.
477 1.2 ad */
478 1.2 ad if (CPUID2FAMILY(ci->ci_signature) == 5) {
479 1.2 ad if (CPUID2MODEL(ci->ci_signature) > 8 ||
480 1.2 ad (CPUID2MODEL(ci->ci_signature) == 8 &&
481 1.2 ad CPUID2STEPPING(ci->ci_signature) >= 7)) {
482 1.2 ad mtrr_funcs = &k6_mtrr_funcs;
483 1.2 ad k6_mtrr_init_first();
484 1.2 ad mtrr_init_cpu(ci);
485 1.2 ad }
486 1.2 ad }
487 1.2 ad }
488 1.2 ad #endif /* i386 */
489 1.2 ad #endif /* MTRR */
490 1.2 ad
491 1.9 ad atomic_or_32(&ci->ci_flags, CPUF_RUNNING);
492 1.9 ad atomic_or_32(&cpus_running, ci->ci_cpumask);
493 1.9 ad
494 1.9 ad #ifndef MULTIPROCESSOR
495 1.5 ad /* XXX */
496 1.5 ad x86_patch();
497 1.2 ad #endif
498 1.2 ad }
499 1.2 ad
500 1.2 ad #ifdef MULTIPROCESSOR
501 1.2 ad void
502 1.12 jmcneill cpu_boot_secondary_processors(void)
503 1.2 ad {
504 1.2 ad struct cpu_info *ci;
505 1.2 ad u_long i;
506 1.2 ad
507 1.5 ad /* Now that we know the number of CPUs, patch the text segment. */
508 1.5 ad x86_patch();
509 1.5 ad
510 1.2 ad for (i=0; i < X86_MAXPROCS; i++) {
511 1.2 ad ci = cpu_info[i];
512 1.2 ad if (ci == NULL)
513 1.2 ad continue;
514 1.2 ad if (ci->ci_data.cpu_idlelwp == NULL)
515 1.2 ad continue;
516 1.2 ad if ((ci->ci_flags & CPUF_PRESENT) == 0)
517 1.2 ad continue;
518 1.2 ad if (ci->ci_flags & (CPUF_BSP|CPUF_SP|CPUF_PRIMARY))
519 1.2 ad continue;
520 1.2 ad cpu_boot_secondary(ci);
521 1.2 ad }
522 1.2 ad
523 1.2 ad x86_mp_online = true;
524 1.2 ad }
525 1.2 ad
526 1.2 ad static void
527 1.2 ad cpu_init_idle_lwp(struct cpu_info *ci)
528 1.2 ad {
529 1.2 ad struct lwp *l = ci->ci_data.cpu_idlelwp;
530 1.2 ad struct pcb *pcb = &l->l_addr->u_pcb;
531 1.2 ad
532 1.2 ad pcb->pcb_cr0 = rcr0();
533 1.2 ad }
534 1.2 ad
535 1.2 ad void
536 1.12 jmcneill cpu_init_idle_lwps(void)
537 1.2 ad {
538 1.2 ad struct cpu_info *ci;
539 1.2 ad u_long i;
540 1.2 ad
541 1.2 ad for (i = 0; i < X86_MAXPROCS; i++) {
542 1.2 ad ci = cpu_info[i];
543 1.2 ad if (ci == NULL)
544 1.2 ad continue;
545 1.2 ad if (ci->ci_data.cpu_idlelwp == NULL)
546 1.2 ad continue;
547 1.2 ad if ((ci->ci_flags & CPUF_PRESENT) == 0)
548 1.2 ad continue;
549 1.2 ad cpu_init_idle_lwp(ci);
550 1.2 ad }
551 1.2 ad }
552 1.2 ad
553 1.2 ad void
554 1.12 jmcneill cpu_start_secondary(struct cpu_info *ci)
555 1.2 ad {
556 1.2 ad int i;
557 1.2 ad extern paddr_t mp_pdirpa;
558 1.2 ad
559 1.12 jmcneill mp_pdirpa = pmap_init_tmp_pgtbl(mp_trampoline_paddr);
560 1.2 ad
561 1.9 ad atomic_or_32(&ci->ci_flags, CPUF_AP);
562 1.2 ad
563 1.2 ad aprint_debug("%s: starting\n", ci->ci_dev->dv_xname);
564 1.2 ad
565 1.2 ad ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
566 1.2 ad CPU_STARTUP(ci);
567 1.2 ad
568 1.2 ad /*
569 1.2 ad * wait for it to become ready
570 1.2 ad */
571 1.2 ad for (i = 100000; (!(ci->ci_flags & CPUF_PRESENT)) && i>0;i--) {
572 1.11 ad i8254_delay(10);
573 1.2 ad }
574 1.9 ad if ((ci->ci_flags & CPUF_PRESENT) == 0) {
575 1.2 ad aprint_error("%s: failed to become ready\n",
576 1.2 ad ci->ci_dev->dv_xname);
577 1.2 ad #if defined(MPDEBUG) && defined(DDB)
578 1.2 ad printf("dropping into debugger; continue from here to resume boot\n");
579 1.2 ad Debugger();
580 1.2 ad #endif
581 1.2 ad }
582 1.2 ad
583 1.2 ad CPU_START_CLEANUP(ci);
584 1.2 ad }
585 1.2 ad
586 1.2 ad void
587 1.12 jmcneill cpu_boot_secondary(struct cpu_info *ci)
588 1.2 ad {
589 1.2 ad int i;
590 1.2 ad
591 1.9 ad atomic_or_32(&ci->ci_flags, CPUF_GO);
592 1.2 ad for (i = 100000; (!(ci->ci_flags & CPUF_RUNNING)) && i>0;i--) {
593 1.11 ad i8254_delay(10);
594 1.2 ad }
595 1.9 ad if ((ci->ci_flags & CPUF_RUNNING) == 0) {
596 1.2 ad aprint_error("%s: failed to start\n", ci->ci_dev->dv_xname);
597 1.2 ad #if defined(MPDEBUG) && defined(DDB)
598 1.2 ad printf("dropping into debugger; continue from here to resume boot\n");
599 1.2 ad Debugger();
600 1.2 ad #endif
601 1.2 ad }
602 1.2 ad }
603 1.2 ad
604 1.2 ad /*
605 1.2 ad * The CPU ends up here when its ready to run
606 1.2 ad * This is called from code in mptramp.s; at this point, we are running
607 1.2 ad * in the idle pcb/idle stack of the new CPU. When this function returns,
608 1.2 ad * this processor will enter the idle loop and start looking for work.
609 1.2 ad */
610 1.2 ad void
611 1.2 ad cpu_hatch(void *v)
612 1.2 ad {
613 1.2 ad struct cpu_info *ci = (struct cpu_info *)v;
614 1.6 ad int s, i;
615 1.2 ad
616 1.2 ad #ifdef __x86_64__
617 1.12 jmcneill cpu_init_msrs(ci, true);
618 1.2 ad #endif
619 1.2 ad cpu_probe_features(ci);
620 1.2 ad cpu_feature &= ci->ci_feature_flags;
621 1.2 ad cpu_feature2 &= ci->ci_feature2_flags;
622 1.2 ad
623 1.8 ad KDASSERT((ci->ci_flags & CPUF_PRESENT) == 0);
624 1.9 ad atomic_or_32(&ci->ci_flags, CPUF_PRESENT);
625 1.6 ad while ((ci->ci_flags & CPUF_GO) == 0) {
626 1.6 ad /* Don't use delay, boot CPU may be patching the text. */
627 1.6 ad for (i = 10000; i != 0; i--)
628 1.6 ad x86_pause();
629 1.6 ad }
630 1.5 ad
631 1.5 ad /* Beacuse the text may have been patched in x86_patch(). */
632 1.5 ad wbinvd();
633 1.5 ad x86_flush();
634 1.5 ad
635 1.8 ad KASSERT((ci->ci_flags & CPUF_RUNNING) == 0);
636 1.2 ad
637 1.12 jmcneill lcr3(pmap_kernel()->pm_pdirpa);
638 1.12 jmcneill curlwp->l_addr->u_pcb.pcb_cr3 = pmap_kernel()->pm_pdirpa;
639 1.2 ad lcr0(ci->ci_data.cpu_idlelwp->l_addr->u_pcb.pcb_cr0);
640 1.2 ad cpu_init_idt();
641 1.8 ad gdt_init_cpu(ci);
642 1.8 ad lapic_enable();
643 1.2 ad lapic_set_lvt();
644 1.8 ad lapic_initclocks();
645 1.2 ad
646 1.2 ad #ifdef i386
647 1.2 ad npxinit(ci);
648 1.2 ad #else
649 1.2 ad fpuinit(ci);
650 1.4 yamt #endif
651 1.2 ad lldt(GSYSSEL(GLDT_SEL, SEL_KPL));
652 1.2 ad
653 1.2 ad cpu_init(ci);
654 1.7 ad cpu_get_tsc_freq(ci);
655 1.2 ad
656 1.2 ad s = splhigh();
657 1.2 ad #ifdef i386
658 1.2 ad lapic_tpr = 0;
659 1.2 ad #else
660 1.2 ad lcr8(0);
661 1.2 ad #endif
662 1.3 ad x86_enable_intr();
663 1.2 ad splx(s);
664 1.6 ad x86_errata();
665 1.2 ad
666 1.2 ad aprint_debug("%s: CPU %ld running\n", ci->ci_dev->dv_xname,
667 1.2 ad (long)ci->ci_cpuid);
668 1.2 ad }
669 1.2 ad
670 1.2 ad #if defined(DDB)
671 1.2 ad
672 1.2 ad #include <ddb/db_output.h>
673 1.2 ad #include <machine/db_machdep.h>
674 1.2 ad
675 1.2 ad /*
676 1.2 ad * Dump CPU information from ddb.
677 1.2 ad */
678 1.2 ad void
679 1.2 ad cpu_debug_dump(void)
680 1.2 ad {
681 1.2 ad struct cpu_info *ci;
682 1.2 ad CPU_INFO_ITERATOR cii;
683 1.2 ad
684 1.2 ad db_printf("addr dev id flags ipis curproc fpcurproc\n");
685 1.2 ad for (CPU_INFO_FOREACH(cii, ci)) {
686 1.2 ad db_printf("%p %s %ld %x %x %10p %10p\n",
687 1.2 ad ci,
688 1.2 ad ci->ci_dev == NULL ? "BOOT" : ci->ci_dev->dv_xname,
689 1.2 ad (long)ci->ci_cpuid,
690 1.2 ad ci->ci_flags, ci->ci_ipis,
691 1.2 ad ci->ci_curlwp,
692 1.2 ad ci->ci_fpcurlwp);
693 1.2 ad }
694 1.2 ad }
695 1.2 ad #endif
696 1.2 ad
697 1.2 ad static void
698 1.12 jmcneill cpu_copy_trampoline(void)
699 1.2 ad {
700 1.2 ad /*
701 1.2 ad * Copy boot code.
702 1.2 ad */
703 1.2 ad extern u_char cpu_spinup_trampoline[];
704 1.2 ad extern u_char cpu_spinup_trampoline_end[];
705 1.12 jmcneill
706 1.12 jmcneill vaddr_t mp_trampoline_vaddr;
707 1.12 jmcneill
708 1.12 jmcneill mp_trampoline_vaddr = uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
709 1.12 jmcneill UVM_KMF_VAONLY);
710 1.12 jmcneill
711 1.12 jmcneill pmap_kenter_pa(mp_trampoline_vaddr, mp_trampoline_paddr,
712 1.12 jmcneill VM_PROT_READ | VM_PROT_WRITE);
713 1.2 ad pmap_update(pmap_kernel());
714 1.12 jmcneill memcpy((void *)mp_trampoline_vaddr,
715 1.2 ad cpu_spinup_trampoline,
716 1.2 ad cpu_spinup_trampoline_end-cpu_spinup_trampoline);
717 1.12 jmcneill
718 1.12 jmcneill pmap_kremove(mp_trampoline_vaddr, PAGE_SIZE);
719 1.12 jmcneill pmap_update(pmap_kernel());
720 1.12 jmcneill uvm_km_free(kernel_map, mp_trampoline_vaddr, PAGE_SIZE, UVM_KMF_VAONLY);
721 1.2 ad }
722 1.2 ad
723 1.2 ad #endif
724 1.2 ad
725 1.2 ad #ifdef i386
726 1.2 ad static void
727 1.2 ad cpu_init_tss(struct i386tss *tss, void *stack, void *func)
728 1.2 ad {
729 1.2 ad memset(tss, 0, sizeof *tss);
730 1.2 ad tss->tss_esp0 = tss->tss_esp = (int)((char *)stack + USPACE - 16);
731 1.2 ad tss->tss_ss0 = GSEL(GDATA_SEL, SEL_KPL);
732 1.2 ad tss->__tss_cs = GSEL(GCODE_SEL, SEL_KPL);
733 1.2 ad tss->tss_fs = GSEL(GCPU_SEL, SEL_KPL);
734 1.2 ad tss->tss_gs = tss->__tss_es = tss->__tss_ds =
735 1.2 ad tss->__tss_ss = GSEL(GDATA_SEL, SEL_KPL);
736 1.2 ad tss->tss_cr3 = pmap_kernel()->pm_pdirpa;
737 1.2 ad tss->tss_esp = (int)((char *)stack + USPACE - 16);
738 1.2 ad tss->tss_ldt = GSEL(GLDT_SEL, SEL_KPL);
739 1.2 ad tss->__tss_eflags = PSL_MBO | PSL_NT; /* XXX not needed? */
740 1.2 ad tss->__tss_eip = (int)func;
741 1.2 ad }
742 1.2 ad
743 1.2 ad /* XXX */
744 1.2 ad #define IDTVEC(name) __CONCAT(X, name)
745 1.2 ad typedef void (vector)(void);
746 1.2 ad extern vector IDTVEC(tss_trap08);
747 1.2 ad #ifdef DDB
748 1.2 ad extern vector Xintrddbipi;
749 1.2 ad extern int ddb_vec;
750 1.2 ad #endif
751 1.2 ad
752 1.2 ad static void
753 1.2 ad cpu_set_tss_gates(struct cpu_info *ci)
754 1.2 ad {
755 1.2 ad struct segment_descriptor sd;
756 1.2 ad
757 1.2 ad ci->ci_doubleflt_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
758 1.2 ad UVM_KMF_WIRED);
759 1.2 ad cpu_init_tss(&ci->ci_doubleflt_tss, ci->ci_doubleflt_stack,
760 1.2 ad IDTVEC(tss_trap08));
761 1.2 ad setsegment(&sd, &ci->ci_doubleflt_tss, sizeof(struct i386tss) - 1,
762 1.2 ad SDT_SYS386TSS, SEL_KPL, 0, 0);
763 1.2 ad ci->ci_gdt[GTRAPTSS_SEL].sd = sd;
764 1.2 ad setgate(&idt[8], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
765 1.2 ad GSEL(GTRAPTSS_SEL, SEL_KPL));
766 1.2 ad
767 1.2 ad #if defined(DDB) && defined(MULTIPROCESSOR)
768 1.2 ad /*
769 1.2 ad * Set up separate handler for the DDB IPI, so that it doesn't
770 1.2 ad * stomp on a possibly corrupted stack.
771 1.2 ad *
772 1.2 ad * XXX overwriting the gate set in db_machine_init.
773 1.2 ad * Should rearrange the code so that it's set only once.
774 1.2 ad */
775 1.2 ad ci->ci_ddbipi_stack = (char *)uvm_km_alloc(kernel_map, USPACE, 0,
776 1.2 ad UVM_KMF_WIRED);
777 1.2 ad cpu_init_tss(&ci->ci_ddbipi_tss, ci->ci_ddbipi_stack,
778 1.2 ad Xintrddbipi);
779 1.2 ad
780 1.2 ad setsegment(&sd, &ci->ci_ddbipi_tss, sizeof(struct i386tss) - 1,
781 1.2 ad SDT_SYS386TSS, SEL_KPL, 0, 0);
782 1.2 ad ci->ci_gdt[GIPITSS_SEL].sd = sd;
783 1.2 ad
784 1.2 ad setgate(&idt[ddb_vec], NULL, 0, SDT_SYSTASKGT, SEL_KPL,
785 1.2 ad GSEL(GIPITSS_SEL, SEL_KPL));
786 1.2 ad #endif
787 1.2 ad }
788 1.2 ad #else
789 1.2 ad static void
790 1.2 ad cpu_set_tss_gates(struct cpu_info *ci)
791 1.2 ad {
792 1.2 ad
793 1.2 ad }
794 1.2 ad #endif /* i386 */
795 1.2 ad
796 1.2 ad
797 1.2 ad int
798 1.2 ad mp_cpu_start(struct cpu_info *ci)
799 1.2 ad {
800 1.2 ad #if NLAPIC > 0
801 1.2 ad int error;
802 1.2 ad #endif
803 1.2 ad unsigned short dwordptr[2];
804 1.12 jmcneill vaddr_t kva;
805 1.2 ad
806 1.2 ad /*
807 1.2 ad * "The BSP must initialize CMOS shutdown code to 0Ah ..."
808 1.2 ad */
809 1.2 ad
810 1.2 ad outb(IO_RTC, NVRAM_RESET);
811 1.2 ad outb(IO_RTC+1, NVRAM_RESET_JUMP);
812 1.2 ad
813 1.2 ad /*
814 1.2 ad * "and the warm reset vector (DWORD based at 40:67) to point
815 1.2 ad * to the AP startup code ..."
816 1.2 ad */
817 1.2 ad
818 1.2 ad dwordptr[0] = 0;
819 1.12 jmcneill dwordptr[1] = mp_trampoline_paddr >> 4;
820 1.2 ad
821 1.12 jmcneill kva = uvm_km_alloc(kernel_map, PAGE_SIZE, 0, UVM_KMF_VAONLY);
822 1.12 jmcneill if ((void *)kva == NULL)
823 1.12 jmcneill return ENOMEM;
824 1.12 jmcneill pmap_kenter_pa(kva, 0, VM_PROT_READ|VM_PROT_WRITE);
825 1.2 ad pmap_update(pmap_kernel());
826 1.12 jmcneill memcpy((uint8_t *)(kva + 0x467), dwordptr, 4);
827 1.12 jmcneill pmap_kremove(kva, PAGE_SIZE);
828 1.2 ad pmap_update(pmap_kernel());
829 1.12 jmcneill uvm_km_free(kernel_map, kva, PAGE_SIZE, UVM_KMF_VAONLY);
830 1.2 ad
831 1.2 ad #if NLAPIC > 0
832 1.2 ad /*
833 1.2 ad * ... prior to executing the following sequence:"
834 1.2 ad */
835 1.2 ad
836 1.2 ad if (ci->ci_flags & CPUF_AP) {
837 1.2 ad if ((error = x86_ipi_init(ci->ci_apicid)) != 0)
838 1.2 ad return error;
839 1.2 ad
840 1.11 ad i8254_delay(10000);
841 1.2 ad
842 1.2 ad if (cpu_feature & CPUID_APIC) {
843 1.2 ad
844 1.12 jmcneill if ((error = x86_ipi(mp_trampoline_paddr / PAGE_SIZE,
845 1.2 ad ci->ci_apicid,
846 1.2 ad LAPIC_DLMODE_STARTUP)) != 0)
847 1.2 ad return error;
848 1.11 ad i8254_delay(200);
849 1.2 ad
850 1.12 jmcneill if ((error = x86_ipi(mp_trampoline_paddr / PAGE_SIZE,
851 1.2 ad ci->ci_apicid,
852 1.2 ad LAPIC_DLMODE_STARTUP)) != 0)
853 1.2 ad return error;
854 1.11 ad i8254_delay(200);
855 1.2 ad }
856 1.2 ad }
857 1.2 ad #endif
858 1.2 ad return 0;
859 1.2 ad }
860 1.2 ad
861 1.2 ad void
862 1.2 ad mp_cpu_start_cleanup(struct cpu_info *ci)
863 1.2 ad {
864 1.2 ad /*
865 1.2 ad * Ensure the NVRAM reset byte contains something vaguely sane.
866 1.2 ad */
867 1.2 ad
868 1.2 ad outb(IO_RTC, NVRAM_RESET);
869 1.2 ad outb(IO_RTC+1, NVRAM_RESET_RST);
870 1.2 ad }
871 1.2 ad
872 1.2 ad #ifdef __x86_64__
873 1.2 ad typedef void (vector)(void);
874 1.2 ad extern vector Xsyscall, Xsyscall32;
875 1.2 ad
876 1.2 ad void
877 1.12 jmcneill cpu_init_msrs(struct cpu_info *ci, bool full)
878 1.2 ad {
879 1.2 ad wrmsr(MSR_STAR,
880 1.2 ad ((uint64_t)GSEL(GCODE_SEL, SEL_KPL) << 32) |
881 1.2 ad ((uint64_t)LSEL(LSYSRETBASE_SEL, SEL_UPL) << 48));
882 1.2 ad wrmsr(MSR_LSTAR, (uint64_t)Xsyscall);
883 1.2 ad wrmsr(MSR_CSTAR, (uint64_t)Xsyscall32);
884 1.2 ad wrmsr(MSR_SFMASK, PSL_NT|PSL_T|PSL_I|PSL_C);
885 1.2 ad
886 1.12 jmcneill if (full) {
887 1.12 jmcneill wrmsr(MSR_FSBASE, 0);
888 1.12 jmcneill wrmsr(MSR_GSBASE, (u_int64_t)ci);
889 1.12 jmcneill wrmsr(MSR_KERNELGSBASE, 0);
890 1.12 jmcneill }
891 1.2 ad
892 1.2 ad if (cpu_feature & CPUID_NOX)
893 1.2 ad wrmsr(MSR_EFER, rdmsr(MSR_EFER) | EFER_NXE);
894 1.2 ad }
895 1.2 ad #endif /* __x86_64__ */
896 1.7 ad
897 1.12 jmcneill /* XXX joerg restructure and restart CPUs individually */
898 1.12 jmcneill static bool
899 1.12 jmcneill cpu_suspend(device_t dv)
900 1.12 jmcneill {
901 1.12 jmcneill struct cpu_softc *sc = device_private(dv);
902 1.12 jmcneill struct cpu_info *ci = sc->sc_info;
903 1.12 jmcneill int err;
904 1.12 jmcneill
905 1.13 joerg if (ci->ci_flags & CPUF_PRIMARY)
906 1.12 jmcneill return true;
907 1.12 jmcneill if (ci->ci_data.cpu_idlelwp == NULL)
908 1.12 jmcneill return true;
909 1.12 jmcneill if ((ci->ci_flags & CPUF_PRESENT) == 0)
910 1.12 jmcneill return true;
911 1.12 jmcneill
912 1.12 jmcneill mutex_enter(&cpu_lock);
913 1.12 jmcneill err = cpu_setonline(ci, false);
914 1.12 jmcneill mutex_exit(&cpu_lock);
915 1.13 joerg return err == 0;
916 1.12 jmcneill }
917 1.12 jmcneill
918 1.12 jmcneill static bool
919 1.12 jmcneill cpu_resume(device_t dv)
920 1.12 jmcneill {
921 1.12 jmcneill struct cpu_softc *sc = device_private(dv);
922 1.12 jmcneill struct cpu_info *ci = sc->sc_info;
923 1.12 jmcneill int err;
924 1.12 jmcneill
925 1.13 joerg if (ci->ci_flags & CPUF_PRIMARY)
926 1.12 jmcneill return true;
927 1.12 jmcneill if (ci->ci_data.cpu_idlelwp == NULL)
928 1.12 jmcneill return true;
929 1.12 jmcneill if ((ci->ci_flags & CPUF_PRESENT) == 0)
930 1.12 jmcneill return true;
931 1.12 jmcneill
932 1.12 jmcneill mutex_enter(&cpu_lock);
933 1.12 jmcneill err = cpu_setonline(ci, true);
934 1.12 jmcneill mutex_exit(&cpu_lock);
935 1.13 joerg
936 1.13 joerg return err == 0;
937 1.12 jmcneill }
938 1.12 jmcneill
939 1.7 ad void
940 1.7 ad cpu_get_tsc_freq(struct cpu_info *ci)
941 1.7 ad {
942 1.7 ad uint64_t last_tsc;
943 1.7 ad u_int junk[4];
944 1.7 ad
945 1.7 ad if (ci->ci_feature_flags & CPUID_TSC) {
946 1.7 ad /* Serialize. */
947 1.7 ad x86_cpuid(0, junk);
948 1.7 ad last_tsc = rdtsc();
949 1.7 ad i8254_delay(100000);
950 1.7 ad ci->ci_tsc_freq = (rdtsc() - last_tsc) * 10;
951 1.7 ad }
952 1.7 ad }
953